### EPC23103

Halogen-Free

# EPC23104 – ePower<sup>™</sup> Stage IC

 $V_{IN}$  , 100 V  $I_{Load}$  , 15 A





The ePower<sup>™</sup> Stage IC Product Family integrates input logic interface, level shifting, bootstrap charging and gate drive buffer circuits along with eGaN output FETs. Integration is implemented using EPC's proprietary GaN IC technology. The end result is a Power Stage IC that translates logic level input to high voltage and high current power output that is smaller in size, easier to manufacture, simpler to design and more efficient to operate.

| Key Parameters                                    |       |      |  |  |
|---------------------------------------------------|-------|------|--|--|
| PARAMETER                                         | VALUE | UNIT |  |  |
| Power Stage Load Current (1 MHz)                  | 15    |      |  |  |
| Pulsed current (25°C, $T_{pulse} = 300 \ \mu s$ ) | 78    | A    |  |  |
| Operating PWM Frequency (Minimum)                 | 5     | kHz  |  |  |
| Operating PWM Frequency (Maximum)                 | 3     | MHz  |  |  |
| Absolute Maximum Input Voltage                    | 100   |      |  |  |
| Operating Input Voltage Range                     | 80    | V    |  |  |
| Nominal Bias Supply Voltage                       | 5     |      |  |  |

Output Current and PWM Frequency Ratings are specified at ambient temperature of 25°C. See Application Information section for rating methodologies, test conditions, thermal management techniques and thermal derating curves.

| Device Information                                                                     |                                           |         |  |  |
|----------------------------------------------------------------------------------------|-------------------------------------------|---------|--|--|
| PART NUMBER Rated R <sub>DS(on)</sub> for HS and LS FETs at 25 °C QFN Package Size (mm |                                           |         |  |  |
| EPC23104                                                                               | $11 \text{ m}\Omega + 11 \text{ m}\Omega$ | 3.5 x 5 |  |  |

All exposed pads feature wettable flanks that allow side wall solder inspection. High voltage and low voltage pads are separated by 0.6mm spacing to meet IPC rules.

#### **Figure 1: Performance Curves**



Buck Converter,  $V_{IN} = 48$  V,  $V_{OUT} = 12$  V, Deadtime = 10 ns, L = 2.2  $\mu$ H, DCR = 700  $\mu$ Ω, Top Side Heatsink attached, Airflow = 400 LFM,  $T_A = 25^{\circ}$ C, using **EPC90152 Evaluation Board**.



EPC23104 ePower<sup>™</sup> Stage IC Package size: 3.5 x 5 mm

#### Applications

- Buck, Boost, Buck-Boost Converters
- Half-Bridge, Full Bridge LLC Converters
- Motor Drive Inverter
- Class D Audio Amplifier

RoHS 🕅

#### Features

- Integrated high side and low side eGaN<sup>®</sup> FET with internal gate driver and level shifter
- 5 V external bias supply
- 3.3 V or 5 V CMOS input logic levels
- Independent high side and low side control inputs
- Logic lockout commands both FETs off when inputs are both high at same time
- External resistors to tune SW switching times and over-voltage spikes above rail and below ground
- Robust level shifter operating for hard and soft switching conditions
- False trigger immunity from fast switching transients
- Synchronous charging for high side bootstrap supply
- Disable input engages low quiescent current mode from  $V_{\text{DRV}}$  supply
- Power on reset for low side V<sub>DD</sub> supply
- Power on reset for high side V<sub>Boot</sub> supply
- Active gate pull-down for HS FET and LS FET with loss of  $V_{\mathsf{DRV}}$  supply
- Thermally enhanced QFN package with exposed top for low thermal resistance from junction to top-side heatsink



https://l.ead.me/EPC23104

### Figure 2: EPC23104 Quad Flat No-Lead (QFN) Package (Transparent Top View)



**Transparent Top View** 

| Pin | Description        |
|-----|--------------------|
| 1   | HS <sub>IN</sub>   |
| 2   | LS <sub>IN</sub>   |
| 3   | SD                 |
| 4   | V <sub>DD</sub>    |
| 5   | V <sub>DRV</sub>   |
| 6   | R <sub>DRV</sub>   |
| 7   | AGND               |
| 8   | PGND               |
| 9   | SW                 |
| 10  | V <sub>IN</sub>    |
| 11  | V <sub>PHASE</sub> |
| 12  | R <sub>BOOT</sub>  |
| 13  | V <sub>BOOT</sub>  |

## **EPC23104 Pinout Description**

| Pin | Pin Name           | Pin Type | Description                                                                                                                                                                                                                                                                               |
|-----|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | HS <sub>IN</sub>   | L        | High side PWM logic input, level referenced to AGND. Internal pull-down resistor is connected between HS <sub>IN</sub> and AGND.                                                                                                                                                          |
| 2   | LS <sub>IN</sub>   | L        | Low side PWM logic input, level referenced to AGND. Internal pull-down resistor is connected between LS <sub>IN</sub> and AGND.                                                                                                                                                           |
| 3   | SD                 | L        | $V_{DD}$ disable input, level referenced to AGND. Internal $V_{DD}$ will be disabled when SD is pulled up to $V_{DRV}$ or external 5 V source. Internal pull-down resistor is connected between SD and AGND, thereby $V_{DD}$ will follow $V_{DRV}$ with SD connected to AGND by default. |
| 4   | V <sub>DD</sub>    | S        | Internal power supply referenced to AGND, connect a bypass capacitor from $\ensuremath{V_{\text{DD}}}$ to AGND.                                                                                                                                                                           |
| 5   | V <sub>DRV</sub>   | S        | External 5 V nominal power supply referenced to AGND, connect a bypass capacitor from $V_{\text{DRV}}$ to AGND.                                                                                                                                                                           |
| 6   | R <sub>DRV</sub>   | G        | Insert resistor between $R_{\text{DRV}}$ to $V_{\text{DRV}}$ to control the turn-on slew rate of the driven low side FET.                                                                                                                                                                 |
| 7   | AGND               | S        | Logic ground. Connect bypass capacitors between operating bias supplies, $V_{DRV}$ and $V_{DD}$ , to AGND. Internal IC connection between AGND and PGND. Use star ground external connection with PGND to system ground.                                                                  |
| 8   | PGND               | Р        | Input power supply ground return. Connected to source terminal of internal low side FET. Connect power loop capacitors from $V_{\rm IN}$ to PGND.                                                                                                                                         |
| 9   | SW                 | Р        | Output switching node. Connected to output of half-bridge power stage.<br>SW pin connects together the source terminal of high side FET and the drain<br>terminal of the low side FET.                                                                                                    |
| 10  | V <sub>IN</sub>    | Р        | Power bus input. Connected to drain terminal of internal high side FET. Connect power loop capacitors from $V_{\rm IN}$ to PGND or power source terminals of low side FET.                                                                                                                |
| 11  | V <sub>PHASE</sub> | S        | Kelvin connection to SW, the output switching node. The floating bootstrap power supply, $\rm V_{BOOT}$ , is also referenced to $\rm V_{PHASE}.$                                                                                                                                          |
| 12  | R <sub>BOOT</sub>  | G        | Insert resistor between $R_{\text{BOOT}}$ to $V_{\text{BOOT}}$ to control the turn-on slew rate of the internal high side FET.                                                                                                                                                            |
| 13  | V <sub>BOOT</sub>  | S        | Floating bootstrap power supply referenced to $V_{PHASE}$ (=SW). Connect an external bypass capacitor from $V_{BOOT}$ to $V_{PHASE}$ .                                                                                                                                                    |

Pin Type: P = Power, S = Bias Supplies, L = Logic Inputs/Outputs, G = Gate Drive Adjust

#### **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur and device reliability may be affected. All voltage parameters are absolute voltages referenced to PGND (=AGND) unless indicated otherwise.

|                                                                                                                                                | Absolute Maximum Ratings                |            |     |   |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------|-----|---|--|
| SYMBOL                                                                                                                                         | ABOL PARAMETER MIN M                    |            |     |   |  |
| V <sub>IN</sub>                                                                                                                                | Input Voltage (V <sub>IN</sub> to PGND) |            | 100 |   |  |
| SW <sub>(continuous)</sub> Output Switching Node (SW to PGND), Continuous 100                                                                  |                                         |            |     |   |  |
| V <sub>DRV</sub> External Bias Supply (V <sub>DRV</sub> to AGND) 6                                                                             |                                         |            |     |   |  |
| V <sub>DD</sub> Internal Low Side Supply Voltage (V <sub>DD</sub> to AGND)                                                                     |                                         |            | 6   | V |  |
| V <sub>BOOT</sub> – V <sub>PHASE</sub> Internal High Side Supply Voltage (V <sub>BOOT</sub> to V <sub>PHASE</sub> ), V <sub>PHASE</sub> = SW 6 |                                         |            |     |   |  |
| HS <sub>IN</sub> , LS <sub>IN</sub> PWM Logic Inputs (HS <sub>IN</sub> to AGND and LS <sub>IN</sub> to AGND)                                   |                                         | 5.5        |     |   |  |
| SD V <sub>DD</sub> Disable Input (SD to AGND) 5.5                                                                                              |                                         |            |     |   |  |
| T <sub>J</sub> Junction Temperature 150                                                                                                        |                                         | ۰ <u>۲</u> |     |   |  |
| T <sub>STG</sub>                                                                                                                               | Storage Temperature -55 150             |            | 150 |   |  |

#### **ESD Ratings**

|        | ESD Ratings                              |         |     |       |
|--------|------------------------------------------|---------|-----|-------|
| SYMBOL | PARAMETER                                | MIN     | MAX | UNITS |
| HBM    | Human-body model (JEDEC JS-001)          | +/-1000 |     | V     |
| CDM    | Charged-device model (JEDEC JESD22-C101) | +/-500  |     | v     |

#### **Thermal Characteristics**

 $R_{\theta JA\_JEDEC}$  is measured using JESD51-2 standard setup with 1 cubic foot enclosure with no forced air cooling, heat dissipated only through natural convection. The test used JEDEC Standard 4-layers PCB with 2 oz top and bottom surface layers and 1 oz buried layers.  $R_{\theta JA\_EVB}$  is measured using EPC90152 EVB with no forced air cooling, this rating is more indicative of actual application environment.

| Thermal Characteristics |                                                                                         |      |       |  |
|-------------------------|-----------------------------------------------------------------------------------------|------|-------|--|
| SYMBOL                  | PARAMETER                                                                               | TYP  | UNITS |  |
| $R_{\theta JC_{Top}}$   | Thermal Resistance, Junction-to-Case (Top surface of exposed die substrate)             | 0.61 |       |  |
| $R_{\theta JB\_Bottom}$ | Thermal Resistance, Junction-to-Board (At solder joints of $V_{IN}$ , SW and PGND pads) | 3.7  | ℃/W   |  |
| $R_{\theta JA_{JEDEC}}$ | Thermal Resistance, Junction-to-Ambient (using JEDEC 51-2 PCB)                          | 50   | C/W   |  |
| $R_{\theta JA_EVB}$     | Thermal Resistance, Junction-to-Ambient (using EPC90152 EVB)                            | 27   |       |  |

#### **Recommended Operating Conditions**

For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to PGND (= AGND) unless indicated otherwise.

|                                        | Recommended Operating Conditions                                                              |      |     |                       |       |  |
|----------------------------------------|-----------------------------------------------------------------------------------------------|------|-----|-----------------------|-------|--|
| SYMBOL                                 | PARAMETER                                                                                     | MIN  | ТҮР | MAX                   | UNITS |  |
| V <sub>IN</sub>                        | Input Voltage (V <sub>IN</sub> to PGND)                                                       | 10   |     | 80                    |       |  |
| SW <sub>(Q3 Mode)</sub>                | Output Switch Node, 3rd Quadrant Mode                                                         | -2.5 |     | V <sub>IN</sub> + 2.5 |       |  |
| SW <sub>(pulse2ns)</sub>               | Output Switch Node, Transient PW < 2 ns                                                       | -10  |     | V <sub>IN</sub> +10   |       |  |
| V <sub>DRV</sub>                       |                                                                                               |      | 5   | 5.5                   | V     |  |
| V <sub>DD</sub>                        | Internal Low Side Supply Voltage (V <sub>DD</sub> to AGND)                                    |      | 5   | 5.5                   | v     |  |
| V <sub>BOOT</sub> – V <sub>PHASE</sub> | $V_{PHASE}$ Internal High Side Supply Voltage ( $V_{BOOT}$ to $V_{PHASE}$ ), $V_{PHASE} = SW$ |      | 5   | 5.5                   |       |  |
| HS <sub>IN</sub> , LS <sub>IN</sub>    | IN, LSIN PWM Logic Inputs                                                                     |      |     | 5                     |       |  |
| SD V <sub>DD</sub> Disable Input       |                                                                                               | 0    |     | 5                     |       |  |
| PW_min                                 | Minimum Input On or Off Pulse Duration, 50% to 50% width                                      | 20   |     |                       | ns    |  |
| PW_max                                 | Maximum Input On or Off Pulse Duration, 50% to 50% width                                      |      |     | 200                   | μs    |  |
| Tj                                     | Operating Junction Temperature                                                                | -40  |     | 125                   | °C    |  |

# EPC2<u>3104</u>

### **Electrical Characteristics**

Nominal  $V_{IN} = 48$  V,  $V_{DRV} = V_{DD} = 5$  V and  $(V_{BOOT} - V_{PHASE}) = 5$  V. All typical ratings are specified at  $T_A = 25^{\circ}$ C unless otherwise indicated. All voltage parameters are absolute voltages referenced to PGND (= AGND) unless indicated otherwise.

| Electrical Characteristics  |                                                                  |                                                                                                   |     |      |     |          |  |
|-----------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|------|-----|----------|--|
| SYMBOL                      | PARAMETER                                                        | TEST CONDITIONS                                                                                   | MIN | TYP  | MAX | UNITS    |  |
| Low Side Powe               | r Supply                                                         |                                                                                                   |     |      |     |          |  |
| I <sub>DRV_Q</sub>          | Off State Total Quiescent Current                                | $HS_{IN}/LS_{IN}/SD = 0 V, V_{DRV} = V_{DD} = 5 V$                                                |     | 10   |     |          |  |
| I <sub>DRV_100kHz</sub>     | Total Operating Current @100 kHz                                 | PWM = 100 kHz, 50% On-Time                                                                        |     | 14   |     | mA       |  |
| I <sub>DRV_1MHz</sub>       | Total Operating Current @1 MHz                                   | PWM = 1 MHz, 50% On-Time                                                                          |     | 20   |     | ]        |  |
| I <sub>VIN_disable</sub>    | V <sub>IN</sub> Quiescent Current at Disable Mode                | $SD = V_{DRV} = 5 V, V_{IN} = 48 V$                                                               |     |      | 600 |          |  |
| I <sub>DRV_disable</sub>    | V <sub>DRV</sub> Quiescent Current at Disable Mode               | $SD = V_{DRV} = 5 V, V_{IN} = 48 V$                                                               |     |      | 50  | μA       |  |
| <b>Bootstrap Pow</b>        | er Supply                                                        | · · · · · · · · · · · · · · · · · · ·                                                             |     |      |     |          |  |
| I <sub>BOOT_Q</sub>         | Off State Bootstrap Supply Current                               | $HS_{IN} = 0 V$ , $(V_{BOOT} - V_{PHASE}) = 5 V$                                                  |     | 6    |     |          |  |
| IBOOT_100kHz                | Bootstrap Supply Current @100 kHz                                | HS PWM = 100 kHz, 50% On-Time                                                                     |     | 7    |     | mA       |  |
| I <sub>BOOT_1MHz</sub>      | Bootstrap Supply Current @1 MHz                                  | HS PWM = 1 MHz, 50% On-Time                                                                       |     | 14   |     | 1        |  |
| V <sub>SYNC_BOOT</sub>      | Sync Boot Generated (V <sub>BOOT</sub> -V <sub>PHASE</sub> )     | I <sub>SYNC BOOT</sub> = 20 mA                                                                    |     | 4.75 |     | V        |  |
| Power On Rese               |                                                                  |                                                                                                   |     | 1    |     | 1        |  |
| V <sub>DD_POR+</sub>        | POR Trip Level V <sub>DD</sub> Rising                            | LS <sub>IN</sub> = 5 V, V <sub>DD</sub> Ramps Up                                                  |     | 4    |     |          |  |
| V <sub>DD_POR_HYST</sub>    | POR V <sub>DD</sub> Falling Hysteresis                           | $LS_{IN} = 5 V, V_{DD}$ Ramps Down                                                                |     | 0.5  |     | 1        |  |
| V <sub>BOOT_POR+</sub>      | POR Trip Level (V <sub>BOOT</sub> - V <sub>PHASE</sub> ) Rising  | HS <sub>IN</sub> = 5 V, V <sub>BOOT</sub> Ramps Up                                                |     | 4    |     | - V      |  |
| V <sub>BOOT_POR_HYST</sub>  | POR (V <sub>BOOT</sub> - V <sub>PHASE</sub> ) Falling Hysteresis | $HS_{IN} = 5 V, V_{BOOT} Ramps Down$                                                              |     | 0.5  |     | 1        |  |
| Logic Input Pin             |                                                                  |                                                                                                   |     | 1    |     | 1        |  |
| VIH                         | High-level Logic Threshold                                       | HS <sub>IN</sub> , LS <sub>IN</sub> Rising                                                        | 2.4 |      |     |          |  |
| V <sub>IL</sub>             | Low-level Logic Threshold                                        | HS <sub>IN</sub> , LS <sub>IN</sub> Falling                                                       |     |      | 0.8 | v        |  |
| V <sub>IHYST</sub>          | Logic Threshold Hysteresis                                       | $V_{\rm H}$ Rising – $V_{\rm L}$ Falling                                                          |     | 0.3  |     | 1        |  |
| R <sub>IN</sub>             | HS <sub>IN</sub> and LS <sub>IN</sub> Pull-Down Resistance       | $HS_{IN}$ , $LS_{IN} = 5 V$                                                                       |     | 6.5  |     | kΩ       |  |
| V <sub>DD</sub> Disable Inp | •                                                                | - 1147 - 114 -                                                                                    |     |      | 1   | 1        |  |
| V <sub>TH_EN</sub>          | SD Input Threshold                                               | V <sub>DRV</sub> = 5 V                                                                            | 3.3 |      |     | V        |  |
| R <sub>EN</sub>             | SD Pull-Down Resistance                                          | SD = 5 V                                                                                          |     | 150  |     | kΩ       |  |
| High Side Inter             |                                                                  |                                                                                                   |     | 1    | 1   | 1        |  |
| R <sub>DS(on)_HS</sub>      | High Side FET R <sub>DS(on)</sub>                                | $I_{DS} = +/-10 \text{ A}, \text{HS}_{IN} = 5 \text{ V}, \text{LS}_{IN} = 0 \text{ V}$            |     | 8.7  | 11  | mΩ       |  |
| V <sub>HS_DS_Clamp</sub>    | High Side 3rd Quadrant Clamp                                     | $I_{DS} = -10 \text{ A}, \text{HS}_{IN} \& \text{LS}_{IN} = 0 \text{ V}, \text{SW} = 0 \text{ V}$ |     | -1.5 |     | v        |  |
| I <sub>LEAK_VIN-SW</sub>    | Leakage Current (V <sub>IN</sub> to SW)                          | $HS_{IN} = 0 V, V_{IN} = 100 V, SW = 0 V$                                                         |     |      | 300 | μΑ       |  |
| C <sub>WELL</sub>           | HV-Well Capacitance (SW to PGND)                                 | $HS_{IN} = 0 V, V_{IN} = 48 V, SW = 48 V$                                                         |     | 32   |     |          |  |
| C <sub>OSS_HSFET</sub>      | Output Capacitance (V <sub>IN</sub> to SW)                       | $HS_{IN} = 0 V, V_{IN} = 48 V, SW = 0 V$                                                          |     | 189  |     | pF       |  |
| Q <sub>OSS_HSFET</sub>      | Output Charge (V <sub>IN</sub> to SW)                            | $HS_{IN} = 0 V, V_{IN} = 48 V, SW = 0 V$                                                          |     | 15   |     | nC       |  |
| E <sub>QOSS_HSFET</sub>     | Output Capacitance Stored Energy                                 | $HS_{IN} = 0 V, V_{IN} = 48 V, SW = 0 V$                                                          |     | 0.27 |     |          |  |
| E <sub>ON_HS_0</sub>        |                                                                  | HS Turn-On, SW = 0 V to 48 V, $R_{BOOT} = 0 \Omega$ , $I_{LOAD} = 10 A$                           |     | 1.5  |     | -        |  |
|                             | Turn-On Switching Energy (HS_FET)                                |                                                                                                   |     |      |     | μJ       |  |
| E <sub>ON_HS_1</sub>        |                                                                  | HS Turn-On, SW = 0 V to 48 V, $R_{BOOT} = 2.2 \Omega$ , $I_{LOAD} = 10 A$                         |     | 2.7  |     | -        |  |
| E <sub>OFF_HS</sub>         | Turn-Off Switching Energy (HS_FET)                               | HS Turn-Off, SW = 48 V to 0 V, $I_{LOAD}$ = 10 A                                                  |     | 0.09 |     | <u> </u> |  |
| Low Side Inter              | i                                                                | · · · · · · · · · · · · · · · · · · ·                                                             |     |      |     |          |  |
| R <sub>DS(on)_HS</sub>      | Low Side FET R <sub>DS(on)</sub>                                 | $I_{DS} = +/-10 \text{ A}, LS_{IN} = 5 \text{ V}, HS_{IN} = 0 \text{ V}$                          |     | 8.7  | 11  | mΩ       |  |
| V <sub>HS_DS_Clamp</sub>    | Low Side 3rd Quadrant Clamp                                      | $I_{DS} = -10 \text{ A}, \text{HS}_{IN} \& \text{LS}_{IN} = 0 \text{ V}, \text{SW} = 0 \text{ V}$ |     | -1.5 |     | V        |  |
| I <sub>LEAK_SW-PGND</sub>   | Leakage Current (SW to PGND)                                     | $LS_{IN} = 0 V, V_{IN} = 100 V, SW = 100 V$                                                       |     |      | 100 | μΑ       |  |
| C <sub>OSS_LSFET</sub>      | Output Capacitance (SW to PGND)                                  | LS <sub>IN</sub> = 0 V, SW = 48 V, PGND = 0 V                                                     |     | 189  |     | pF       |  |
| Q <sub>OSS_LSFET</sub>      | Output Charge (SW to PGND)                                       | LS <sub>IN</sub> = 0 V, SW = 48 V, PGND = 0 V                                                     |     | 15   |     | nC       |  |
| E <sub>QOSS_LSFET</sub>     | Output Capacitance Stored Energy                                 | LS <sub>IN</sub> = 0 V, SW = 48 V, PGND = 0 V                                                     |     | 0.27 |     | -        |  |
| E <sub>ON_LS_0</sub>        | Turn-On Switching Energy (LS_FET)                                | LS Turn-On, SW = 48 V to 0 V, $R_{BOOT}$ = 0 $\Omega$ , $I_{LOAD}$ = 10 A                         |     | 1.5  |     |          |  |
| E <sub>ON_LS_1</sub>        |                                                                  | LS Turn-On, SW = 48 V to 0 V, $R_{BOOT}$ = 2.2 $\Omega$ , $I_{LOAD}$ = 10 A                       |     | 2.7  |     | μJ       |  |
| E <sub>OFF_LS</sub>         | Turn-Off Switching Energy (LS_FET)                               | LS Turn-Off, SW = 0 V to 48 V, I <sub>LOAD</sub> = 10 A                                           |     | 0.09 |     |          |  |

# EPC23104

#### **Electrical Characteristics** (continued)

|                           | Electrical Characteristics (continued)               |                                                                                 |     |     |       |    |
|---------------------------|------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|-------|----|
| SYMBOL                    | PARAMETER                                            | MIN                                                                             | TYP | MAX | UNITS |    |
| Dynamic Charac            | teristics (Logic Input to Output Switching l         | Node) See Figure 3a and 3b for Timing Diagram and Test Circuit)                 |     |     |       |    |
| t_delay <sub>HS_on</sub>  | High-Side On Propagation Delay                       | SW = 0 V and HS FET Turn-On                                                     |     | 20  |       |    |
| t_delay <sub>LS_on</sub>  | Low-Side On Propagation Delay                        | SW = 48 V and LS FET Turn-On                                                    |     | 20  |       |    |
| t_delay <sub>HS_off</sub> | High-Side Off Propagation Delay                      | SW = 48 V and HS FET Turn-Off                                                   |     | 20  |       |    |
| t_delay <sub>LS_off</sub> | Low-Side Off Propagation Delay                       | SW = 0 V and LS FET Turn-Off                                                    |     | 20  |       |    |
| t_match <sub>on</sub>     | Delay Matching LS <sub>off</sub> to HS <sub>on</sub> | LS Turn-Off to HS Turn-On                                                       |     | 0   |       |    |
| t_match <sub>off</sub>    | Delay Matching HS <sub>off</sub> to LS <sub>on</sub> | HS Turn-Off to LS Turn-On                                                       |     | 0   |       | ns |
| t_rise <sub>SW_HS0</sub>  | SW Rise Time at High Side FET Turn-On                | HS Turn-On Buck Mode, 0 V to 48 V, $R_{BOOT} = 0 \Omega$ , $I_{Load} = 5 A$     |     | 1.5 |       |    |
| t_rise <sub>SW_HS1</sub>  | (Buck Mode, Hard Switching)                          | HS Turn-On Buck Mode, 0 V to 48 V, $R_{BOOT} = 2.2 \Omega$ , $I_{Load} = 5 A$   |     | 3   |       |    |
| $t_{fall_{SW_{LS0}}}$     | SW Fall Time at Low Side FET Turn-On                 | LS Turn-On Boost Mode, 48 V to 0 V, $R_{DRV} = 0 \Omega$ , $I_{Load} = 5 A$     |     | 1.5 |       |    |
| $t_{SW_{LS1}}$            | (Boost Mode, Hard Switching)                         | LS Turn-On Boost Mode, 48 V to 0 V, $R_{DRV}$ = 2.2 $\Omega$ , $I_{Load}$ = 5 A |     | 3   |       |    |

# **Dynamic Characteristics Parameter Definition**





# Figure 3b: Logic Input to Output Switching Node Timing Diagram



#### **Truth Table**

| V <sub>DD</sub>       | V <sub>BOOT</sub> – V <sub>PHASE</sub> | HS <sub>IN</sub> | LS <sub>IN</sub> | HS FET | LS FET |
|-----------------------|----------------------------------------|------------------|------------------|--------|--------|
| <v<sub>DD_POR</v<sub> | -                                      | -                | -                | OFF    | OFF    |
| SM .                  |                                        | -                | 0                | OFF    | OFF    |
| >V <sub>DD_POR</sub>  | <v<sub>BOOT_POR</v<sub>                | -                | 1                | OFF    | ON     |
|                       |                                        | 0                | 0                | OFF    | OFF    |
|                       |                                        | 0                | 1                | OFF    | ON     |
| >V <sub>DD_POR</sub>  | >V <sub>BOOT_POR</sub>                 | 1                | 0                | ON     | OFF    |
|                       |                                        | 1                | 1                | OFF    |        |

# **Application Information**

#### **General Description**

The EPC23104 ePower<sup>™</sup> Stage IC integrates a half-bridge gate driver with internal high side and low side FETs. Integration is implemented using EPC's proprietary GaN IC technology. The monolithic chip integrates input logic interface, level shifting, bootstrap charging and gate drive buffer circuits controlling high side and low side eGaN output FETs configured as a half-bridge power stage. Robust level shifters from low side to high side channels are designed to operate correctly with soft and hard switching conditions even at large negative clamped voltage and to avoid false trigger from fast dv/dt transients including those driven by external sources or other phases. Internal circuits integrate the functions of charging and disabling of the logic and bootstrap power supplies. Protection features are added to protect the output FETs from unwanted turn-on at low or even complete loss of supply voltages.

The single chip is mounted inside a 3.5 x 5 mm Quad Flat No-lead (QFN) package using a flip chip on leadframe technique. This packaging structure allows very low parasitic inductance from the power terminals to the underlying PCB solder pads. The exposed EPC23104 QFN pads are designed to have at least 0.6 mm spacing between high and low voltage pins to meet IPC voltage creepage rule for 100 V. Another enhancement exposes the backside of the Gan IC die on the top side of the package while completely encapsulating the rest of the GaN IC die. This allows a very low thermal resistance path from the die junction to an attached heatsink which in effect increase the allowable power dissipation and thus higher current handling capability.

### **Figure 4: Functional Block Diagram**



Figure 5: EPC23104 QFN package outline, pinouts and exposed backside of the GaN IC die



#### **Output Current Rating**

Power stage output current rating is best thought of as a figure of merit for specified output current level that accounts for the maximum amount of power dissipation allowed from the IC. Total power dissipation from a power stage IC is tied to the application circuit topologies, output current demand, switching frequencies, PCB construction, operating temperature range, thermal management technique and mechanical stress limit of the metallization imposed by electromigration. The rating is related to the respective maximum current capability of the two integrated output FETs in the half-bridge power stage but not measured the same way as individual discrete FET. For a power stage IC such as EPC23104, total power loss from the IC is the sum of the two output FETs conduction, switching and deadtime losses imposed by the application topologies at operating switching frequencies as well as power losses from the gate drive and logic circuit. The maximum power dissipation is defined by the following formula:

#### $Max P_{Diss} = (Max T_{J} - T_{A})/R_{\theta JA}$

where Max T<sub>J</sub> is specified at 125 °C and the ambient temperature is specified at 25 °C. The big variable in achieving the theoretical maximum power dissipation is R<sub>0JA</sub>, the thermal resistance from junction to ambient. The EPC23104 package construction allows two parallel path of heat dissipation where the bottom path goes from junction to metallization to lead-frame then the exposed pads at the bottom of the package. The three power bars (V<sub>IN</sub>, SW and PGND) are designed to allow maximum contact area to the underlying PCB pads to achieve a R<sub>0JB\_bottom</sub> of 3 °C/W. The total thermal resistance to ambient in this path of R<sub>0JA\_bottom</sub> needs to add the heat dissipation from the PCB pads through the multi-layer PCB construction then radiating to the ambient which is highly dependent on the airflow and forced cooling method. (See Figure 6).

# Figure 6: Parallel Thermal Resistance Paths of EPC23104 IC from junction to ambient



To achieve even lower effective thermal resistance, another path is provided from junction to the relatively lower thermal resistance Si substrate of the GaN IC structure to the exposed backside of the entire die at the top of the package to achieve a  $R_{\theta JC\_top}$  of 0.4 °C/W. This lower thermal resistance path facilitates attachment of a topside heatsink through thermal interface material (TIM) to the exposed backside of the die. Note that the backside of the die is connected to the PGND (=AGND) pins which potentially provides added benefits of using electrically conductive TIM which has >2X higher thermal conductivity and lower cost than the insulating type. Typical parameters of electrically conducting vs. insulating TIMs are shown in the table below.

| Typical parameters of electrically conducting vs. insulating TIMs |    |     |  |
|-------------------------------------------------------------------|----|-----|--|
| Type of TIM Thermal Conductivity Relative<br>(W/m-K) Cost         |    |     |  |
| Electrically Conducting                                           | 40 | 1   |  |
| Electrically Insulating                                           | 15 | 1.3 |  |

Another factor in specifying the output current rating is electromigration from a metallurgical standpoint. For EPC23104 this limit is a function of the metallization structure underlying the two output FETs plus their connection to the lead-frame and the three exposed power bars. A maximum of 39 A is allowed due to electromigration limit.

EPC uses a reference evaluation board, EPC90152 as shown in Figure 7, configured in a Buck Converter topology with the following test conditions:  $V_{IN} = 48 \text{ V}$ ,  $V_{OUT} = 12 \text{ V}$ , PWM frequency = 0.5, 1, and 1.5 MHz, with and without top side heatsink, airflow = 500 and 1000 LFM, operating at ambient temperature starting at 25°C, maximum T<sub>C</sub> not to exceed 110°C (derated from 125°C to avoid thermal runaway).

### Figure 7: EPC90152 Evaluation Board (see EPC90152 Quick Start Guide for details)



Thermal derating curves in Figure 8 are derived from measurement data. At ambient temperature of 25°C using topside heatsink, the EPC23104 IC is specified with an output current handling capability greater than 35 A operating at 1 MHz switching frequency with airflow greater than 500 LFM. But without the benefit of topside heatsink, the same conditions at 1 MHz and 500 LFM, the current rating is reduced to 16 A at ambient temperature of 25°C showing the dramatic difference of using the lower  $R_{\theta JC}$  top of the higher thermal conductive path.

# Figure 8: Thermal Derating Curves for Output Current Rating of EPC23104 IC using EPC90152 Evaluation Board





#### Power Supplies – $V_{IN}$ , $V_{DRV}$ , $V_{DD}$ , and $V_{BOOT}$

The EPC23104 IC only requires an external 5 V  $V_{DRV}$  power supply. Internal low side and high side power supplies,  $V_{DD}$  and  $V_{BOOT}$ , are generated from the external supply via two series connected switches. Figure 9 shows the simplified circuit diagram of the different power supplies inside the IC and their interaction with each other.

# Figure 9: Simplified circuit diagram of $V_{\text{IN}}, V_{\text{DRV}}, V_{\text{DD}},$ and $V_{\text{BOOT}}$ Power Supplies



The internal supplies can be disabled to save quiescent power by turning off the series switch,  $Q_{SA}$  in Figure 9, with 5 V applied to the SD pin to engage chip shutdown mode. In this mode, minimum current is drawn from the external  $V_{DRV}$  supply while  $V_{DD}$  is open circuit. Whatever charges remain within the  $V_{DD}$  bypass capacitor will be discharged by the chip internal circuits at nominal rate of 10 mA/C<sub>DD</sub>.

In the chip shutdown circuit, series switch (Q<sub>SA</sub>) between V<sub>DRV</sub> and V<sub>DD</sub> is turned off by internal disable circuit which itself derived its power from V<sub>IN</sub> such that the chip draws a maximum up to 600 µA at 48 V from V<sub>IN</sub> when shutdown mode is engaged. The minimum input voltage (V<sub>INmin</sub>) should be at least 10 V for the IC to be enabled. Below the minimum V<sub>IN</sub> the pass-transistor between V<sub>DRV</sub> and V<sub>DD</sub> will be off. Same condition when V<sub>DD</sub> disable pin,  $\overline{EN}$ , is connected to 5 V.

The series connected high voltage synchronous bootstrap FET,  $Q_{SB}$  in Figure 9, between  $V_{DD}$  and  $V_{BOOT}$  for the high side floating bootstrap supply is activated only after the LS FET (Q2) is turned on to avoid overcharging during deadtime. The use of GaN FET in the charging path eliminates reverse recovery and reduces power dissipation. Another advantage is the lower dropout voltage of 100 to 200 mV from the synchronous FET versus typical Si bootstrap diode voltage of 0.6 V. With synchronous charging  $V_{BOOT}$  is maintained closer to the  $V_{DD}$  voltage, allowing the HS FET gate drive circuit to have similar gate drive current and delay performance as the LS FET gate drive circuit.

### **Gate Driver**

The EPC23104 IC integrates both HS and LS FET gate drivers with very low impedance (0.4  $\Omega$ ) and high pulse current (5 A) push-pull NFET output stage. Figure 10 is the simplified circuit diagram of the gate driver output stage.

# Figure 10: Simplified Circuit Diagram of Gate Driver Output Stage



The HS and LS gate drive voltage levels are derived from their respective internal low side (V<sub>DD</sub>) and high side (V<sub>BOOT</sub>) power supplies. To ensure that the gate drive level (Q) is sufficiently close to  $V_{DD}$  or  $V_{BOOT}$ , an internal bootstrap circuit is used to turn-on  $M_{PO}$ . Here the  $M_{PO}$  and  $M_{SO}$  pair works similarly to the half-bridge power stage Q1 and Q2 output FETs except all the circuits are internal to the IC.  $C_{B1}$  is an internal bootstrap capacitor. The PWM inputs, HS<sub>IN</sub> and LS<sub>IN</sub>, are used as the clocks for their respective high side and low side internal bootstrap gate drive circuit. As with any bootstrap circuit, the gate drive output cannot have 100% duty cycle to allow C<sub>B1</sub> to be recharged. For the EPC23104 IC, the PWM input pulse width must not exceed a maximum of 200 µs on/off duration and a minimum pulse width on/off duration of 20 ns as specified in the recommended operating condition table. At initial startup of the HS<sub>IN</sub> and LS<sub>IN</sub> clocking cycle, C<sub>B1</sub> needs to be charged from zero. A delay of nominally 6 switching cycles appears before the gate drive output will follow the PWM input pulses. Figure 11a and 11b illustrate the gate drive output switching behavior.

# Figure 11a: Maximum and Minimum PWM Input Pulse Width On or Off duration to refresh internal gate drive bootstrap circuit



# SW Node Switching Transients

The switching rate and transients at the output node, SW, is controlled by application topologies resulting in hard or soft switching transitions. The more stressful hard switching transition needs to be controlled by a combination of tuning gate drive turn-on and turn-off circuits for the HS FET (Q1) and LS FET (Q2) and minimizing the power loop parasitic inductances.

The on-chip gate drive buffers practically eliminate effects of common source inductance and gate drive loop inductance. Switching times are tuned by external resistors,  $R_{DRV}$  and  $R_{BOOT}$ , as shown in Figure 12 to achieve SW switching rate of 10 to 50 V/ns spanning zero to full load current. The choice of switching rates is dictated by efficiency versus EMI mitigation.

# Figure 12: Simplified circuit diagram of external tuning resistor, internal gate drivers and output FETs



Figure 11b: Missing High Side and Low Side Gate pulses at startup due to initial charging of internal gate drive bootstrap circuit



During HS FET (Q1) or LS FET (Q2) turn-on transitions with hard switching conditions, the fast di/dt of the HS FET or LS FET coupled with the power loop inductance ( $V_{peak} = L_{power loop} \cdot di/dt$ ) would cause a transient overvoltage spike above  $V_{IN}$  or below PGND. The EPC23104 pinouts for the three power bars ( $V_{IN}$ , SW, PGND) are coupled with the design of optimal layout techniques to achieve minimized power loop inductance. Together with SW switching rate tuning by  $R_{DRV}$  and  $R_{BOOT}$ , the overvoltage spikes can be controlled to less than +10 V above rail and -10 V below ground during hard switching transitions.

The EPC90152 Evaluation Board provides guidelines for PCB layout to use the EPC23104 in application circuits together with the Gerber files and Bill of Material. To control SW switching rate and transients, 2.2  $\Omega$  are used for both R<sub>DRV</sub> and R<sub>BOOT</sub> for high frequency DC-DC converter switching around 1 MHz and 4.7  $\Omega$  used for 100 kHz motor drive inverter applications.

#### **Protection Circuits**

EPC integrated eGaN FETs are very robust devices when operating within the recommended operating conditions, output current rating and thermal management techniques as described. Still there are inevitable power supplies sequencing at startup and brownout conditions where the power supplies would go out of the recommended range or even a complete loss of supply. A particular damaging condition could occur when V<sub>IN</sub> supply is already fully charged but V<sub>DRV</sub> is at the startup phase or discharged due to fault events. In these conditions the output FETs could be commanded on into high  $R_{DS(on)}$  state with low gate drive voltage level. Or worse when V<sub>DRV</sub> is completely lost, either the HS FET or LS FET or both can turn-on due to the output FET leakage current, especially at higher temperature. This could cause a short circuit across the C<sub>IN</sub> capacitor.

The EPC23104 integrates protection circuits as shown in Figure 13 (below) and the Truth Table (page 6).

# Figure 13: Simplified circuit diagram of the protection circuits against low voltage levels or complete loss of supplies



The Power On Reset (POR) circuit from the low side internal  $V_{DD}$  supply would turn off both HS and LS logic path when VDD voltage level is below the  $V_{DD_POR}$  threshold.

The Power On Reset (POR) circuit from the high side internal V<sub>BOOT</sub> supply would turn on the HS logic path only when the V<sub>BOOT</sub> bootstrap voltage rises above a starting threshold voltage level of 3.4 V (typical), and the output will become active. The output will become inactive after the V<sub>BOOT</sub> bootstrap voltage falls 0.15 V below the starting threshold.

The IC features a sequencing protection that prevents the output FETs from turning on due to leakage when  $V_{DD}$  and  $V_{BOOT}$  are at a low voltage level and the input voltage is applied. When  $V_{BOOT}$  is low the active turn off circuit in Figure 13 will be powered by  $V_{IN}$  and will activate the Qoff switch to keep the high side FET (Q1) off. This protection allows user not to worry about sequencing.

Similar circuit is triggered by the low side loss of  $V_{DD}$  supply to turn on the  $Q_{OFF}$  switch for the LS FET (Q2). In this case the active turn off circuit is powered by the SW node voltage.

#### Logic Inputs

The EPC23104 IC is capable of interfacing to digital and analog controllers with 3.3 V or 5 V CMOS logic levels. The logic level translator at the frontend level- shifts the PWM signal, HS<sub>IN</sub> and LS<sub>IN</sub> respectively, to internal IC level to operate the logic, level shifting and gate drive circuits. Logic input thresholds are 2.4 V minimum to trigger a "high" state and 0.8 V maximum for a guaranteed "low" state. A hysteresis of 300 mV is built-in to increase noise margin.

For interfacing with analog controller operating from  $V_{CC} = 12$  V that outputs a 12 V PWM signal, a resistor network in series should be inserted to divide the voltage to acceptable  $V_{IH}$  level and limit the input current into the logic input pins HS<sub>IN</sub> and LS<sub>IN</sub> which is clamped to the V<sub>DD</sub> supply by ESD protection network.

Separate and independent high side  $(HS_{IN})$  and low side  $(LS_{IN})$  logic control inputs allow external controllers to set fixed or adaptive deadtimes for optimal operating efficiency. Cross conduction lockout logic commands both FETs off when logic inputs are both high. Figure 14 shows how the logic inputs interact with each other. Here the timing diagram applies with the HS FET (Q1) and LS FET (Q2) in half-bridge configuration and current is in the positive direction going out of the half-bridge. When HS<sub>IN</sub> and LS<sub>IN</sub> are logic high at same time, both Q1 and Q2 will shut off. A built-in deadtime of 5 ns is added, after that current then commutates to Q2 in 3rd quadrant conduction and SW will be clamped at negative V<sub>SD</sub> voltage of Q2.





 $\exists$ 





| SYMBOL        | Dimension (mm) |          |       |      |  |
|---------------|----------------|----------|-------|------|--|
|               | MIN            | Nominal  | MAX   | Note |  |
| A             | 0.60           | 0.65     | 0.70  |      |  |
| A1            | 0.00           | 0.02     | 0.05  |      |  |
| A3            |                | 0.20 Ref |       |      |  |
| b             | 0.20           | 0.25     | 0.30  | 6    |  |
| b1            | 0.38           | 0.43     | 0.48  | 6    |  |
| b2            | 0.49           | 0.54     | 0.59  |      |  |
| D             |                | 3.50 BSC |       |      |  |
| E             |                | 5.00 BSC |       |      |  |
| e             |                | 0.50 BSC |       |      |  |
| <b>K</b> 0.55 |                | 0.60     | 0.65  |      |  |
| K1            | 0.12           | 0.17     | 0.22  |      |  |
| K2            | 0.775          | 0.825    | 0.875 |      |  |
| K3            | 0.15           | 0.20     | 0.25  | !5   |  |

| SYMBOL | Dimension (mm) |           |      |      |  |
|--------|----------------|-----------|------|------|--|
|        | MIN            | Nominal   | MAX  | Note |  |
| L      | 0.30           | 0.40      | 0.50 |      |  |
| L1     | 2.85           | 2.95 3.05 |      |      |  |
| L2     | 3.25           | 3.35      | 3.45 |      |  |
| aaa    |                | 0.05      |      |      |  |
| bbb    |                | 0.10      |      |      |  |
| ແ      |                | 0.10      |      |      |  |
| ddd    |                | 0.05      |      |      |  |
| eee    |                | 0.08      |      |      |  |
| N      |                | 13        |      | 3    |  |
| ND     |                | 6         |      | 5    |  |
| NE     |                | 4         |      | 5    |  |
| Notes  |                | 1, 2      |      |      |  |

#### Notes:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-2009
- 2. All dimensions are in millimeters
- 3. **N** is the total number of terminals
- A Dimension **b** applies to the metallized terminal. If the terminal has a radius on the other end of it, dimension **b** should not be measured in that radius area.
- ND and NE refer to the number of terminals on each D and E side respectively.
- <u>6</u>. Dimension **b** applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip. If the terminal has a radius on the other end of it, dimension **b** should not be measured in that radius area.
- Coplanarity applies to the terminals and all the other bottom surface metallization.

## EPC23104



#### **SOLDER MASK** (units in µm)







#### **Errata Sheet**

| STATUS | VERSION | DATE       | REMARK                                                                                                                                                                                                                                       |
|--------|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENGRT  | 1.1     | 12/09/2022 | The following features and parameters do not meet the datasheet description and specifications:                                                                                                                                              |
|        |         |            | 1) The maximum operating VIN voltage should not exceed $64 V$                                                                                                                                                                                |
|        |         |            | 2) The maximum transient voltage at the output switch node SW, should not exceed 70 V. Recommend to use at least 4.7 $\Omega$ for $R_{BOOT}$ and $R_{DRV}$ to module the over-voltage spike above VIN rail and below PGND to less than 10 V. |

Efficient Power Conversion Corporation (EPC) reserves the right to make changes without further notice to any products herein to improve reliability, function or design. EPC does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

eGaN<sup>®</sup> is a registered trademark of Efficient Power Conversion Corporation. EPC Patent Listing: epc-co.com/epc/AboutEPC/Patents.aspx Information subject to change without notice. Revisied May, 2023