

## A 0.8V/1.5µA Nanopower Op Amp, Comparator, and Reference FEATURES DESCRIPTION

#### NanoWatt Analog<sup>™</sup> Op Amp, Comparator, and 0.58V Reference in Single 4 mm<sup>2</sup> Package

- Ultra Low Total Supply Current: 1.6µA (max)
- ♦ Supply Voltage Range: 0.8V to 2.5V
- Internal 0.58V Reference
- Op Amp and Comparator Input Ranges are Rail-to-Rail
- Unity-gain Stable Op Amp with Avol = 104dB
- Op Amp Output: Rail-to-Rail and Phase-Reversal-Free
- Internal ±7.5mV Comparator Hysteresis
- ♦ 20µs Comparator Propagation Delay
- Resettable Latched Comparator
- TS12011: Push-pull Rail-to-Rail Output TS12012: Open-drain Output

## **APPLICATIONS**

#### Battery-powered Systems

Single-Cell and +1.8V, +2.5V Powered Systems Low-Frequency, Local-Area Alarms/Detectors Smoke Detectors and Safety Sensors Infrared Receivers for Remote Controls Instruments, Terminals, and Bar-Code Readers Smart-Card Readers The TS12011/TS12012 combine a 0.58V reference, a 20 $\mu$ s comparator, and a unity-gain stable op amp in a single IC. All three devices operate from a single 0.8V to 2.5V power supply and consume less than 1.6 $\mu$ A total supply current. Supply current for all three functions over 0.8V to 2.5V supply range is guaranteed 1.6 $\mu$ A max.

Super-flexible for crafting voltage detectors, timers, and wake-up circuits, these bundled functions exhibit low shoot-through currents and graceful power-down modes. Both the comparator and the op amp feature rail-to-rail input stages. The latching comparator exhibits  $\pm$ 7.5mV of internal hysteresis for clean, chatter-free output switching. When compared against similar products, the TS12011/TS12012 offer a factor-of-20 lower power consumption and at least a 55% reduction in pcb area.

The TS12011's comparator has a push-pull output stage with break-before-make switches for low shoot-through currents. The TS12012's comparator has an open-drain output having no parasitic diode to VDD, for interfacing to wired-OR or mixed-voltage logic.

The TS12011 and the TS12012 are fully specified over the -40°C to +85°C temperature range and each is available in a low-profile, 10-pin 2x2mm TDFN package with an exposed back-side paddle.

## **TYPICAL APPLICATION CIRCUIT**



#### LATCHING THRESHOLD DETECTOR WITH GAIN



## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage ( $V_{DD}$ to $V_{SS}$ ) | +2.75 V                                          |
|-----------------------------------------|--------------------------------------------------|
| Input Voltage                           |                                                  |
| AMPIN+, AMPIN                           | $\dots V_{SS} - 0.3V$ to $V_{DD} + 0.3V$         |
| COMPIN+, COMPIN                         | $V_{SS} - 0.3V$ to $V_{DD} + 0.3V$               |
| LHDET                                   | V <sub>ss</sub> - 0.3V to +5.5V                  |
| Output Voltage                          |                                                  |
| AMPOUT, REFOUT                          | $V_{SS} - 0.3V$ to $V_{DD} + 0.3V$               |
| COMPOUT (TS12011)                       | V <sub>SS</sub> - 0.3V to V <sub>DD</sub> + 0.3V |
| COMPOUT (TS12012)                       | V <sub>SS</sub> - 0.3V to +5.5V                  |
| Differential Input Voltage (AMPIN, COI  | MPIN) ±2.75V                                     |
|                                         |                                                  |

|                                                       | 50~             |
|-------------------------------------------------------|-----------------|
| AMPOUT, COMPOUT.                                      | 50MA            |
| Short-Circuit Duration                                |                 |
| (REFOUT, AMPOUT, COMPOUT)                             | Continuous      |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                 |
| 10-Pin TDFN (Derate at 13.48mW/°C above +70°C         | ;) 1078mW       |
| Operating Temperature Range                           | 40°C to +85°C   |
| Junction Temperature                                  | +150°C          |
| Storage Temperature Range                             | -65°C to +150°C |
| Lead Temperature (Soldering, 10s)                     | +300°C          |

Electrical and thermal stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to any absolute maximum rating conditions for extended periods may affect device reliability and lifetime.

## PACKAGE/ORDERING INFORMATION



Lead-free Program: Silicon Labs supplies only lead-free packaging.

Consult Silicon Labs for products specified with wider operating temperature ranges.



## **ELECTRICAL CHARACTERISTICS**

 $V_{\text{DD}} = 0.8V; V_{\text{SS}} = 0V; V_{\text{COMPIN+/-}} = 0V; V_{\text{AMPIN+/-}} = 0V; V_{\text{AMPOUT}} = (V_{\text{DD}} + V_{\text{SS}})/2; V_{\text{COMPOUT}} = \text{HiZ}; T_{\text{A}} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at T\_{\text{A}} = +25^{\circ}\text{C}. See note 1.

| Typical values are at<br>PARAMETER     | SYMBOL                             |                                                                                                      |                                          | MIN             | TYP                   | MAX                  | UNITS |
|----------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------|-----------------------|----------------------|-------|
| Supply Voltage                         |                                    | CONDITIONS                                                                                           | 0.8                                      |                 | 2.5                   | V                    |       |
|                                        | • 00                               |                                                                                                      | T <sub>A</sub> = +25°C                   | 0.0             | 1.1                   | 1.6                  | -     |
| Supply Current                         | I <sub>DD</sub>                    | REFOUT = open                                                                                        | $-40^{\circ}C \le T_A \le 85^{\circ}C$   |                 |                       | 2                    | μA    |
|                                        |                                    | REFERENC                                                                                             |                                          |                 |                       |                      |       |
| Reference Output                       |                                    |                                                                                                      | $T_A = +25^{\circ}C$                     | 555             | 577                   | 600                  |       |
| Voltage                                | V <sub>REFOUT</sub>                | $V_{DD} = 0.8V \text{ or } 2.5V$                                                                     | $-40^{\circ}C \le T_{A} \le 85^{\circ}C$ | 552             | 511                   | 602                  | mV    |
| Reference Load                         |                                    |                                                                                                      |                                          | 552             |                       |                      |       |
| Regulation                             |                                    | $I_{OUT} = \pm 100 nA$                                                                               |                                          |                 |                       | 0.5                  | %     |
|                                        |                                    | AMPLIFIE                                                                                             | R SECTION                                |                 |                       | 1                    |       |
|                                        |                                    |                                                                                                      | T <sub>A</sub> = +25°C                   |                 |                       | 3.5                  | mV    |
| Input Offset Voltage                   | Vos                                | $V_{AMPIN+/-} = V_{DD} \text{ or } V_{AMPIN+/-} = V_{SS}$                                            | -40°C ≤ T <sub>A</sub> ≤ 85°C            |                 |                       | 7                    |       |
| Input Bias Current                     | I <sub>IN+</sub> , I <sub>N-</sub> | $V_{AMPIN+}, V_{AMPIN-} = (V_{DD} - V_{SS})/2$                                                       |                                          |                 |                       | 20                   | nA    |
| Input Offset Current                   | I <sub>OS</sub>                    | $V_{AMPIN+}, V_{AMPIN-} = (V_{DD} - V_{SS})/2$                                                       |                                          |                 | 0.01                  | 5                    | nA    |
| Input Common-Mode                      |                                    |                                                                                                      |                                          |                 | 0.01                  | -                    |       |
| Range                                  | IVR                                | Guaranteed by Input Offset Voltage                                                                   | e Test                                   | V <sub>SS</sub> |                       | V <sub>DD</sub>      | V     |
| Large-Signal Voltage                   | ٨                                  | $R_{L} = 100 K \text{ to } V_{DD}/2;$                                                                |                                          | 00              | 404                   |                      | ٩D    |
| Gain                                   | A <sub>VOL</sub>                   | $V_{SS}$ + 50mV < $V_{OUT}$ < $V_{DD}$ - 50mV                                                        |                                          | 90              | 104                   |                      | dB    |
| Gain-Bandwidth                         | GBWP                               | $R_{\perp} = 100 k\Omega //20 pF$                                                                    |                                          |                 | 15                    |                      | kHz   |
| Product                                | ODWI                               |                                                                                                      |                                          |                 |                       |                      | KI IZ |
| Phase Margin                           | Фм                                 | $R_L = 100k\Omega//20pF$                                                                             |                                          |                 | 70                    |                      | deg   |
| Slew Rate                              | SR                                 | $R_L = 100k\Omega//20pF$                                                                             |                                          |                 | 6                     |                      | V/ms  |
| Common-Mode<br>Rejection Ratio         | CMRR                               | $0V \leq V_{IN(CM)} \leq 2.1V; V_{DD} = 2.5V$                                                        | 50                                       | 75              |                       | dB                   |       |
| Power-Supply                           | PSRR                               | 0.65V ≤ (V <sub>DD</sub> - V <sub>SS</sub> ) ≤ 2.5V                                                  | 50                                       | 75              |                       | dB                   |       |
| Rejection Ratio<br>Output High Voltage | V <sub>OH</sub>                    | $R_{L} = 100 k\Omega$ to $V_{SS}$                                                                    | $V_{DD} - 50 mV$                         |                 |                       | V                    |       |
| Output Low Voltage                     | V <sub>OH</sub>                    | $R_{\rm L} = 100 k\Omega \text{ to } V_{\rm SS}$<br>$R_{\rm L} = 100 k\Omega \text{ to } V_{\rm DD}$ | v <sub>DD</sub> = 5011v                  |                 | V <sub>ss</sub> +50mV | V                    |       |
| Output Source                          |                                    | IVT - LOOV75 IO ADD                                                                                  |                                          |                 |                       | V 55 1 5011V         |       |
| Current                                | I <sub>SC+</sub>                   | $V_{AMPOUT} = V_{SS}$                                                                                |                                          | 0.28            |                       |                      | mA    |
| Output Sink Current                    | I <sub>SC-</sub>                   | $V_{AMPOUT} = V_{DD}$                                                                                | 4.5                                      |                 |                       | mA                   |       |
| Output Load                            | C                                  |                                                                                                      |                                          | 50              |                       | pF                   |       |
| Capacitive Drive                       | C <sub>OUT</sub>                   |                                                                                                      |                                          |                 | 50                    |                      | рг    |
|                                        | -                                  | COMPARAT                                                                                             | OR SECTION                               |                 |                       |                      |       |
| Input Offset Voltage Vos               |                                    | $V_{AMPIN+/-} = V_{DD}; V_{AMPIN+/-} = V_{SS};$                                                      | $T_A = +25^{\circ}C$                     |                 |                       | 4.5                  | mV    |
|                                        |                                    | See Note 2                                                                                           | -40°C ≤ T <sub>A</sub> ≤ 85°C            |                 |                       | 8                    |       |
| Input Hysteresis                       | V <sub>HB</sub>                    | See Note 3                                                                                           |                                          |                 | ±7.5                  |                      | mV    |
| Input Bias Current                     | I <sub>IN+</sub> , I <sub>N-</sub> | $V_{\text{COMPIN+}}, V_{\text{COMPIN-}} = V_{\text{DD}} \text{ or } V_{\text{SS}}$                   |                                          |                 |                       | 20                   | nA    |
| Input Offset Current                   | l <sub>os</sub>                    | $V_{\text{COMPIN+}}, V_{\text{COMPIN-}} = V_{\text{DD}} \text{ or } V_{\text{SS}}$                   |                                          |                 | 0.2                   | 5                    | nA    |
| Input Voltage Range                    | IVR                                | Guaranteed by Input Offset Voltage                                                                   | e lest                                   | V <sub>SS</sub> |                       | V <sub>DD</sub>      | V     |
| Common-Mode<br>Rejection Ratio         | CMRR                               | $0V \leq V_{\rm IN(CM)} \leq 2.1V; V_{\rm DD} = 2.5V$                                                |                                          | 50              | 60                    |                      | dB    |
| Power-Supply<br>Rejection Ratio        | PSRR                               | $0.8V \le (V_{DD} - V_{SS}) \le 2.5V$                                                                |                                          | 50              | 70                    |                      | dB    |
| Low-to-High                            |                                    | V <sub>OVERDRIVE</sub> = 10mV; See Note 4                                                            |                                          |                 | 30                    |                      | μs    |
| Propagation Delay                      | t <sub>PD+</sub>                   | $V_{\text{OVERDRIVE}} = 100 \text{mV}$ ; See Note 4                                                  | TS12011                                  |                 | 20                    |                      | μs    |
| High-to-Low                            |                                    | V <sub>OVERDRIVE</sub> = 10mV; See Note 4                                                            |                                          |                 | 30                    |                      | μs    |
| Propagation Delay                      | t <sub>PD-</sub>                   | V <sub>OVERDRIVE</sub> = 100mV; See Note 4                                                           |                                          |                 | 20                    |                      | μs    |
| Output High Voltage                    | V <sub>он</sub>                    | TS12011; I <sub>OUT</sub> = -100μA                                                                   |                                          | $V_{DD} - 0.1$  |                       |                      | V     |
| Output Low Voltage                     | V <sub>OL</sub>                    | $TS12011$ ; $I_{OUT} = 100\mu A$                                                                     |                                          |                 |                       | V <sub>SS</sub> +0.1 | V     |
| Output Low Voltage                     | V <sub>OL</sub>                    | TS12012 ; I <sub>OUT</sub> = 100µA                                                                   |                                          |                 | V <sub>SS</sub> +0.11 | V                    |       |
| Output Short-Circuit                   |                                    | Sourcing; $V_{COMPOUT} = V_{SS}$                                                                     |                                          | 0.1             |                       |                      | mA    |
| Current                                | I <sub>SC</sub>                    | TS12011 ; Sinking; V <sub>COMPOUT</sub> = V <sub>DD</sub>                                            |                                          | 0.5             |                       |                      | mA    |
|                                        |                                    | TS12012 ; Sinking; V <sub>COMPOUT</sub> = V <sub>DD</sub>                                            |                                          |                 | 1.4                   |                      | mA    |
| Open Drain Leakage                     |                                    | TS12012 ; V <sub>COMPOUT</sub> = 5V                                                                  |                                          |                 |                       | 20                   | nA    |



 $V_{DD} = 0.8V$ ,  $V_{SS} = 0V$ ,  $V_{COMPIN+/-} = 0V$ ,  $V_{AMPIN+/-} = 0V$ ,  $V_{AMPOUT} = (V_{DD} + V_{SS})/2$ ,  $V_{COMPOUT} = HiZ$ .  $T_A = -40^{\circ}C$  to +85°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ . See note 1.

| PARAMETER                | SYMBOL              | CONDITIONS                                                   |                               | MIN                   | TYP | MAX | UNITS |
|--------------------------|---------------------|--------------------------------------------------------------|-------------------------------|-----------------------|-----|-----|-------|
|                          | CONTROL PIN SECTION |                                                              |                               |                       |     |     |       |
| LHDET Input Low Voltage  | V <sub>IL</sub>     |                                                              | $0.8V \le V_{DD} \le 1.1V$    |                       |     | 0.1 | V     |
|                          |                     |                                                              | 1.1V < V <sub>DD</sub> ≤ 2.5V |                       |     | 0.2 |       |
| LHDET Input High Voltage | V <sub>IH</sub>     | Comparator Latched Output Disabled                           | $0.8V \le V_{DD} \le 1.1V$    | V <sub>DD</sub> - 0.1 |     |     | V     |
|                          |                     |                                                              | 1.1V < V <sub>DD</sub> ≤ 2.5V | 1                     |     |     | v     |
| LHDET Input Leakage      |                     | $V_{\text{LHDET}} = V_{\text{SS}}; V_{\text{LHDET}} = 5.5 V$ |                               |                       |     | 100 | nA    |

Note 1: All devices are 100% production tested at  $T_A = +25^{\circ}C$  and are guaranteed by characterization for  $T_A = T_{MIN}$  to  $T_{MAX}$ , as specified.

**Note 2:**  $V_{OS}$  is defined as the center of the hysteresis band at the input minus  $V_{IN(CM)}$ . **Note 3:** The hysteresis-related trip points are defined by the edges of the hysteresis band and measured with respect to the center of the hysteresis band.

Note 4: The propagation delays are specified with an output load capacitance of C<sub>L</sub> = 15pF. V<sub>OVERDRIVE</sub> is defined above and is beyond the offset voltage and hysteresis of the comparator input.





 $V_{DD} = 2.5V$ ;  $V_{SS} = 0V$ ;  $V_{AMPOUT} = HiZ$ ;  $V_{COMPOUT} = HiZ$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .







 $V_{DD} = 2.5V$ ;  $V_{SS} = 0V$ ;  $V_{AMPOUT} = HiZ$ ;  $V_{COMPOUT} = HiZ$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .







 $V_{DD}$  = 2.5V;  $V_{SS}$  = 0V;  $V_{AMPOUT}$  = HiZ;  $V_{COMPOUT}$  = HiZ, unless otherwise noted. Typical values are at  $T_A$  = +25°C.





 $V_{DD} = 2.5V, R_{LOAD} = 100k\Omega, C_{LOAD} = 15pF$ 



200µs/DIV





TS12011 Op Amp Large Signal Transient Response  $V_{DD}$  = 2.5V, R<sub>LOAD</sub> = 100k $\Omega$ , C<sub>LOAD</sub> = 15pF



500µs/DIV

 $TS12011 \\ Comparator Propagation Delay (T_{PD.}) \\ V_{DD} = 2.5V, V_{OVERDRIVE} = 100mV, C_{LOAD} = 15pF$ 





 $V_{\text{DD}} = 2.5 \text{V}; \text{ } V_{\text{SS}} = 0 \text{V}; \text{ } V_{\text{AMPOUT}} = \text{HiZ}; \text{ } V_{\text{COMPOUT}} = \text{HiZ}, \text{ unless otherwise noted}. \text{ Typical values are at } T_{\text{A}} = +25^{\circ}\text{C}.$ 



### **PIN FUNCTIONS**

| PIN<br>TS12011 | PIN<br>TS12012 | NAME    | FUNCTION                                                                                                            |  |
|----------------|----------------|---------|---------------------------------------------------------------------------------------------------------------------|--|
| 1              | 1              | AMPOUT  | Amplifier Output                                                                                                    |  |
| 2              | 2              | AMPIN-  | Amplifier Inverting Input                                                                                           |  |
| 3              | 3              | AMPIN+  | Amplifier Non-inverting Input                                                                                       |  |
| 4              | 4              | VSS     | Negative Supply Voltage.                                                                                            |  |
| 5              | 5              | LHDET   | Latch Enable Pin, active low. Tie to VDD for normal operation. Do not leave floating. See Latch Truth Tables below. |  |
| 6              | 8              | COMPIN+ | Comparator Non-inverting Input                                                                                      |  |
| 7              | 7              | REFOUT  | 0.58V Reference Output                                                                                              |  |
| 8              | 6              | COMPIN- | Comparator Inverting Input                                                                                          |  |
| 9              | 9              | COMPOUT | Comparator Output.<br>TS12011: push-pull<br>TS12012: open-drain                                                     |  |
| 10             | 10             | VDD     | Positive Supply Voltage. Connect a 0.1µF bypass capacitor from this pin to analog VSS/GND.                          |  |
| EP             | EP             |         | Exposed paddle is electrically connected to VSS/GND.                                                                |  |





## THEORY OF OPERATION

The TS12011 and TS12012 are multi-purpose CMOS building blocks intended for creating analog glue functions around battery-powered uC systems. There is an op amp for signal conditioning, a comparator for detection, and a reference to establish detection threshold levels. It's possible to build a wide variety of timers, event detectors, regulators, and voltage monitors using these flexible uncommitted blocks.

Optimized for low-voltage operation, these devices draw less than 1.6uA total from a 0.8V to 2.5V supply. The op amp and comparator blocks typically continue to function down to less than 0.5V (REFOUT will go into dropout, however).

#### Comparator

The comparator block is designed for high gain and chatter-free output switching in noisy environments. The comparator inputs have rail-to-rail VIN range,

and exhibit +/-7.5mV of hysteresis. The only difference between the two device types is in the output stage of the comparator. The TS12011 has a push-pull output and latches in the high state. The TS12012 has an open-drain output, latches in the low state, and can tolerate pull-up voltages higher than the supply (up to 5.5V absolute max above VSS/GND).

TS12011 push-pull output driver was designed to minimize supply-current surges while driving  $\pm 100\mu$ A loads with an output swing to within 100mV of the supply rails. The TS12011 and the TS12012 can sink 0.5mA and 1.4mA of current, respectively. The TS12011 can source 0.1mA of current.

The non-traditional latch function works to detect and latch changes in the input state. If the LHDET control input is enabled, the output will latch high (low for the TS12012) whenever the differential input voltage is high enough to force a change in that direction. If the differential voltage is in the wrong direction to force a



change, the comparator stays active and waits for the crossing, at which point it will latch in its final state.

An internal POR circuit ensures that the latch powers up in the "comparator active" state if  $\overline{LHDET}$  is low when VDD is first applied.

| LHDET | CMPOUT<br>initial<br>state | CMPIN+<br>to CMPIN-<br>difference<br>voltage | CMPOUT                        |
|-------|----------------------------|----------------------------------------------|-------------------------------|
| HIGH  | х                          | N/A                                          | Normal operation              |
| LOW   | HIGH                       | х                                            | HIGH<br>(latched)             |
| LOW   | LOW                        | negative                                     | LOW<br>(comparator<br>active) |
| LOW   | LOW                        | positive                                     | HIGH<br>(latched)             |

Latch Truth Table – TS12011

X = Don't Care

#### Latch Truth Table – TS12012

| LHDET | CMPOUT<br>initial<br>state | CMPIN+<br>to CMPIN-<br>difference<br>voltage | CMPOUT                         |
|-------|----------------------------|----------------------------------------------|--------------------------------|
| HIGH  | х                          | N/A                                          | Normal operation               |
| LOW   | LOW                        | Х                                            | LOW<br>(latched)               |
| LOW   | HIGH                       | positive                                     | HIGH<br>(comparator<br>active) |
| LOW   | HIGH                       | negative                                     | LOW<br>(latched)               |

X = Don't Care

#### Reference

The TS12011 and TS12012 on-board 0.58V  $\pm$ 4.5% reference voltage can source and sink 0.1µA and 0.1µA of current and can drive a capacitive load less than 50pF and greater than 50nF with a maximum capacitive load of 250nF. The higher the capacitive load, the lower the noise on the reference voltage and the longer the time needed for the reference voltage to respond and become available on the REFOUT pin. With a 250nF capacitive load, the reference voltage will settle to within specifications in approximately 20ms.

#### Op Amp

The TS12011 and TS12012 have a unity-gain stable op-amp with a GBWP of 15kHz, a slew rate of 6V/ms, and can drive a capacitive load up to 50pF. The common mode input voltage range extends from V<sub>SS</sub> to V<sub>DD</sub> and the input bias current and offset current are less than 20nA and 2nA, respectively.

#### **Op-Amp Stability**

The TS12011 and TS12012 op-amp is able to drive up to 50pF of capacitive load and still maintain stability in a unity-gain configuration with a 15kHz GBWP and a phase margin of 70 degrees with a 100k $\Omega$ //20pF output load.

Though the TS12011 and TS12012 address low frequency applications, it is essential to perform good layout techniques in order to minimize board leakage and stray capacitance, which is of a concern in low power, high impedance circuits. For instance, a  $10M\Omega$  resistor coupled with a 1pF stray capacitance can lead to a pole at approximately 15kHz, which is the GBWP of the device. If stray capacitance is unavoidable, a feedback capacitor can be placed in parallel with the feedback resistor.

## **APPLICATIONS INFORMATION**

#### **Comparator Hysteresis**

As a result of circuit noise or unintended parasitic feedback, many analog comparators often break into oscillation within their linear region of operation especially when the applied differential input voltage approaches 0V (zero volt). Externally-introduced hysteresis is a well-established technique for stabilizing analog comparator behavior and requires external components. As shown in Figure 1, adding comparator hysteresis creates two trip points: VTHR (for the rising input voltage) and VTHF (for the falling input voltage). The hysteresis band (VHB) is defined as the voltage difference between the two trip points. When a comparator's input voltages are equal, hysteresis effectively forces one comparator input to move quickly past the other input, moving the input out of the region where oscillation occurs. Figure 1 illustrates the case in which an IN- input is a fixed voltage and an IN+ is varied. If the input signals were reversed, the figure would be the same with an inverted output. To save cost and external pcb area, an internal ±7.5mV hysteresis circuit was added to the TS12011 and TS12012.





Figure 1. TS12011/TS12012 Threshold Hysteresis Band

#### Adding Hysteresis to the TS12011 Push-pull Output Option

Additional hysteresis can be generated with three external resistors using positive feedback as shown in Figure 2. Unfortunately, this method also reduces the hysteresis response time. The procedure to calculate the resistor values for the TS12011 is as follows:



**Figure 2.** Using Three Resistors Introduces Additional Hysteresis in the TS12011

 Setting R2. As the leakage current at the IN pin is less than 20nA, the current through R2 should be at least 150nA to minimize offset voltage errors caused by the input leakage current. The current through R2 at the trip point is (VREFOUT - VCOMPOUT)/R2.

In solving for R2, there are two formulas – one each for the two possible output states:

 $R2 = V_{REFOUT}/I_{R2}$ 

or

R2 = (VDD - VREFOUT)/IR2

From the results of the two formulae, the smaller of the two resulting resistor values is chosen. For example, when using the TS12011 (VREFOUT = 0.58V) at a VDD = 2.5V

# TS12011/TS12012

and if  $I_{R2} = 150$ nA is chosen, then the formulae above produce two resistor values: 3.87M $\Omega$  and 12.8M $\Omega$  - a 4.02M $\Omega$  standard value for R2 is selected.

- 2) Next, the desired hysteresis band (VHYSB) is set. In this example, VHYSB is set to 100mV.
- Resistor R1 is calculated according to the following equation:

 $R1 = R2 x (V_{HYSB}/V_{DD})$ 

and substituting the values selected in 1) and 2) above yields:

 $R1 = 4.02M\Omega x (100mV/2.5V) = 160.8k\Omega$ .

The 160k $\Omega$  standard value for R1 is chosen.

- 4) The trip point for COMPIN+ rising (VTHR) is chosen such that VTHR > VREFOUT x (R1 + R2)/R2 (VTHF is the trip point for VCOMPIN+ falling). This is the threshold voltage at which the comparator switches its output from low to high as VCOMPIN+ rises above the trip point. In this example, VTHR is set to 2.
- 5) With the VTHR from Step 4 above, resistor R3 is then computed as follows:

 $R3 = 1/[V_{THR}/(V_{REFOUT} \times R1) - (1/R1) - (1/R2)]$ 

R3 =  $1/[2V/(0.58V \times 160k\Omega) - (1/160k\Omega) - (1/4.02M\Omega)] = 66.43kΩ$ 

In this example, a  $69.8k\Omega$ , 1% standard value resistor is selected for R3.

6) The last step is to verify the trip voltages and hysteresis band using the standard resistance values:

For VCOMPIN+ rising:

VTHR = VREFOUT X R1 [(1/R1) + (1/R2) + (1/R3)] = 1.93V

For VCOMPIN+ falling:

 $V_{THF} = V_{THR} - (R1 \times V_{DD}/R2) = 1.83V$ 

and Hysteresis Band =  $V_{THR} - V_{THF} = 100 mV$ 

# SILICON LABS

## Adding Hysteresis to the TS12012 Open-Drain Option

The TS12012 has open-drain output and requires an external pull-up resistor to VDD as shown in Figure 3.





Additional hysteresis can be generated using positive feedback; however, the formulae differ slightly from those of the push-pull option TS12011. The procedure to calculate the resistor values for the TS12012 is as follows:

1) As in the previous section, resistor R2 is chosen according to the formulae:

R2 = VREFOUT/150nA

or

R2 = (VDD- VREFOUT)/150nA - R4

where the smaller of the two resulting resistor values is the best starting value.

- 2) As before, the desired hysteresis band (V<sub>HYSB</sub>) is set to 100mV.
- 3) Next, resistor R1 is then computed according to the following equation:

 $R1 = (R2 + R4) \times (V_{HYSB}/V_{DD})$ 

- 4) The trip point for V<sub>COMPIN+</sub> rising (V<sub>THR</sub>) is chosen (again, remember that V<sub>THF</sub> is the trip point for V<sub>COMPIN+</sub> falling). This is the threshold voltage at which the comparator switches its output from low to high as V<sub>COMPIN+</sub> rises above the trip point.
- 5) With the VTHR from Step 4 above, resistor R3 is computed as follows:

R3 = 1/[VTHR/(VREFOUT x R1) - (1/R1) - (1/R2)]

6) As before, the last step is to verify the trip voltages and hysteresis band with the standard resistor values used in the circuit:

For VCOMPIN+ rising:

VTHR = VREFOUT x R1 x (1/R1+1/R2+1/R3)

For VCOMPIN+ falling:

VTHF = VREFOUT X R1 x(1/R1+1/R3+1/(R2+R4)) -(R1/(R2+R4)) X VDD

and Hysteresis Band is given by  $V_{\text{THR}}-V_{\text{THF}}$ 

#### PC Board Layout and Power-Supply Bypassing

While power-supply bypass capacitors are not typically required, it is good engineering practice to use 0.1uF bypass capacitors close to the device's power supply pins when the power supply impedance is high, the power supply leads are long, or there is excessive noise on the power supply traces. To reduce stray capacitance, it is also good engineering practice to make signal trace lengths as short as possible. Also recommended are a ground plane and surface mount resistors and capacitors.

#### Input Noise

Radiated noise is common in low power circuits that require high impedance circuits. To minimize this effect, all traces between the inputs of the comparator or op-amp and passive component networks should be made as short as possible.

## Pilot Light Flame Detector with Low-Battery Lockout Circuit

The TS12011 can be used to create a pilot flame detector with low-battery lockout circuit as shown in Figure 4. The circuit is able to detect when the thermocouple does not detect the pilot flame and when the battery in the circuit drops to 1.39V. This circuit makes use of the op-amp, comparator, and 0.58V reference in the TS12011. In this example, a type R thermocouple is used. It generates a voltage range from 9mV to 17mV that corresponds to a temperature range of 900°C to 1500°C, which is typical of a methane pilot flame. If the pilot flame is removed, the temperature drops; hence, the output voltage generated by the thermocouple is drops to a minimum voltage of 0.1mV that is applied to the non-



inverting input of the op-amp. This switches the output voltage of the op-amp to a LOW state and in turn, switches Q1 off. If, however, the battery voltage drops from 1.5V to 1.39V, the comparator output will switch from an output HIGH to a LOW. This will turn

off Q2 and the output of the op-amp will turn Q1 off. The complete circuit consumes approximately  $95\mu A$  of supply current at  $V_{DD} = 1.5V$ .



Figure 4. Pilot Light Flame Detector with Low-Battery Lockout Circuit





SUMMING INTEGRATOR



Figure 5. Sawtooth/Triangle Generator with Stable Frequency and Amplitude





A. SR Latch with accurate threshold



C. Non-retriggerable one-shot (inverting)

Figure 6. Low-power One-shot and Latch Circuits



B. Simple one-shot (inverting)



D. Ratiometric one-shot (non-inverting)





Figure 7. Adjustable Buffered Reference Generators



PACKAGE OUTLINE DRAWING





#### **Patent Notice**

Silicon Labs invests in research and development to help our customers differentiate in the market with innovative low-power, small size, analog-intensive mixed-signal solutions. Silicon Labs' extensive patent portfolio is a testament to our unique approach and world-class engineering team.

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.



#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific to result in significant personal injury or death. Silicon Laboratories products are generally not intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem ®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

#### http://www.silabs.com