

# NTE74LS74A Integrated Circuit TTL, Dual D–Type Positive–Edge–Triggered Flip–Flop <sup>w</sup>/Preset and Clear

## **Description:**

The NTE74LS74A contains two independent D-type positive-edge-triggered flip-flops in a 14-Lead DIP type package characterized for operating from 0° to +70°C. A low level at the preset or clear inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the D input meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the D input may be changed without affecting the levels at the outputs.

# **Absolute Maximum Ratings:** ( $T_A = 0^\circ$ to +70°C unless otherwise specified)

| Supply Voltage (Note 1), V <sub>CC</sub>            | 7V          |
|-----------------------------------------------------|-------------|
| Input Voltage, V <sub>IN</sub>                      | 7V          |
| Operating Ambient Temperature Range, T <sub>A</sub> | )° to +70°C |
| Storage Temperature Range, T <sub>stg</sub> 65°     | to +150°C   |

Note 1. Voltage values are with respect to network GND terminal.

### **Recommended Operating Conditions:**

| Parameter                     | Symbol             | Test Conditions | Min  | Тур | Max  | Unit |
|-------------------------------|--------------------|-----------------|------|-----|------|------|
| Supply Voltage                | V <sub>CC</sub>    |                 | 4.75 | 5.0 | 5.25 | V    |
| High-Level Input Voltage      | V <sub>IH</sub>    |                 | 2    | -   | _    | V    |
| Low-Level Input Voltage       | V <sub>IL</sub>    |                 | -    | -   | 0.8  | V    |
| High-Level Output Current     | I <sub>OH</sub>    |                 | -    | -   | -0.4 | mA   |
| Low-Level Output Current      | I <sub>OL</sub>    |                 | -    | -   | 8    | mA   |
| Clock Frequency               | f <sub>clock</sub> |                 | 0    | -   | 25   | MHz  |
| Pulse Duration<br>CLK High    | t <sub>w</sub>     |                 | 25   | _   | _    | ns   |
| PRE or CLR Low                |                    |                 | 25   | -   | -    | ns   |
| Setup Time Before CLK ↑       | t <sub>su</sub>    |                 | 20   | -   | -    | ns   |
| Hold Time-Data After CLK ↑    | t <sub>h</sub>     |                 | 5    | _   | -    | ns   |
| Operating Ambient Temperature | T <sub>A</sub>     |                 | 0    | -   | 70   | °C   |

### Electrical Characteristics: (Note 2, Note 3)

| Parameter                      | Symbol          | Test Conditions                                                  |                       | Min | Тур  | Max  | Unit |
|--------------------------------|-----------------|------------------------------------------------------------------|-----------------------|-----|------|------|------|
| Input Clamp Diode Voltage      | V <sub>IK</sub> | $V_{CC}$ = Min, $I_{l1}$ = -12mA                                 |                       | -   | -    | -1.5 | V    |
| Output High Voltage            | V <sub>OH</sub> | $V_{CC}$ = Min, $V_{IH}$ = 2V, $V_{IL}$ = MAX, $I_{OH}$ = -0.4mA |                       | 2.7 | 3.4  | -    | V    |
| Output Low Voltage             | V <sub>OL</sub> | $V_{CC} = Min, V_{IH} = 2V,$                                     | I <sub>OL</sub> = 4mA | -   | 0.25 | 0.4  | V    |
|                                |                 | $V_{IL} = MAX$                                                   | I <sub>OL</sub> = 8mA | -   | 0.35 | 0.5  | V    |
| Input Current<br>D or CLK      | lı              | V <sub>CC</sub> = Max, V <sub>I</sub> = 7V                       |                       | -   | _    | 0.1  | mA   |
| CLR or PRE                     |                 |                                                                  |                       | -   | -    | 0.2  | mA   |
| Input High Current<br>D or CLK | IIH             | V <sub>CC</sub> = Max, V <sub>I</sub> = 2.7V                     |                       | _   | _    | 20   | μA   |
| CLR or PRE                     |                 |                                                                  |                       | -   | -    | 40   | μA   |
| Input Low Current<br>D or CLK  | IIL             | $V_{CC} = Max, V_I = 0.4V$                                       |                       | -   | _    | -0.4 | mA   |
| CLR or PRE                     |                 |                                                                  |                       | -   | -    | -0.8 | mA   |
| Output Short Circuit Current   | I <sub>OS</sub> | V <sub>CC</sub> = Max, Note 4, Not                               | te 5                  | -20 | —    | -100 | mA   |
| Power Supply Current           | I <sub>CC</sub> | V <sub>CC</sub> = Max, Note 6                                    |                       | -   | 4    | 8    | mA   |

Note 2. .For conditions shown as MIN or MAX, use the appropriate value specified under "Recommended Operation Conditions".

- Note 3. All typical values are at  $V_{CC} = 5V$ ,  $T_A = +25^{\circ}C$ .
- Note 4. Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.
- Note 5. For certain devices where state commutation can be caused by shorting an output to ground, an equivalent test may be performed with  $V_0 = 2.125V$  with the minimum and maximum limits reduced to one half of their stated values.
- Note 6. With all outputs open,  $I_{CC}$  is measured with the Q and  $\overline{Q}$  outputs high in turn. At the time of measurement, the clock input is grounded.

#### <u>Switching Characteristics</u>: ( $V_{CC} = 5V$ , $T_A = +25^{\circ}C$ unless otherwise specified)

| Parameter                                                                | Symbol           | Test Conditions              | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------|------------------|------------------------------|-----|-----|-----|------|
| Maximum Clock Frequency                                                  | f <sub>max</sub> | $R_L = 2k\Omega, C_L = 15pF$ | 25  | 33  | -   | MHz  |
| Propagation Delay Time<br>(From CLR, PRE, or CLK Input to Q or Q Output) | t <sub>PLH</sub> |                              | _   | 13  | 25  | ns   |
| (FIOTI OLR, PRE, OF OLK INPULIO & OF & Oulput)                           | t <sub>PHL</sub> |                              | -   | 25  | 40  | ns   |

| <u> </u> |        |     |   |                |                  |  |  |
|----------|--------|-----|---|----------------|------------------|--|--|
|          | Inputs |     |   |                | Outputs          |  |  |
| PRE      | CLR    | CLK | D | Q              | Q                |  |  |
| L        | Н      | Х   | Х | Н              | L                |  |  |
| Н        | L      | Х   | Х | L              | Н                |  |  |
| L        | L      | Х   | Х | H (Note 6)     | H (Note 6)       |  |  |
| Н        | Н      | 1   | Н | Н              | L                |  |  |
| Н        | Н      | 1   | L | L              | Н                |  |  |
| Н        | Н      | L   | Х | Q <sub>0</sub> | $\overline{Q}_0$ |  |  |

### Function Table:

Note 6. The output levels in this configuration are not guaranteed to meet the minimum levels in V<sub>OH</sub> if the lows at preset and clear are near V<sub>IL</sub> maximum. Furthermore, this configuration is nonstable; that is, it will not presist when either preset or clear returns to its inactive (high) level.

