# Stereo, High-Power, Class D Amplifiers

### **General Description**

The MAX98400A/MAX98400B Class D amplifiers provide high-performance, thermally efficient amplifier solutions. The MAX98400A delivers 2x20W into  $8\Omega$  loads or 1x40W into a  $4\Omega$  load. The MAX98400B delivers 2x12W into  $8\Omega$  loads.

An integrated limiting circuit prevents output clipping distortion, protects small speakers from transient voltages, and reduces power dissipation.

A thermal-foldback feature can be enabled to automatically reduce the output power at above a junction temperature of +120°C. Traditional thermal protection is also available in addition to robust overcurrent protection.

The ICs operate from a single 8V to 28V supply and provide a high 67dB PSRR, eliminating the need for a regulated power supply. They offer up to 90% efficiency from a 12V supply.

Filterless modulation allows the ICs to pass EN55022B EMI limits with 1m cables using only a low-cost ferrite bead and small-value capacitor on each output.

Both devices feature eight digitally controlled gain settings.

Comprehensive click-and-pop reduction circuitry minimizes noise coming into and out of shutdown.

The MAX98400A/MAX98400B are available in 36-pin and 24-pin TQFN packages, respectively, and are specified over the -40°C to +85°C temperature range.

#### **Features**

- Wide 8V to 28V Supply Voltage Range
- Single-Supply Operation
- Low EMI: Active Emissions Limiting
- Clipping Limiter
- Low Quiescent Current
- Thermal Foldback
- Thermal and Overcurrent Protection

### **Applications**

- LCD/PDP Televisions
- LCD Monitors
- MP3 Docking Stations
- Notebook PCs

Ordering Information appears at end of data sheet.

# **Simplified Block Diagram**





# TABLE OF CONTENTS Stereo Configuration for MAX98400A.....

# Stereo, High-Power, Class D Amplifiers

| LIST OF FIGURES                                          |    |
|----------------------------------------------------------|----|
| Figure 1. MAX98400B EMI Performance                      |    |
| Figure 2. MAX98400A Efficiency vs. Class AB Effifciency  |    |
| Figure 3. Limiter Control, Mode3 Configuration (Table 1) |    |
| Figure 4. Output Filter for PWM Mode                     |    |
|                                                          |    |
| LIST OF TABLES                                           |    |
| Table 1. Limiter Control Modes                           |    |
| Table 2. Gain Selection                                  |    |
| Table 3 Filter Component Selection                       | 21 |

# **Absolute Maximum Ratings**

| PVDD to PGND0.3V to +30V                                 |
|----------------------------------------------------------|
| Vs to GND0.3V to +6V                                     |
| SHDN, MONO to GND0.3V to +6V                             |
| IN_ to GND0.3V to +6V                                    |
| G1, G2, RELEASE, TEMPLOCK,                               |
| LIM_TH to GND0.3V to (V <sub>S</sub> + 0.3V)             |
| OUT_ to PGND0.3V to (VPVDD + 0.3V)                       |
| PGND to GND0.3V to +0.3V                                 |
| Continuous Current into OUT+2.4A                         |
| Continuous Current into PVDD, PGND+4.8A                  |
| Continuous Current into All Other Pins+10mA              |
| Duration of OUT_ Short Circuit to PVDD or PGNDContinuous |
| Duration of Short Circuit Between                        |
| OUT_+ and OUTContinuous                                  |

| Continuous Power Dissipation (T <sub>A</sub> = +70°C)<br>36-Pin TQFN Multilayer Board |                |
|---------------------------------------------------------------------------------------|----------------|
| (derate 35.7mW/°C above +70°C)                                                        | 2857.1mW       |
| θ <sub>JA</sub> (Note 1)                                                              | 28°C/W         |
| θ <sub>JC</sub> (Note 1)                                                              | 1°C/W          |
| 24-Pin TQFN Multilayer Board                                                          |                |
| (derate 27.8mW/°C above +70°C)                                                        | 35.7mW         |
| θJA (Note 1)                                                                          | 36°C/W         |
| θ <sub>JC</sub> (Note 1)                                                              |                |
| Junction Temperature                                                                  | +150°C         |
| Operating Temperature Range                                                           | 40°C to +85°C  |
| Storage Temperature Range                                                             | 65°C to +150°C |
| Lead Temperature (soldering, 10s)                                                     |                |
| Soldering Temperature (reflow)                                                        |                |

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Electrical Characteristics**

(VPVDD = 18V, CIN = 1 $\mu$ F, VSHDN = 5V, LIM\_TH = VS, TEMPLOCK = unconnected; G1 = GND, G2 = open (gain = 20.1dB), CREL = 1 $\mu$ F, C1 = C2 = 1 $\mu$ F, RL =  $\infty$ , AC measurement bandwidth 20Hz to 20kHz, differential input signal, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA = +25°C.) (Notes 2, 3)

| PARAMETER                           | SYMBOL            | CONDITIONS                                          |      | TYP  | MAX  | UNITS            |  |  |
|-------------------------------------|-------------------|-----------------------------------------------------|------|------|------|------------------|--|--|
| AMPLIFIER DC CHARACTERISTICS        |                   |                                                     |      |      |      |                  |  |  |
| PVDD Supply Voltage Range           | VPVDD             | Inferred from PVDD_PSRR                             | 8    |      | 28   | V                |  |  |
| V <sub>S</sub> Supply Input Voltage | Vs                | Inferred from I <sub>VS</sub> test                  | 4.75 |      | 5.5  | V                |  |  |
| Quiescent Current                   | IPVDD             | Dual-supply mode:                                   |      | 10   | 15   | mA               |  |  |
| Quiescent Current                   | lvs               | Vs = 4.75V, T <sub>A</sub> = +25°C                  |      | 6    | 8.2  | IIIA             |  |  |
| Single-Supply Quiescent Current     | I <sub>PVDD</sub> | Single-supply mode:<br>T <sub>A</sub> = +25°C       |      | 16   | 23   | mA               |  |  |
| Quiescent Gunent                    |                   | $R_L = 8\Omega$ (Note 3)                            |      | 17   |      |                  |  |  |
| Shutdown Current                    | ISHDN_<br>PVDD    | VSHDN = 0V, TA = +25°C,                             |      | 8    | 20   | μA               |  |  |
|                                     | ISHDN_VS          | Vs = 5.5V                                           |      | 3    | 10   | -                |  |  |
| PVDD Undervoltage Lockout           | Vuvlo             |                                                     |      | 7    | 7.9  | V                |  |  |
| Vs Regulator Output Voltage         | Vs                |                                                     | 4.2  | 4.47 | 4.75 | V                |  |  |
| INPUT STAGE                         |                   |                                                     |      |      |      |                  |  |  |
| Differential Input Voltage Range    |                   |                                                     |      |      | 2    | V <sub>RMS</sub> |  |  |
| Single-Ended Input Voltage<br>Range |                   |                                                     |      |      | 1    | VRMS             |  |  |
| Common-Mode Rejection Ratio         | CMRR              |                                                     |      | 60   |      | dB               |  |  |
| Input Resistance                    |                   | Differential V <sub>LIM_TH</sub> = 0V, gain = +35dB | 20   | 32   |      | kΩ               |  |  |

# **Electrical Characteristics (continued)**

(VPVDD = 18V, CIN = 1 $\mu$ F, VSHDN = 5V, LIM\_TH = Vs, TEMPLOCK = unconnected; G1 = GND, G2 = open (gain = 20.1dB), CREL = 1 $\mu$ F, C1 = C2 = 1 $\mu$ F, RL =  $\infty$ , AC measurement bandwidth 20Hz to 20kHz, differential input signal, TA = TMIN to TMAX, unless otherwise noted. Typical values are at TA = +25°C.) (Notes 2, 3)

| PARAMETER                      | SYMBOL               | CONDITIONS                                                                                    |                            | MIN | TYP  | MAX | UNITS             |  |
|--------------------------------|----------------------|-----------------------------------------------------------------------------------------------|----------------------------|-----|------|-----|-------------------|--|
| POWER STAGE                    |                      |                                                                                               |                            |     |      |     |                   |  |
| Shutdown to Full Operation     | tson                 |                                                                                               |                            |     |      | 11  | ms                |  |
| Gain Accuracy                  |                      |                                                                                               |                            |     | ±0.8 | ±4  | %                 |  |
| Left-to-Right Gain Matching    |                      | All gain settings                                                                             |                            |     |      | ±2  | %                 |  |
|                                |                      | 1kHz                                                                                          |                            |     | -85  |     |                   |  |
| Crosstalk                      |                      | 10kHz                                                                                         | 10kHz                      |     | -68  |     | dB                |  |
| Output Offset Voltage          | Vos                  | T <sub>A</sub> = +25°C                                                                        |                            |     | ±8   | ±45 | mV                |  |
| Click-and-Pop Level            | K <sub>CP</sub>      | Peak voltage,<br>32 samples/s,<br>A-weighted,                                                 | Into<br>shutdown<br>Out of |     | -47  |     | dBV               |  |
|                                |                      | T <sub>A</sub> = +25°C (Notes 4, 5)                                                           | shutdown                   |     | -56  |     |                   |  |
| PVDD Power-Supply Rejection    |                      | V <sub>PVDD</sub> = 8V to 28V                                                                 |                            | 52  | 63   |     |                   |  |
| Ratio                          | PSRR <sub>PVDD</sub> | 1kHz, 100mV <sub>P-P</sub> ripple                                                             |                            |     | 67   |     | dB                |  |
|                                |                      | 10kHz, 100mV <sub>P-P</sub> ripple                                                            |                            |     | 57   |     |                   |  |
| Vs Power-Supply Rejection      |                      | Vs = 4.75V to 5.5V                                                                            |                            | 39  | 55   |     |                   |  |
| Ratio                          | PSRR <sub>VS</sub>   | 1kHz, 100mV <sub>P-P</sub> ripple                                                             |                            |     | 50   |     | dB                |  |
|                                |                      | 10kHz, 100mV <sub>P-P</sub> ripple                                                            |                            |     | 40   |     |                   |  |
| MAX98400A Output Power         | Davie.               | Stereo, R <sub>L</sub> = 8 $\Omega$ , 10% THI<br>f <sub>IN</sub> = 1kHz (Note 3)              |                            | 22  |      |     |                   |  |
|                                | Роит                 | Mono, $R_L = 4\Omega$ , 10% THD+N,<br>$f_{IN} = 1$ kHz (Note 3)                               |                            |     | 44   |     | W                 |  |
| MAX98400B Output Power         | Роит                 | Stereo, R <sub>L</sub> = $8\Omega$ , 10% THD $f_{IN}$ = 1kHz (Note 3)                         | +N,                        |     | 15   |     |                   |  |
| Total Harmonic Distortion Plus | THD+N                | P <sub>OUT</sub> = 0.1W to P <sub>OUT</sub> /2, f <sub>II</sub><br>20kHz, R <sub>L</sub> = 8Ω | N = 20Hz to                |     | 0.3  |     | %                 |  |
| Noise                          |                      | Pout/2, $f_{IN} = 1kHz$ , $R_{L} = 8\Omega$                                                   |                            |     | 0.03 |     |                   |  |
| Output Noise                   | VN                   | A-weighted                                                                                    |                            |     | 100  |     | μV <sub>RMS</sub> |  |
| Efficiency                     | η                    | $P_{OUT}$ = 2x20W, $R_L$ = 8Ω (N $f_{IN}$ = 1kHz (Note 3)                                     | //AX98400A)                |     | 90   |     | %                 |  |
| Current Limit                  | ILIM                 |                                                                                               |                            | 3.5 | 5    |     | Α                 |  |
| Output FET Resistance          | RDSON                |                                                                                               |                            |     | 0.4  |     | Ω                 |  |
| Switching Frequency            | fsw                  |                                                                                               |                            | 265 | 330  | 395 | kHz               |  |
| Peak Output Voltage            |                      | V <sub>PVDD</sub> = 28V                                                                       |                            | 20  | 26   |     | V                 |  |
| LIMITER                        |                      |                                                                                               |                            |     |      |     |                   |  |
| Attack Time                    |                      | V <sub>LIM_TH</sub> = 0V                                                                      |                            |     | 240  | 500 | μs                |  |
| Release Time                   |                      | V <sub>LIM_TH</sub> = 0V                                                                      |                            |     | 0.8  |     | S                 |  |
| Maximum Trigger Level          |                      | V <sub>PVDD</sub> = 14V (Note 6)                                                              |                            | 4   |      |     | dBFS              |  |
| Minimum Trigger Level          |                      | (Note 7)                                                                                      |                            |     |      | -6  | dBFS              |  |
| Trigger Level                  |                      | V <sub>LIM_TH</sub> = 0V                                                                      |                            |     | 0    | +1  | dBFS              |  |
| Compression Range              |                      | V <sub>LIM</sub> TH = 0V                                                                      |                            | -12 |      |     | dB                |  |

### **Electrical Characteristics (continued)**

(VPVDD = 18V,  $C_{IN} = 1\mu F$ ,  $V_{\overline{SHDN}} = 5V$ ,  $LIM_{TH} = V_{S}$ , TEMPLOCK = unconnected; G1 = GND, G2 = open (gain = 20.1dB),  $C_{REL} = 1\mu F$ ,  $C1 = C2 = 1\mu F$ ,  $R_{L} = \infty$ , AC measurement bandwidth 20Hz to 20kHz, differential input signal,  $T_{A} = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_{A} = +25^{\circ}C$ .) (Notes 2, 3)

| PARAMETER                                | SYMBOL      | CONDITIONS                                                                 | MIN                     | TYP         | MAX          | UNITS |
|------------------------------------------|-------------|----------------------------------------------------------------------------|-------------------------|-------------|--------------|-------|
| VGA Distortion                           |             | Compression = 0 to -12dB                                                   |                         | 3.5         |              | %     |
| LIM_TH Input-Voltage Low (PVDD Tracking) |             |                                                                            | 0.15                    |             |              | V     |
| LIM_TH Input-Voltage High (Limiter Off)  |             |                                                                            |                         |             | Vs<br>- 1    | V     |
| Channel-to-Channel Attenuation Tracking  |             |                                                                            |                         | ±1          |              | dB    |
| THERMAL FOLDBACK                         |             |                                                                            |                         |             |              |       |
| Internal Templock Resistor               |             |                                                                            | 120                     | 205         | 310          | kΩ    |
| Trigger Temperature                      |             |                                                                            |                         | +130        |              | °C    |
| Hard Thermal Protection                  |             |                                                                            |                         | +165        |              | °C    |
| LOGIC INPUT (G1, G2)                     |             |                                                                            |                         |             |              |       |
| Sink Current                             |             | T <sub>A</sub> = +25°C, V <sub>G1</sub> , V <sub>G2</sub> = 0V             | +2.5                    | +5          | +8           | μA    |
| Source Current                           |             | T <sub>A</sub> = +25°C, V <sub>G1</sub> , V <sub>G2</sub> = V <sub>S</sub> | -8                      | -5          | -2.5         | μA    |
| Input High Threshold                     |             |                                                                            |                         |             | 0.8 x<br>Vs  | V     |
| Input Low Threshold                      |             |                                                                            | 0.3 x<br>V <sub>S</sub> |             |              | V     |
| Input Three-State Window                 |             |                                                                            | 0.45 x<br>Vs            | 0.5 x<br>Vs | 0.55 x<br>Vs | V     |
| LOGIC INPUT (SHDN, MONO (MA              | X98400A Onl | y))                                                                        |                         |             |              |       |
| Input Leakage Current                    | IIN         | T <sub>A</sub> = +25°C                                                     |                         |             | ±10          | μA    |
| Input High Threshold                     | VINH        |                                                                            | 2                       |             |              | V     |
| Input Low Threshold                      | VINL        |                                                                            |                         |             | 0.4          | V     |
| Input-Voltage Hysteresis                 |             |                                                                            |                         | 100         |              | mV    |

- Note 2: 100% production tested at TA = +25°C. Specifications over temperature limits are guaranteed by design.
- Note 3: The MAX98400A stereo mode is specified with an 8Ω resistive load in series with a 68μH inductive load connected across BTL outputs. The MAX98400A mono mode is specified with a 4Ω resistive load in series with 33μH inductive load. The MAX98400B is specified with an 8Ω resistive load in series with a 68μH inductive load connected across BTL outputs.
- Note 4: Amplifier inputs AC-coupled to GND.
- Note 5: Mode transitions controlled by SHDN.
- Note 6: Relative to equivalent full-scale undistorted output. Full scale (FS) = VPVDD x 0.95.
- Note 7: Relative to equivalent full-scale undistorted output. Full scale (FS) = V<sub>PVDD</sub>.

# **Typical Operating Characteristics**

(MAX98400A,  $V_{PVDD}$  = 18V,  $V_{\overline{SHDN}}$  = 5V, LIM\_TH = V<sub>S</sub>, TEMPLOCK = unconnected; G1 = GND, G2 = open (gain = 20.1dB),  $C_{IN}$  =  $C_{REL}$  = C1 = C2 = 1 $\mu$ F, typical values are at  $T_A$  = +25°C, unless otherwise noted.)



(MAX98400A,  $V_{PVDD}$  = 18V,  $V_{\overline{SHDN}}$  = 5V, LIM\_TH = V<sub>S</sub>, TEMPLOCK = unconnected; G1 = GND, G2 = open (gain = 20.1dB),  $C_{IN}$  =  $C_{REL}$  = C1 = C2 = 1 $\mu$ F, typical values are at  $T_A$  = +25°C, unless otherwise noted.)



(MAX98400A,  $V_{PVDD}$  = 18V,  $V_{\overline{SHDN}}$  = 5V, LIM\_TH = V<sub>S</sub>, TEMPLOCK = unconnected; G1 = GND, G2 = open (gain = 20.1dB),  $C_{IN}$  =  $C_{REL}$  = C1 = C2 = 1 $\mu$ F, typical values are at  $T_A$  = +25°C, unless otherwise noted.)



(MAX98400A,  $V_{PVDD}$  = 18V,  $V_{\overline{SHDN}}$  = 5V, LIM\_TH = V<sub>S</sub>, TEMPLOCK = unconnected; G1 = GND, G2 = open (gain = 20.1dB),  $C_{IN}$  =  $C_{REL}$  = C1 = C2 = 1 $\mu$ F, typical values are at  $T_A$  = +25°C, unless otherwise noted.)



(MAX98400A,  $V_{PVDD}$  = 18V,  $V_{\overline{SHDN}}$  = 5V, LIM\_TH = V<sub>S</sub>, TEMPLOCK = unconnected; G1 = GND, G2 = open (gain = 20.1dB),  $C_{IN}$  =  $C_{REL}$  = C1 = C2 = 1 $\mu$ F, typical values are at  $T_A$  = +25°C, unless otherwise noted.)













# **Pin Configurations**



# **Pin Descriptions**

| PI                          | N         | NAME   | FUNCTION                                                                                                                                                                                                                                                         |  |
|-----------------------------|-----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MAX98400A                   | MAX98400B | NAIVIE | FUNCTION                                                                                                                                                                                                                                                         |  |
| 1, 2                        | 1, 2      | OUTL-  | Negative Left Speaker Output                                                                                                                                                                                                                                     |  |
| 3, 7, 18, 22,<br>25, 28, 36 | _         | N.C.   | No Connection                                                                                                                                                                                                                                                    |  |
| 4, 5                        | 3         | OUTL+  | Positive Left Speaker Output                                                                                                                                                                                                                                     |  |
| 6                           | 4         | Vs     | 5V Regulator Supply. Bypass V <sub>S</sub> to GND with a 1μF capacitor. Connect to a source for dual-supply operation.                                                                                                                                           |  |
| 8                           | 5         | G1     | Three-State Input for Gain Selection 1. See the Detailed Description section.                                                                                                                                                                                    |  |
| 9                           | 6         | G2     | Three-State Input for Gain Selection 2. See the Detailed Description section.                                                                                                                                                                                    |  |
| 10                          | 7         | LIM_TH | See the Limiter Threshold Control (LIM_TH) section for details. Connect to: 1) Vs to disable limiter. 2) GND to have no clipping. 3) RLIM1 resistor to GND to have a PVDD tracking threshold. 4) RLIM1 and RLIM2 resistor-divider to have an absolute threshold. |  |

# **Pin Descriptions (continued)**

| PIN            |                   | NAME     | FUNCTION                                                                                                                                |  |
|----------------|-------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| MAX98400A      | MAX98400B         | NAME     | FUNCTION                                                                                                                                |  |
| 11             | 8                 | INL+     | Left-Channel Positive Analog Input                                                                                                      |  |
| 12             | 9                 | INL-     | Left-Channel Negative Analog Input                                                                                                      |  |
| 13             | _                 | MONO     | Mono Operation. Connect MONO to GND for stereo operation. Connect MONO to Vs for mono operation.                                        |  |
| 14, 15         | 10                | GND      | Analog Ground                                                                                                                           |  |
| 16             | 11                | INR-     | Right-Channel Negative Analog Input                                                                                                     |  |
| 17             | 12                | INR+     | Right-Channel Positive Analog Input                                                                                                     |  |
| 19             | 13                | TEMPLOCK | See the Thermal Foldback section for details. Connect to: 1) GND to disable thermal foldback. 2) Leave open to enable thermal foldback. |  |
| 20             | 14                | RELEASE  | Sets the Limiter Time Constant. Connect to GND through 1µF.                                                                             |  |
| 21             | 15                | SHDN     | Active-Low Shutdown Input Low = shutdown High = enable                                                                                  |  |
| 23, 24         | 16                | OUTR+    | Positive Right Speaker Output                                                                                                           |  |
| 26, 27         | 17, 18            | OUTR-    | Negative Right Speaker Output                                                                                                           |  |
| 29, 30, 34, 35 | 19, 20,<br>23, 24 | PGND     | Power Ground                                                                                                                            |  |
| 31, 32, 33     | 21, 22            | PVDD     | Power Supply. Bypass PVDD to PGND with 1µF and 200µF capacitors.                                                                        |  |
|                | _                 | EP       | Exposed Pad. Connect to PGND for optimum thermal performance.                                                                           |  |

# **Stereo Configuration for MAX98400A**



#### 8V TO 28V CBULK PVDD 31, 32, 33 REGULATOR MAX98400A MONO $C_{IN}$ 1μF INL-OUTL+ CLIPPING LEFT PGA 1. 2 OUTL-LIMITER INPLIT INL-CIN 1μF THERMAL **POWFR** TEMPLOCK **FOLDBACK** STAGE $C_{\mathsf{IN}}$ 23, 24 OUTR+ 1μΕ INR+ WITH THERMAL RIGHT CLIPPING AND PGA 26, 27 OUTR-INPUT LIMITER OVERCURRENT INR-16 PROTECTION $C_{IN}$ 1uF LIMITER GAIN RIAS AND CONTROL **SELECTION OSCILLATOR** 29 30 10 14, 15 34, 35 LIM TH RELEASE G1 G2 SHDN GND PGND - C<sub>REL</sub> 1.0µF **ENABLE**

# **Mono Configuration for MAX98400A**

# **Detailed Description**

The MAX98400A/MAX98400B Class D amplifiers provide high-performance, thermally efficient amplifier solutions. The MAX98400A delivers 2x20W into  $8\Omega$  loads or 1x40W into a  $4\Omega$  load. The MAX98400B delivers 2x12W into  $8\Omega$  loads.

An integrated limiting circuit prevents output clipping distortion and protects small speakers from transient voltages.

A thermal-foldback feature can be enabled to automatically reduce the output power if the supply voltage, input signal, and/or ambient temperature are too high to operate within a junction temperature of +130°C. Traditional

thermal protection is also available in addition to robust overcurrent protection.

Both devices operate from an 8V to 28V supply and provide a high 67dB PSRR, eliminating the need for a regulated power supply. They offers up to 90% efficiency from a 12V supply.

Filterless modulation allows the ICs to pass EN55022B EMI limits with 1m cables using only a low-cost ferrite bead and small-value capacitor on each output (Figure 1).

Comprehensive click-and-pop reduction circuitry minimizes noise coming into and out of shutdown.

The MAX98400A/MAX98400B are available in 36-pin and 24-pin TQFN packages, respectively, and are specified over the -40°C to +85°C temperature range.

#### Efficiency

The high efficiency of a Class D amplifier is due to the switching operation of the output stage transistors. In a Class D amplifier, the output transistors act as switches and consume negligible power. Power loss associated with the Class D output stage is due to the I<sup>2</sup>R loss of the MOSFET on-resistance, various switching losses, and quiescent current overhead.

The theoretical best efficiency of a linear amplifier is 78% at peak output power. Under typical music reproduction levels, the efficiency falls below 30%, whereas these ICs exhibit > 85% efficiency under the same conditions (Figure 2).

#### Shutdown

The ICs feature a shutdown mode that reduces power consumption and extends battery life in portable applications. The shutdown mode reduces supply current to  $8\mu A$  (typ). Drive  $\overline{SHDN}$  high for normal operation. Drive  $\overline{SHDN}$  low to place the device in low-power shutdown mode. In shutdown mode, the outputs are high impedance and the common-mode voltage at the output decays to zero. The shutdown mode serves as a mute function.



Figure 1. MAX98400B EMI Performance

#### **Click-and-Pop Suppression**

The ICs feature comprehensive click-and-pop suppression that minimizes audible transients on startup and shutdown. While in shutdown, the H-bridge is in a high-impedance state.

# **Mono Configuration**

The MAX98400A features a mono mode that allows the right and left channels to operate in parallel, achieving up to 40W of output power. Apply a logic-high (Vs) to MONO to enable mono mode. In mono mode, an audio signal applied to the left channel (INL) is routed to the H-bridges of both channels. Connect OUTL+ to OUTR+ and OUTL-to OUTR- using heavy PCB traces as close as possible to the device. Driving MONO low (stereo mode) while the outputs are wired together in mono mode can trigger the short-circuit or thermal-overload protection, or both.

### **Clipping Limiter**

The ICs feature a programmable clipping limiter to prevent output clipping distortion and excessive power dissipation and to protect small speakers. All limiter functionality is controlled by two pins: LIM\_TH and RELEASE. The voltage applied at the LIM\_TH pin controls the threshold when the limiter acts, and the capacitor at the RELEASE pin controls the release time of the limiter. The limiter controls both left and right channels together.



Figure 2. MAX98400A Efficiency vs. Class AB Efficiency

#### **Limiter Threshold Control (LIM\_TH)**

There are three modes for the limiter, defined by V<sub>LIM</sub>\_TH, the voltage applied to the LIM TH pin (Table 1).

In Mode1, the limiter is disabled. The output clips when output peak voltage reaches the voltage on PVDD, VPVDD.

In Mode2, the limiter threshold (VTHRESH) tracks supply voltage, VPVDD. The peak output voltage is limited to approximately VTHRESH = VPVDD x 0.95.

In Mode3, the limiter threshold, VTHRESH, is programmable. VLIM\_TH can be set to a voltage proportional to the desired output threshold. The limiter threshold can be set down to 0.5 x VPVDD and up to 1.6 x VPVDD. VTHRESH cannot exceed 22V.

Threshold settings below VPVDD can be used to protect speakers; the peak output voltage is limited to a value of VTHRESH = VLIM TH x 6.4.

Threshold settings above VPVDD can be used to limit the output distortion; the peak output voltage is limited to a value of VTHRESH = VLIM\_TH x 6.4 x 0.95. The 0.95 factor takes into account the voltage drop across the power FET that occurs when the amplifier is clipped. Choose RLIM1 and RLIM2 (Figure 3) to set the desired voltage at the LIM\_TH pin. For best accuracy, the parallel combination RLIM1||RLIM2 should be approximately  $100k\Omega$ .

#### Example:

If the speaker in the application can handle only 12V peak, but VPVDD is higher, the threshold voltage (VTHRESH) should be set to 12V:

The voltage that needs to be applied to V<sub>LIM\_TH</sub> is then defined as:

VLIM TH = VTHRESH/6.4 = 12V/6.4 = 1.88V

For a 5V supply, a resistor-divider of RLIM1 =  $165k\Omega/R_{LIM2} = 270k\Omega$  gives both an unloaded voltage of 1.82V and the desired output resistance of approximately  $100k\Omega$ .

If only distortion limiting is desired, set VTHRESH to be 20% higher than VPVDD. This limits the output clipping levels to approximately 10% THD.

The attack time for the limiter is fixed, typically < 200µs.

#### Release Time Control (RELEASE)

The release time for the limiter is set by an external capacitor at RELEASE (CREL) to GND. Choose CREL = Release Time [s] x  $1\mu$ F. The CREL limit is  $2.2\mu$ F.



Figure 3. Limiter Control, Mode3 Configuration (Table 1)

**Table 1. Limiter Control Modes** 

| MODE  | NAME          | FUNCTION                                                                                                                                                                                                                                                                                       | LIM_TH VOLTAGE<br>RANGE                        |
|-------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| Mode1 | Disable       | The limiter is disabled when connecting LIM_TH to Vs or a voltage greater than 3.9V.                                                                                                                                                                                                           | 3.9V < VLIM_TH ≤ VS                            |
| Mode2 | PVDD tracking | The output peak voltage is limited to just below the supply voltage, VPVDD. VTHRESH = VPVDD x 0.95 when LIM_TH is connected to ground or a voltage below 0.3V.                                                                                                                                 | V <sub>GND</sub> ≤ V <sub>LIM_TH</sub> < 0.15V |
| Mode3 | Programmable  | The output peak voltage, V <sub>THRESH</sub> , is limited to the threshold set by the voltage applied on the LIM_TH so that V <sub>THRESH</sub> = V <sub>LIM</sub> _TH x 6.4. When V <sub>THRESH</sub> is set 20% higher than V <sub>PVDD</sub> , the output THD distortion is limited to 10%. | 0.6V ≤ V <sub>LIM_TH</sub> ≤ 3.8V              |

Note: V<sub>THRESH</sub> is the output peak limiting voltage (limiter threshold voltage).

#### **Preamplifier Gain Setting**

The ICs offer eight pin-selectable gain settings, selectable through the G1 and G2 pins.

#### **Protection**

The ICs feature overcurrent protection and two types of thermal protection: thermal foldback and overtemperature protection.

#### Thermal Foldback

The ICs feature thermal foldback that helps prevent unwanted thermal-shutdown events. If activated, thermal foldback attenuates the stereo output signal once the internal junction temperature exceeds +130°C. Attenuation is applied proportionally as the junction temperature (TJ) exceeds the fixed +130°C threshold. The thermal-foldback mode is controlled by the TEMPLOCK pin.

#### **Overtemperature Protection**

The ICs feature an overtemperature protection that disables the amplifier if the junction temperature exceeds +165°C. Once the amplifier is disabled and the die temperature has cooled by 20°C, the devices enable again and resume normal operation.

#### **Overcurrent Protection**

When the output current reaches the current limit, 5A (typ), the ICs disable the outputs and initiate a recovering

sequence. The shutdown and recovering sequence is repeated until the output fault is removed.

# **Applications Information**

#### **Filterless Class D Operation**

Traditional Class D amplifiers require an output filter to recover the audio signal from the amplifier's output. The filters add cost, increase the solution size of the amplifier, and can decrease efficiency and THD+N performance. The traditional PWM scheme uses large differential output swings (2 x V<sub>DD</sub> peak-to-peak) and causes large ripple currents. Any parasitic resistance in the filter components results in a loss of power, lowering the efficiency.

These ICs do not require an output filter. The devices rely on the inherent inductance of the speaker coil and the natural filtering of both the speaker and the human ear to recover the audio component of the square-wave output. Eliminating the output filter results in a smaller, lower cost solution

Because the frequency of the ICs' output is well beyond the bandwidth of most speakers, voice coil movement due to the square-wave frequency is very small. For optimum results, use a speaker with a series inductance >  $10\mu H$ . Typical  $8\Omega$  speakers exhibit series inductances in the  $20\mu H$  to  $100\mu H$  range.

**Table 2. Gain Selection** 

| G1          | G2          | GAIN SETTING<br>(dB) |
|-------------|-------------|----------------------|
| GND         | GND         | 9                    |
| Unconnected | GND         | 13                   |
| Vs          | GND         | 16.7                 |
| GND         | Unconnected | 20.1                 |
| Unconnected | Unconnected | 23.3                 |
| Vs          | Unconnected | 26.4                 |
| GND         | Vs          | 29.8                 |
| Unconnected | Vs          | 32.9                 |
| Vs          | Vs          | Reserved             |

### **Inductor-Based Output Filters**

Some applications use the ICs with a full inductor-/capacitor-based (L/C) output filter. See Figure 4 for the correct connections of these components.

The load impedance of the speaker determines the filter component selection (Table 3).

Inductors L1 and L2 and capacitor C1 form the primary output filter. Capacitors C2 and C3 provide common-mode filtering to reduce radiated emissions. Capacitors C4 and C5, plus resistors R1 and R2, form a Zobel at the output. A Zobel corrects the output loading to compensate for the rising impedance of the loudspeaker. Without a Zobel, the filter exhibits a peak response near the cutoff frequency.

#### **Component Selection**

#### **Input Capacitor**

The input AC-coupling capacitors allow the amplifier to automatically bias the signal to an optimum DC level.  $1\mu F$  is recommended for the input capacitor.

#### **Power Supplies**

The ICs are designed to be operated from a single-supply voltage, VPVDD, which can range from 8V to 28V. Inside the ICs, this VPVDD supplies power for the output FETs and other high-power circuitry, while the low-power circuitry operates from Vs, an internally generated 5V supply (4.6V typ). Vs is internally generated from a linear regulator that is powered from VPVDD. Bypass both PVDD and Vs pins to ground with a  $1\mu F$  capacitor.



Figure 4. Output Filter for PWM Mode

#### Internal Regulator Vs

For highest efficiency operation and best thermal performance, especially at higher VPVDD levels, the Vs can be supplied from an external 5V supply. To do this, connect a 5V source to the Vs pin (4.75V to 5.5V). When a 5V supply is connected to the Vs pin, the internal regulator is automatically disabled and the power dissipation of the ICs is reduced.

### Supply Bypassing, Layout, and Grounding

Proper layout and grounding are essential for optimum performance. Use wide traces for the power-supply inputs and amplifier outputs to minimize losses due to parasitic trace resistance. Proper grounding improves audio performance, minimizes crosstalk between channels, and prevents switching noise from coupling into the audio signal. Connect PGND and GND together at a single point on the PCB. Route all traces that carry switching transients away from GND and the traces/components in the audio signal path.

Bypass each PVDD pin with a  $0.1\mu F$  capacitor to PGND. Place the bypass capacitors as close as possible to the ICs. Place a  $220\mu F$  capacitor between PVDD and PGND. Bypass both PVDD and Vs pins with a  $1\mu F$  capacitor to GND.

Use wide, low-resistance output traces. Current drawn from the outputs increases as load impedance decreases. High-output trace resistance decreases the power delivered to the load. The TQFN package features an exposed thermal pad on its underside. This pad lowers the package's thermal resistance by providing a heat conduction path from the die to the PCB. Connect the exposed thermal pad to PGND by using a large pad and multiple vias to the PGND plane.

For best optimum thermal performance, use 2oz copper and allow lots of PCB area around the device.

# **Chip Information**

PROCESS: CMOS

| Table 3. | Filter | Compon | ent Se | lection |
|----------|--------|--------|--------|---------|
|----------|--------|--------|--------|---------|

| <b>R</b> L (Ω) | L1, L2 (µH) | C1 (µF) | C2, C3 (µF) | C4, C5 (μF) | R1, R2 (Ω) |
|----------------|-------------|---------|-------------|-------------|------------|
| 4              | 10          | 0.47    | 0.10        | 0.22        | 10         |
| 8              | 15          | 0.15    | 0.15        | 0.15        | 15         |
| 16             | 33          | 0.10    | 0.10        | 0.10        | 33         |

# **Functional Diagrams**



# **Functional Diagrams (continued)**



# **Ordering Information**

| PART          | PIN-PACKAGE | SPEC  |
|---------------|-------------|-------|
| MAX98400AETX+ | 36 TQFN-EP* | 2x20W |
| MAX98400BETG+ | 24 TQFN-EP* | 2x12W |

**Note:** Devices operate over the -40°C to +85°C temperature range

<sup>\*</sup>EP = Exposed pad.

### **Package Information**

For the latest package outline information and land patterns, go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | OUTLINE NO.    | LAND PATTERN NO. |
|--------------|--------------|----------------|------------------|
| 36 TQFN-EP   | T3666+3      | <u>21-0141</u> | <u>90-0050</u>   |
| 24 TQFN-EP   | T2444+4      | <u>21-0139</u> | 90-0022          |



For the latest package outline information and land patterns, go to www.maximintegrated.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| COMMON DIMENSIONS |           |          |      |           |           |      |           |           |      |  |  |
|-------------------|-----------|----------|------|-----------|-----------|------|-----------|-----------|------|--|--|
| PKG.              |           | 36L 6x6  |      |           | 40L 6x6   |      |           | 48L 6x6   |      |  |  |
| SYMBOL            | MIN.      | NOM.     | MAX. | MIN.      | NOM.      | MAX. | MIN.      | NOM.      | MAX. |  |  |
| Α                 | 0.70      | 0.75     | 0.80 | 0.70      | 0.75      | 0.80 | 0.70      | 0.75      | 0.80 |  |  |
| A1                | 0         | 0.02     | 0.05 | 0         | 0.02      | 0.05 | 0         | -         | 0.05 |  |  |
| A3                | 0.20 REF. |          |      |           | 0.20 REF. |      |           | 0.20 REF. |      |  |  |
| b                 | 0.20      | 0.25     | 0.30 | 0.20      | 0.25      | 0.30 | 0.15      | 0.20      | 0.25 |  |  |
| D                 | 5.90      | 6.00     | 6.10 | 5.90      | 6.00      | 6.10 | 5.90      | 6.00      | 6.10 |  |  |
| E                 | 5.90      | 6.00     | 6.10 | 5.90      | 6.00      | 6.10 | 5.90      | 6.00      | 6.10 |  |  |
| е                 |           | 0.50 BSC |      | 0.50 BSC. |           |      | 0.40 BSC. |           |      |  |  |
| k                 | 0.25      | -        | -    | 0.25      | -         | -    | 0.25      | -         | ı    |  |  |
| L                 | 0.35      | 0.50     | 0.65 | 0.30      | 0.40      | 0.50 | 0.30      | 0.40      | 0.50 |  |  |
| N                 | 36        |          |      | 40        |           |      | 48        |           |      |  |  |
| ND                | 9         |          |      | 10        |           |      | 12        |           |      |  |  |
| NE                | 9         |          |      | 10        |           |      | 12        |           |      |  |  |
| JEDEC             |           | WJJD-1   |      |           | WJJD-2    |      |           | -         | -    |  |  |

| EXPOSED PAD VARIATIONS |      |      |      |      |      |      |  |  |
|------------------------|------|------|------|------|------|------|--|--|
| PKG.                   |      | D2   |      |      | E2   |      |  |  |
| CODES                  | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |  |  |
| T3666-2                | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |  |  |
| T3666-3                | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |  |  |
| T3666N-1               | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |  |  |
| T3666MN-1              | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |  |  |
| T4066-2                | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |  |  |
| T4066-3                | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |  |  |
| T4066-5                | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |  |  |
| T4866-1                | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 |  |  |
| T4866N-1               | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 |  |  |
| T4866-2                | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 |  |  |
| T4066MN-5              | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |  |  |

- 1. ALL DIMENSIONS ARE IN MILLIMETERS, ANGLES IN DEGREES UNLESS OTHERWISE SPECIFIED
- 2. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
- 3. MATERIAL MUST COMPLY WITH BANNED AND RESTRICTED SUBSTANCES SPEC # 10-0131.
- $\stackrel{\sim}{\Delta}$  the terminal #1 identifier and terminal numbering convention shall conform to JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
- 🔬 DIMENSION 6 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP.
- $\stackrel{\frown}{\mathbb{A}}$  nd and ne refer to the number of terminals on each d and e side, respectively.
- COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
- 8. DRAWING CONFORMS TO JEDEC MO220, EXCEPT FOR 0.4mm LEAD PITCH: PACKAGE T4866.
- 9. N IS THE TOTAL NUMBER OF TERMINALS.
- 10. WARPAGE SHALL NOT EXCEED 0.10mm.
- 1 MARKING IS FOR PACKAGE ORIENTATION PURPOSE ONLY.
- 12. NUMBER OF LEADS SHOWN FOR REFERENCE ONLY.
- 13. ALL DIMENSIONS APPLY TO BOTH LEADED (-) AND PHFREE (+) PKG. CODES.

-DRAWING NOT TO SCALE-



For the latest package outline information and land patterns, go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.



For the latest package outline information and land patterns, go to www.maximintegrated.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

|               | COMMON DIMENSIONS |        |      |      |         |       |           |         |      |           |       |      |           |      |      |
|---------------|-------------------|--------|------|------|---------|-------|-----------|---------|------|-----------|-------|------|-----------|------|------|
| PKG           | 12                | 2L 4×  | 4    | 16   | 16L 4×4 |       |           | 20L 4×4 |      | 24L 4×4   |       |      | 28L 4×4   |      |      |
| REF.          | MIN.              | N□M.   | MAX. | MIN. | NDM.    | MAX.  | MIN.      | NDM.    | MAX. | MIN.      | NDM.  | MAX. | MIN.      | NDM. | MAX. |
| Α             | 0.70              | 0.75   | 0.80 | 0.70 | 0.75    | 0.80  | 0.70      | 0.75    | 0.80 | 0.70      | 0.75  | 0.80 | 0.70      | 0.75 | 0.80 |
| A1            | 0.0               | 0.02   | 0.05 | 0.0  | 0.02    | 0.05  | 0.0       | 0.02    | 0.05 | 0.0       | 0.02  | 0.05 | 0.0       | 0.02 | 0.05 |
| A2            | 0                 | .20 RE | F    | 0    | .20 RE  | F     | 0         | .20 RE  | F    | 0         | 20 RE | F    | 0.20 REF  |      |      |
| b             | 0.25              | 0.30   | 0.35 | 0.25 | 0.30    | 0.35  | 0.20      | 0.25    | 0.30 | 0.18      | 0.23  | 0.30 | 0.15      | 0.20 | 0.25 |
| D             | 3.90              | 4.00   | 4.10 | 3.90 | 4.00    | 4.10  | 3.90      | 4.00    | 4.10 | 3.90      | 4.00  | 4.10 | 3.90      | 4.00 | 4.10 |
| Ε             | 3.90              | 4.00   | 4.10 | 3.90 | 4.00    | 4.10  | 3.90      | 4.00    | 4.10 | 3.90      | 4.00  | 4.10 | 3.90      | 4.00 | 4.10 |
| е             | C                 | .80 BS | C.   | 0.   | 65 BS   | C.    | 0.50 BSC. |         |      | 0.50 BSC. |       |      | 0.40 BSC. |      |      |
| k             | 0.25              | -      | -    | 0.25 | -       | -     | 0.25      | -       | -    | 0.25      | -     | -    | 0.25      | -    | -    |
| L             | 0.45              | 0.55   | 0.65 | 0.45 | 0.55    | 0.65  | 0.45      | 0.55    | 0.65 | 0.30      | 0.40  | 0.50 | 0.30      | 0.40 | 0.50 |
| N             |                   | 12     |      |      | 16      |       |           | 20      |      | 24        |       | 28   |           |      |      |
| ND            |                   | 3      |      |      | 4       | 4 5 6 |           |         |      | 7         |       |      |           |      |      |
| NE            |                   | 3      |      |      | 4 5     |       | 6         |         |      | 7         |       |      |           |      |      |
| Jedec<br>Var. |                   | WGGB   |      |      | WGGC    |       |           | wGGD-   | 1    |           | wggD- | 2    |           | WGGE |      |

| DIMENSION VARIATIONS |      |      |      |      |      |      |      |      |             |        |     |
|----------------------|------|------|------|------|------|------|------|------|-------------|--------|-----|
| PKG                  |      | D2   |      |      | E2 L |      |      |      | R (LEAD TIP | RADIUS |     |
| PKG.<br>CODE         | MIN. | N□M. | MAX. | MIN. | N□M. | MAX. | MIN. | N□M. | MAX.        |        |     |
| T2044-4              | 2.85 | 2.90 | 2.95 | 2.85 | 2.90 | 2.95 | 0.25 | 0.30 | 0.35        | 0.125  | REF |
| T2044-5              | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | 0.35 | 0.40 | 0.45        | 0.203  | REF |

| EXPOSED PAD VARIATIONS |      |      |      |      |      |      |  |  |
|------------------------|------|------|------|------|------|------|--|--|
| PKG.                   |      | D2   |      |      | E2   |      |  |  |
| CODES                  | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. |  |  |
| T1244-3                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |
| T1244-4                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |
| T1644-3                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |
| T1644-4                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |
| T2044-2                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |
| T2044-3                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |
| T2444-2                | 1.95 | 2.10 | 2.25 | 1.95 | 2.10 | 2.25 |  |  |
| T2444-3                | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 |  |  |
| T2444-4                | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 |  |  |
| T2444-4C               | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 |  |  |
| T2444N-4               | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 |  |  |
| T2444M-1               | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 |  |  |
| T2444MK-1              | 2.45 | 2.60 | 2.63 | 2.45 | 2.60 | 2.63 |  |  |
| T2844-1                | 2.50 | 2.60 | 2.70 | 2.50 | 2.60 | 2.70 |  |  |
| T2844-1C               | 2.50 | 2.60 | 2.70 | 2.50 | 2.60 | 2.70 |  |  |
| T2844N-1               | 2.65 | 2.70 | 2.75 | 2.65 | 2.70 | 2.75 |  |  |

| CDI           | CORNER LEAD CHAMFER<br>VARIATION |   |     |     |          |  |  |  |
|---------------|----------------------------------|---|-----|-----|----------|--|--|--|
| PKG.<br>CODES |                                  | ( | 2   |     | L4       |  |  |  |
| T2444-2       | 0.120                            | Χ | 45° | REF | 0.31 REF |  |  |  |
| T2444-3       | 0.120                            | Χ | 45° | REF | 0.31 REF |  |  |  |
| T2444-4       | 0.120                            | Χ | 45° | REF | 0.31 REF |  |  |  |
| T2444-4C      | 0.120                            | Χ | 45° | REF | 0.31 REF |  |  |  |
| T2444M-1      | 0.120                            | Χ | 45° | REF | 0.31 REF |  |  |  |
| T2444MK-1     | 0.120                            | Χ | 45° | REF | 0.31 REF |  |  |  |
| T2444N-4      | 0.120                            | Χ | 45° | REF | 0.31 REF |  |  |  |



TITLE:
PACKAGE DUTLINE
12,16,20,24,28L TQFN 4×4×0.75mm

-DRAWING NOT TO SCALE-

DOCUMENT CONTROL NO. 21-0139

For the latest package outline information and land patterns, go to <a href="https://www.maximintegrated.com/package">www.maximintegrated.com/package</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

# 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. N IS THE TOTAL NUMBER OF TERMINALS. 4 THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE ⚠ DIMENSION 6 APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP. 6 ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASTILITY. & COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. 9. DRAWING CONFORMS TO JEDEC MOZEO, EXCEPT FOR T2444-3, T2444-4 AND T2844-1. 9. DRAWING CONFORMS TO JEDEC MO220, EXCEPT FOR T2444 MARKING IS FOR PACKAGE DRIENTATION REFERENCE ONLY. 11. COPLANARITY SHALL NOT EXCEED 0.08mm. 12. VARPAGE SHALL NOT EXCEED 0.10mm. $\triangle$ LEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSION 'e', $\pm 0.05$ . 14. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. 15. MATERIAL MUST COMPLY WITH BANNED AND RESTRICTED SUBSTANCES SPEC # 10-0131. 16. ALL DIMENSIONS ARE THE SAME FOR LEADED (-) & PhFREE (+) PACKAGE CODES maxiiii integrated... maxim PACKAGE DUTLINE 12,16,20,24,28L TQFN 4×4×0.75mm DOCUMENT CONTROL NO. 21-0139 rev. -DRAWING NOT TO SCALE-

# **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                       | PAGES<br>CHANGED |
|--------------------|------------------|-----------------------------------|------------------|
| 0                  | 6/10             | Initial release                   | _                |
| 1                  | 4/15             | Corrected Land Pattern numbers    | 22               |
| 2                  | 8/20             | Updated Package Information table | 22               |
| 3                  | 10/20            | Corrected TOCs 26 and 40          | 9, 11            |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.