

Expertise Applied Answers Delivered

# LF2104N

Half-Bridge Gate Driver

# **Features**

- Floating high-side driver in bootstrap operation to 600V
- Drives two N-channel MOSFETs or IGBTs in a half bridge configuration
- Designed for enhanced performance in noisy motor applications
- 290mA source/600mA sink output current capability
- Outputs tolerant to negative transients
- Internal dead time to protect MOSFETs
- Wide low side gate driver supply voltage: 10V to 20V
- Logic input (IN and SD\*) 3.3V capability
- Schmitt triggered logic inputs
- Under Voltage Lockout (UVLO) for V<sub>cc</sub> and V<sub>BS</sub>
- Extended temperature range: -40°C to +125°C

## Description

The LF2104N is a high voltage, high speed gate driver capable of driving N-channel MOSFETs and IGBTs in a half bridge configuration. The high voltage technology enables the LF2104N's high side to switch to 600V in a bootstrap operation.

LF2104N logic inputs are compatible with standard TTL and CMOS levels (down to 3.3V) to interface easily with controlling devices. The driver outputs feature high pulse current buffers designed for minimum driver cross conduction.

LF2104N is offered in SOIC(N)-8 package and operate over the extended temperature range of -40  $^\circ C$  to +125  $^\circ C$  .

# LF2104N Lor ib

SOIC(N)-8

# **Ordering Information**

| Year Year Week |           |            |                           |  |
|----------------|-----------|------------|---------------------------|--|
| Part#          | Package   | Pack / Qty | Mark                      |  |
| LF2104NTR      | SOIC(N)-8 | T&R / 2500 | YYWW<br>LF2104N<br>LOT ID |  |



# Applications

- Motor Controls
- DC-DC Converters
- AC-DC Inverters
- Motor Drives

# **Typical Application**









Half-Bridge Gate Driver

# **1** Specifications

# **1.1 Pin Diagrams**



Top View: SOIC(N)-8

LF2104N

## **1.2 Pin Descriptions**

| Pin# | Pin Name        | Pin Type | Pin Description                                                                             |
|------|-----------------|----------|---------------------------------------------------------------------------------------------|
| 1    | V <sub>cc</sub> | Power    | Logic and low side supply                                                                   |
| 2    | IN              | Input    | Logic input for high-side and low-side gate driver outputs<br>(HO and LO), in phase with HO |
| 3    | SD*             | Input    | Logic input for shutdown, active low                                                        |
| 4    | СОМ             | Power    | Low-side and logic return                                                                   |
| 5    | LO              | Output   | Low-side gate drive output                                                                  |
| 6    | V <sub>s</sub>  | Power    | High-side floating supply return                                                            |
| 7    | НО              | Output   | High-side gate drive output                                                                 |
| 8    | V <sub>B</sub>  | Power    | High-side floating supply                                                                   |







Half-Bridge Gate Driver

# **1.3 Absolute Maximum Ratings**

| Parameter                                | Symbol              | Min                 | Мах                  | Unit |
|------------------------------------------|---------------------|---------------------|----------------------|------|
| High side floating supply voltage        | V <sub>B</sub>      | -0.3                | +624                 | V    |
| High side floating supply offset voltage | V <sub>s</sub>      | V <sub>B</sub> -24  | V <sub>B</sub> +0.3  | V    |
| High side floating output voltage        | V <sub>HO</sub>     | V <sub>s</sub> -0.3 | V <sub>B</sub> +0.3  | V    |
| Offset supply voltage transient          | dV <sub>s</sub> /dt |                     | 50                   | V/ns |
| Low side fixed supply voltage            | V <sub>cc</sub>     | -0.3                | +24                  | V    |
| Low side output voltage                  | V <sub>LO</sub>     | -0.3                | V <sub>cc</sub> +0.3 | V    |
| Logic input voltage (IN and SD*)         | V <sub>IN</sub>     | -0.3                | V <sub>cc</sub> +0.3 | V    |
| Package power dissipation                | P <sub>D</sub>      |                     | 0.625                | W    |
| Junction Operating Temperature           | T,                  |                     | +150                 | °C   |
| Storage Temperature                      | T <sub>stg</sub>    | -55                 | +150                 | °C   |

Unless otherwise specified all voltages are referenced to COM. All electrical ratings are at  $T_a = 25 \,^{\circ}C$ 

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **1.4 Thermal Characteristics**

| Parameter           | Symbol          | Rating | Unit |  |
|---------------------|-----------------|--------|------|--|
| Junction to ambient | Ø <sub>JA</sub> | 200    | °C/W |  |

When mounted on a standard JEDEC 2-layer FR-4 board - JESD51-3





LF2104N Half-Bridge Gate Driver

# **1.5 Recommended Operating Conditions**

| Parameter                                  | Symbol          | Min                 | Мах                 | Unit |
|--------------------------------------------|-----------------|---------------------|---------------------|------|
| High side floating supply absolute voltage | V <sub>B</sub>  | V <sub>s</sub> + 10 | V <sub>s</sub> + 20 | V    |
| High side floating supply offset voltage   | Vs              | NOTE1               | 600                 | V    |
| High side floating output voltage          | V <sub>HO</sub> | Vs                  | V <sub>B</sub>      | V    |
| Low side fixed supply voltage              | V <sub>cc</sub> | 10                  | 20                  | V    |
| Low side output voltage                    | VLO             | 0                   | V <sub>cc</sub>     | V    |
| Logic input voltage (IN and SD*)           | V <sub>IN</sub> | 0                   | 5                   | V    |
| Ambient temperature                        | T <sub>A</sub>  | -40                 | 125                 | °C   |

Unless otherwise specified all voltages are referenced to COM

**NOTE1** High-side driver remains operational for  $V_s$  transients down to -5V





Half-Bridge Gate Driver

Expertise Applied | Answers Delivered

## **1.6 DC Electrical Characteristics**

#### $V_{cc} = V_{BS} = 15V$ , $T_A = 25$ °C and $V_{COM} = 0V$ , unless otherwise specified.

The  $V_{IN}$  and  $I_{IN}$  parameters are applicable to both logic input pins: IN and SD\*. The  $V_0$  and  $I_0$  parameters are applicable to the respective output pins: HO and LO and are referenced to COM

| Parameter                                                     | Symbol                 | Conditions                                      | MIn | Тур  | Мах | Unit |
|---------------------------------------------------------------|------------------------|-------------------------------------------------|-----|------|-----|------|
| Logic "1" input voltage                                       | V <sub>IH</sub>        |                                                 | 2.5 |      |     |      |
| Logic "0" input voltage                                       | V <sub>IL</sub>        | $V_{cc} = 10V \text{ to } 20V$<br><b>NOTE 2</b> |     |      | 0.8 |      |
| Logic input voltage hysteresis                                | V <sub>IN(HYS)</sub>   |                                                 |     | 0.3  |     | V    |
| High level output voltage, V <sub>BIAS</sub> - V <sub>O</sub> | V <sub>OH</sub>        | $I_0 = 2mA$                                     |     | 0.05 | 0.2 | -    |
| Low level output voltage, V <sub>o</sub>                      | V <sub>OL</sub>        | $I_0 = 2mA$                                     |     | 0.02 | 0.1 |      |
| Offset supply leakage current                                 | I <sub>LK</sub>        | VB = VS = 600V                                  |     |      | 50  |      |
| Quiescent V <sub>BS</sub> supply current                      | I <sub>BSQ</sub>       | $V_{IN} = 0V \text{ or } 5V$                    |     | 60   | 100 |      |
| Quiescent V <sub>cc</sub> supply current                      | I <sub>CCQ1</sub>      | IN=0V or 5V, SD*=5V                             |     | 350  | 500 |      |
| Quiescent V <sub>cc</sub> supply current in shutdown          | I <sub>CCQ2</sub>      | IN=0V or 5V, SD*=0V                             |     | 590  | 750 | μΑ   |
| Logic "1" input bias current                                  | I <sub>IN+</sub>       | $V_{IN} = 5V$                                   |     | 3    | 10  |      |
| Logic "0" input bias current                                  | I <sub>IN-</sub>       | $V_{IN} = 0V$                                   |     |      | 5   |      |
| V <sub>cc</sub> UVLO off positive going threshold             | $V_{CCUV+}$            |                                                 | 8.0 | 8.9  | 9.8 |      |
| V <sub>cc</sub> UVLO enable negative going threshold          | V <sub>ccuv-</sub>     |                                                 | 7.4 | 8.2  | 9.0 |      |
| V <sub>cc</sub> UVLO hysteresis                               | V <sub>CCUV(HYS)</sub> |                                                 |     | 0.7  |     | V    |
| V <sub>BS</sub> UVLO off positive going threshold             | $V_{BSUV+}$            |                                                 | 4.5 | 5.5  | 6.5 | •    |
| V <sub>BS</sub> UVLO enable negative going threshold          | V <sub>BSUV-</sub>     |                                                 | 4.2 | 5.2  | 6.2 |      |
| V <sub>BS</sub> UVLO hysteresis                               | $V_{_{BSUV(HYS)}}$     |                                                 |     | 0.3  |     |      |
| Output high short circuit pulsed current                      | I <sub>O+</sub>        | $V_0 = 0V, t \le 10 \ \mu s$                    | 130 | 290  |     |      |
| Output low short circuit pulsed current                       | I <sub>o-</sub>        | $V_0 = 15V, t \le 10 \ \mu s$                   | 270 | 600  |     | mA   |

**NOTE2** For optimal operation, it is recommended the input pulse to IN should have a minimum amplitude of 2.5V a minimum pulse width of 840ns.





Half-Bridge Gate Driver

Expertise Applied | Answers Delivered

## **1.7 AC Electrical Characteristics**

 $V_{CC=}V_{BS} = 15V$ ,  $C_L = 1000$  pF, and  $T_A = 25$  °C , unless otherwise specified.

| Parameter                                               | Symbol             | Conditions     | Min | Тур | Max | Unit |
|---------------------------------------------------------|--------------------|----------------|-----|-----|-----|------|
| Turn-on propagation delay                               | t <sub>on</sub>    | $V_s = 0V$     |     | 680 | 820 |      |
| Turn-off propagation delay                              | t <sub>off</sub>   | $V_{s} = 600V$ |     | 150 | 220 |      |
| Shutdown propagation delay                              | t <sub>sD</sub>    |                |     | 160 | 220 |      |
| Propagation delay matching,<br>HO & LO turn-on/turn-off | t <sub>DM</sub>    |                |     |     | 60  | ns   |
| Turn-on rise time                                       | t <sub>r</sub>     | $V_s = 0V$     |     | 70  | 170 |      |
| Turn-off fall time                                      | t <sub>f</sub>     | 5              |     | 35  | 90  |      |
| Deadtime: t <sub>DT LO-HO</sub> & t <sub>DT HO-LO</sub> | t <sub>DT</sub>    |                | 300 | 420 | 650 |      |
| Deadtime Matching                                       | t <sub>dt mt</sub> |                |     |     | 60  |      |

# **2** Functional Description

## 2.1 Functional Block Diagram







Half-Bridge Gate Driver

# 2.2 Timing Waveforms







Figure 3. Input-to-Output Delay Timing Diagram



 $\begin{array}{l} \text{Deadtime}: t_{\text{DT LO-HO}} = t_{\text{ON HO}} - t_{\text{OFF LO}} \\ t_{\text{DT HO-LO}} = t_{\text{ON LO}} - t_{\text{OFF HO}} \end{array}$ 

Delay Matching :  $t_{DM OFF} = |t_{OFF LO} - t_{OFF HO}|$  $t_{DM ON} = |t_{ON LO} - t_{ON HO}|$ 

Deadtime Matching:  $t_{DT MT} = |t_{DT LO-HO} - t_{DT HO-LO}|$ 



Half-Bridge Gate Driver

# **2.3 Application Information**



Figure 4. Single phase (of four) for Stepper motor driver application using the LF2104N

**RRG1** and RRG2 values are typically between  $0\Omega$  and  $10\Omega$ , exact value decided by MOSFET junction capacitance and drive current of gate driver;  $10\Omega$  is used in this example.

It is **highly recommended** that the input pulse to IN should have a minimum amplitude of 2.5V (for  $V_{cc}$ =15V) with a minimum pulse width of 840ns.

**R**G1 and RG2 values are typically between  $20\Omega$  and  $100\Omega$ , exact value decided by MOSFET junction capacitance and drive current of gate driver;  $50\Omega$  is used in this example.

**R**B1 value is typically between  $3\Omega$  and  $20\Omega$ , exact value depending on bootstrap capacitor value and amount of current limiting required for bootstrap capacitor charging;  $10\Omega$  is used in this example. Also DB should be an ultra fast diode of 1A rating minimum and voltage rating greater than system operating voltage.





LF2104N Half-Bridge Gate Driver

Expertise Applied | Answers Delivered

# **3 Manufacturing Information**

## 3.1 Moisture Sensitivity

All plastic encapsulated semiconductor packages are susceptible to moisture ingression. Littelfuse Integrated Circuits Division classified all of its plastic encapsulated devices for moisture sensitivity according to the latest version of the joint industry standard, **IPC/JEDEC J-STD-020**, in force at the time of product evaluation. We test all of our products to the maximum conditions set forth in the standard, and guarantee

proper operation of our devices when handled according to the limitations and information in that standard as well as to any limitations set forth in the information or standards referenced below.

Failure to adhere to the warnings or limitations as established by the listed specifications could result in reduced product performance, reduction of operable life, and/or reduction of overall reliability.

This product carries a **Moisture Sensitivity Level (MSL)** rating as shown below, and should be handled according to the requirements of the latest version of the joint industry standard **IPC/JEDEC J-STD-033**.

| Device  | Moisture Sensitivity Level (MSL)<br>Classification |
|---------|----------------------------------------------------|
| LF2104N | MSL3                                               |

## 3.2 ESD Sensitivity

This product is **ESD Sensitive**, and should be handled according to the industry standard **JESD-625**.

#### **3.3 Reflow Profile**

Provided in the table below is the IPC/JEDEC J-STD-020 Classification Temperature ( $T_c$ ) and the maximum dwell time the body temperature of these surface mount devices may be ( $T_c$  - 5)°C or greater. The Classification Temperature sets the Maximum Body Temperature allowed for these devices during reflow soldering processes.

| Device  | Classification<br>Temperature(Tc) | Dwell Time (tp) | Max<br>Reflow Cycles |  |
|---------|-----------------------------------|-----------------|----------------------|--|
| LF2104N | 260°C                             | 30 seconds      | 3                    |  |









## 3.4 Board Wash

Littelfuse recommends the use of no-clean flux formulations. Board washing to reduce or remove flux residue following the solder reflow process is acceptable provided proper precautions are taken to prevent damage to the device. These precautions include but are not limited to: using a low pressure wash and providing a follow up bake cycle sufficient to remove any moisture trapped within the device due to the washing process. Due to the variability of the wash parameters used to clean the board, determination of the bake temperature and duration necessary to remove the moisture trapped within the package is the responsibility of the user (assembler). Cleaning or drying methods that employ ultrasonic energy may damage the device and should not be used. Additionally, the device must not be exposed to halide flux or solvents.







Half-Bridge Gate Driver

# 4 Package Dimensions: SOIC(N)-8



Notes: (Unless otherwise specified)

- 1. Controlling dimension: millimeters.
- 2. All dimensions are in mm (inches).
- 3. Reference JEDEC registration MS-012, variation AA.
- 4. Not including mold flash, protrusion, or gate burrs 0.15 (0.006) maximum per end.

<u>Dimensions:</u> Minimum / Maximum

## **Important Notice**

Disclaimer Notice - Information furnished is believed to be accurate and reliable. However, users should independently evaluate the suitability of and test each product selected for their own applications. Littelfuse products are not designed for, and may not be used in, all applications. Read complete Disclaimer Notice at https://www.littelfuse.com/disclaimer-electronics.

Specification: DS-LF2104N-R01 ©Copyright 2021, Littelfuse, Inc. All rights reserved. Printed in USA. 09 / 30 / 2021



DS-LF2104N-R01