SN74LV4T125 SCLS749B - FEBRUARY 2014 - REVISED SEPTEMBER 2014 # SN74LV4T125 Single Power Supply Quadruple Buffer Translator GATE With 3-State **Output CMOS Logic Level Shifter** #### **Features** - Single-Supply Voltage Translator at 5.0-V, 3.3-V, 2.5-V, and 1.8-V $V_{CC}$ - Operating Range of 1.8 V to 5.5 V - **Up Translation** - 1.2 V<sup>(1)</sup> to 1.8 V at 1.8-V V<sub>CC</sub> - 1.5 V<sup>(1)</sup> to 2.5 V at 2.5-V V<sub>CC</sub> - 1.8 V<sup>(1)</sup> to 3.3 V at 3.3-V V<sub>CC</sub> - 3.3 V to 5.0 V at 5.0-V V<sub>CC</sub> - **Down Translation** - 3.3 V to 1.8 V at 1.8-V V<sub>CC</sub> - 3.3 V to 2.5 V at 2.5-V V<sub>CC</sub> - 5.0 V to 3.3 V at 3.3-V V<sub>CC</sub> - Logic Output is Referenced to V<sub>CC</sub> - Characterized up to 50 MHz at 3.3-V V<sub>CC</sub> - 5.5 V Tolerance on Input Pins - -40°C to 125°C Operating Temperature Range - Pb-Free Packages Available: SC-70 (RGY) - $-3.5 \times 3.5 \times 1 \text{ mm}$ - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) - Supports Standard Logic Pinouts - CMOS Output B Compatible with AUP125, LVC125 - Refer the $V_{IH}/V_{IL}$ and output drive for lower $V_{CC}$ condition. # 2 Applications - **Tablet** - Smartphone - Personal Computer - Industrial Automotive ### 3 Description SN74LV4T125 is a low-voltage CMOS buffer gate that operates at a wider voltage range for portable, telecom, industrial, and automotive applications. The output level is referenced to the supply voltage and is able to support 1.8-V, 2.5-V, 3.3-V, and 5-V CMOS levels. The input is designed with a lower threshold circuit to match 1.8-V input logic at $V_{CC} = 3.3 \text{ V}$ and can be used in 1.8 V to 3.3 V level-up translation. In addition, the 5-V tolerant input pins enable down translation (for example, 3.3 V to 2.5 V output at $V_{CC} = 2.5 \text{ V}$ ). The wide V<sub>CC</sub> range of 1.8 V to 5.5 V allows the generation of desired output levels to connect to controllers or processors. The SN74LV4T125 device is designed with currentdrive capability of 8 mA to reduce line reflections, overshoot, and undershoot caused by high-drive outputs. ### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |---------------|------------|-------------------| | CNIZAL VATAGE | TSSOP (14) | 5.00 mm x 4.40 mm | | SN74LV4T125 | VQFN (14) | 3.50 mm x 3.50 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. # **Simplified Application Diagram** # **Table of Contents** | 1 | Features 1 | | 9.1 Overview | 10 | |---|--------------------------------------|----|--------------------------------------------------|-----------------| | 2 | Applications 1 | | 9.2 Functional Block Diagram | 10 | | 3 | Description 1 | | 9.3 Feature Description | 11 | | 4 | Simplified Application Diagram 1 | | 9.4 Device Functional Modes | <mark>11</mark> | | 5 | Revision History2 | 10 | Applications and Implementation | | | 6 | Pin Configuration and Functions3 | | 10.1 Application Information | | | 7 | Specifications4 | | 10.2 Typical Application | | | • | 7.1 Absolute Maximum Ratings | 11 | Power Supply Recommendations | 13 | | | 7.2 Handling Ratings | 12 | Layout | 14 | | | 7.3 Recommended Operating Conditions | | 12.1 Layout Guidelines | 14 | | | 7.4 Thermal Information | | 12.2 Layout Example | 14 | | | 7.5 Electrical Characteristics 6 | 13 | Device and Documentation Support | 15 | | | 7.6 Timing Requirements | | 13.1 Documentation Support | 15 | | | 7.7 Noise Characteristics | | 13.2 Trademarks | 15 | | | 7.8 Operating Characteristics | | 13.3 Electrostatic Discharge Caution | 15 | | | 7.9 Typical Characteristics | | 13.4 Glossary | 15 | | 8 | Parameter Measurement Information 9 | 14 | Mechanical, Packaging, and Orderable Information | 1.6 | | 9 | Detailed Description 10 | | Internation | | # 5 Revision History | Changes from Revision A (March 2014) to Revision B | Page | |-----------------------------------------------------|------| | Updated Features. | 1 | | Updated Simplified Application Diagram | 1 | | Updated Pin Functions table. | 3 | | Updated Detailed Design Procedure section. | 13 | | Changes from Original (February 2014) to Revision A | Page | | Updated 1 page preview document to full version | 1 | # 6 Pin Configuration and Functions #### **Pin Functions** | P | IN | VO. | DESCRIPTION | |-----|-----------------|-----|-------------| | NO. | NAME | I/O | DESCRIPTION | | 1 | 1 <del>OE</del> | I | Enable 1 | | 2 | 1A | | Input 1 | | 3 | 1Y | 0 | Output 1 | | 4 | 2 <del>OE</del> | 1 | Enable 2 | | 5 | 2A | 1 | Input 2 | | 6 | 2Y | 0 | Output 2 | | 7 | GND | | Ground Pin | | 8 | 3Y | 0 | Output 3 | | 9 | 3A | 1 | Input 3 | | 10 | 3 <del>OE</del> | 1 | Enable 3 | | 11 | 4Y | 0 | Output 4 | | 12 | 4A | I | Input 4 | | 13 | 4 <del>OE</del> | I | Enable 4 | | 14 | V <sub>CC</sub> | | Power Pin | Copyright © 2014, Texas Instruments Incorporated ### 7 Specifications ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |-----------------|----------------------------------------------------------------------------------|-----------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7.0 | V | | VI | Input voltage range (2) | | -0.5 | 7.0 | V | | ., | Voltage range applied to any output in the high-impedance or power-off state (2) | | | 4.6 | V | | Vo | Voltage range applied to any output in the high or low state (2) | | | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±50 | mA | | Io | Continuous output current | | | ±35 | mA | | | Continuous current through | n V <sub>CC</sub> or GND | | ±70 | mA | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------------------|-------------------------------------------------------------------------------|-----|-----|-------| | T <sub>stg</sub> | Storage temperature rang | orage temperature range | | | | | V <sub>(ESD)</sub> | Floatroototic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | 0 | 2 | 14) / | | | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0 | 1 | kV | (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Submit Documentation Feedback Copyright © 2014, Texas Instruments Incorporated <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | |------------------------------|------------------------------------|----------------------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | | 1.6 | 5.5 | V | | VI | Input voltage | | 0 | 5.5 | V | | V | Output valtage | High or Low State | 0 | V <sub>CC</sub> | V | | V <sub>O</sub> | Output voltage | H-Z | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.8 V | | -3 | | | | Lligh lovel output ourrent | V <sub>CC</sub> = 2.5 V | | <b>-</b> 5 | A | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 3.3 V | | -8 | mA | | | | V <sub>CC</sub> = 5.0 V | | -16 | | | | | V <sub>CC</sub> = 1.8 V | | 3 | | | | | V <sub>CC</sub> = 2.5 V | | 5 | A | | IOL | Low-level output current | V <sub>CC</sub> = 3.3 V | | 8 | mA | | | | V <sub>CC</sub> = 5.0 V | | 16 | | | | | V <sub>CC</sub> = 1.6 V to 2.0 V | | 20 | | | A+/A., | Input transition vice or fall vate | V <sub>CC</sub> = 2.3 V to 2.7 V | | 20 | 2011 | | $I_{OL}$ $\Delta t/\Delta v$ | Input transition rise or fall rate | V <sub>CC</sub> = 3 V or 3.6 V | | 20 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.0 V | | 20 | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at $V_{CC}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### 7.4 Thermal Information | | | SN74L | | | |----------------------|----------------------------------------------|---------|---------|-------| | | THERMAL METRIC <sup>(1)</sup> | PW | RGY | UNIT | | | | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 126.9 | 52.9 | | | R <sub>0</sub> JCtop | Junction-to-case (top) thermal resistance | 54.2 | 67.8 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 68.6 | 29.0 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 7.5 | 2.6 | 3C/VV | | ΨЈВ | Junction-to-board characterization parameter | 68.0 | 29.1 | | | $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | _ | 9.3 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). ## 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETED | TEST COMPITIONS | V | T <sub>A</sub> | = 25°C | $T_A = -40^{\circ}C$ to | 125°C | LINUT | | |------------------|------------------|---------------------------------------------------------------------------------------|---------------------------------------------|-----------------------|--------|-------------------------|-------|-------|--| | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN TYP MAX | | MIN MAX | | UNIT | | | | | | $V_{CC} = 1.65 \text{ V to } 1.9 \text{ V}$ | 0.95 | | 1 | | | | | ., | High-level input | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.1 | | 1.2 | | ٧ | | | V <sub>IH</sub> | voltage | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | 1.3 | | 1.35 | | V | | | | | | $V_{CC} = 4.5 \text{ V to } 5.0 \text{ V}$ | 2 | | 2 | | | | | | | | $V_{CC} = 1.65 \text{ V to } 1.9 \text{ V}$ | | 0.55 | | 0.5 | | | | . , | Low-level input | | V <sub>CC</sub> = 2.3 V to 2.77 V | | 0.7 | | 0.6 | V | | | $V_{IL}$ | voltage | | V <sub>CC</sub> = 3 V to 3.6 V | | 0.85 | | 0.75 | V | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 0.9 | | 0.85 | | | | | | I <sub>OH</sub> = -50 μA | V <sub>CC</sub> = 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | V <sub>CC</sub> - 0.1 | | V | | | | | I <sub>OH</sub> = −2 mA | V <sub>CC</sub> = 1.65 V | 1.4 | | 1.35 | | V | | | | | $I_{OH} = -3 \text{ mA}$ | V <sub>CC</sub> = 2.3 V | 2.05 | | 2.0 | | V | | | | | I <sub>OH</sub> = -5 mA | ., | 2.7 | | 2.6 | | | | | V <sub>OH</sub> | | $I_{OH} = -8 \text{ mA}$ | V <sub>CC</sub> = 3.0 V | 2.6 | | 2.5 | | V | | | | | I <sub>OH</sub> = -8 mA | | 3.7 | | 3.6 | | | | | | | I <sub>OH</sub> = -16 mA | V <sub>CC</sub> = 4.5 V | 3.8 | | 3.7 | | V | | | | | I <sub>OH</sub> = -16 mA | V <sub>CC</sub> = 5.0 V | 4.4 | | 4.3 | | V | | | | | I <sub>OL</sub> = 50 μA | V <sub>CC</sub> = 1.65 V to 5.5 V | | 0.1 | | 0.1 | V | | | | | | V <sub>CC</sub> = 1.65 V | | 0.1 | | 0.1 | | | | | | $I_{OH} = 2 \text{ mA}$ | V <sub>CC</sub> = 1.8 V | | 0.2 | | 0.3 | V | | | | | | V <sub>CC</sub> = 2.3 V | | 0.2 | | 0.3 | | | | | | $I_{OH} = 3 \text{ mA}$ | V <sub>CC</sub> = 2.5 V | | 0.25 | | 0.3 | V | | | V <sub>OL</sub> | | I <sub>OH</sub> = 5 mA | | | 0.35 | | 0.4 | | | | OL | | I <sub>OH</sub> = 8 mA | V <sub>CC</sub> = 3.0 V | | 0.4 | | 0.45 | V | | | | | I <sub>OH</sub> = 8 mA | V <sub>CC</sub> = 3.3 V | | 0.45 | | 0.5 | V | | | | | I <sub>OH</sub> = 8 mA | | | 0.50 | | 0.55 | | | | | | I <sub>OH</sub> = 16 mA | V <sub>CC</sub> = 4.5 V | | 0.55 | | 0.55 | V | | | | | I <sub>OH</sub> = 16 mA | V <sub>CC</sub> = 5.0 V | | 0.55 | | 0.55 | V | | | | | | V <sub>CC</sub> = 0 V, 1.8 V, | | | | | | | | I <sub>I</sub> | A input | $V_I = 0 \text{ V or } V_{CC}$ | 2.5 V, 3.3 V, 5.5 V | | ±0.1 | | ±1 | μA | | | | | | V <sub>CC</sub> = 5.0 V | | 2 | | 20 | | | | | | $V_I = 0 \text{ V or } V_{CC}$ | V <sub>CC</sub> = 3.3 V | | 2 | | 20 | | | | I <sub>CC</sub> | | I <sub>O</sub> = 0; open on loading | V <sub>CC</sub> = 2.5 V | | 2 | | 20 | μA | | | | | | V <sub>CC</sub> = 1.8 V | | 2 | | 20 | | | | A.I. | | One input at 0.3 V or 3.4 V Other inputs at 0 or V <sub>CC</sub> , I <sub>O</sub> = 0 | V <sub>CC</sub> = 5.5 V | | 1.25 | | 1.5 | | | | Δl <sub>CC</sub> | | One input at 0.3 V or 1.1 V Other inputs at 0 or $V_{CC}$ , $I_O = 0$ | V <sub>CC</sub> = 1.8 V | 1.3 | | | | μА | | | l <sub>oz</sub> | | $V_O = V_{CC}$ or GND | V <sub>CC</sub> = 5.5 V | | ±0.25 | | ±2.5 | μA | | | I <sub>off</sub> | | $V_{O}$ or $V_{I} = 0$ to 5.5 V | V <sub>CC</sub> = 0 V | | 0.5 | | 5 | μA | | | Ci | | $V_I = V_{CC}$ or GND | V <sub>CC</sub> = 3.3 V | | 1.6 | 1.6 | | pF | | | C <sub>o</sub> | | V <sub>O</sub> = V <sub>CC</sub> or GND | V <sub>CC</sub> = 3.3 V | | 4.8 | 4.8 | | pF | | Submit Documentation Feedback Copyright © 2014, Texas Instruments Incorporated # 7.6 Timing Requirements over operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | то | FREQUENCY | V | C | 1 | Γ <sub>A</sub> = 25°C | | T <sub>A</sub> = -6 | 5°C to 12 | 5°C | UNIT | | | | | | |-----------------|-------------|--------------|-----------------|----------------------|--------------|-------|-----------------------|-----|---------------------|-----------|-------|------|------|---|-----|-----|---| | FARAIVIE I EK | (INPUT) | (OUTPUT) | (TYP) | V <sub>cc</sub> | CL | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | | | | | | | | | 5.0 V | 15 pF | | 2.8 | 3.2 | | 3 | 3.5 | | | | | | | | t <sub>pd</sub> | | | DC to 50 MHz | 3.0 V | 30 pF | | 3 | 3.5 | | 3 | 4.5 | ns | | | | | | | | | | DC 10 30 WI 12 | 3.3 V | 15 pF | | 4 | 4.5 | | 5 | 5.5 | 115 | | | | | | | | Any In | Y | | 3.3 V | 30 pF | | 5 | 5.5 | | 5.5 | 6.5 | | | | | | | | | Ally III | ' | DC to 50 MHz | 2.5 V | 15 pF | | 5.5 | 6.5 | | 7 | 7.5 | ns | | | | | | | | | | DC 10 30 WI 12 | HZ 2.5 V | 30 pF | | 6.5 | 7 | | 7.5 | 8.5 | 115 | | | | | | | | | | DC to 30 MHz | 1.8 V | 15 pF | | 10 | 11 | | 11 | 12 | ns | | | | | | | | | | DC 10 30 WI 12 | 1.0 V | 30 pF | | 11 | 12 | | 12.5 | 13 | 115 | | | | | | | | | | | 5.0 V | 15 pF | | 3.5 | 4 | | 3.5 | 4 | | | | | | | | | | | DC to 50 MHz | 3.0 V | 30 pF | | 3.8 | 4.2 | | 4 | 4.5 | nc | | | | | | | | | | DC 10 30 WI 12 | 3.3 V | 15 pF | | 5 | 5.8 | | 5.8 | 6.1 | ns | | | | | | | | ŌĒ | Y | | 3.3 V | 30 pF | | 5.5 | 6 | | 5.7 | 6.5 | | | | | | | | PZH | OL | ' | DC to 50 MHz | 2.5 V | 15 pF | | 7.5 | 8 | | 8.5 | 9 | 20 | | | | | | | | | | DC to 50 MHz | 2.5 V | 30 pF | | 8 | 8.5 | | 9 | 9.5 | ns | | | | | | | | | | DC to 30 MHz | 1.8 V | 15 pF | | 14.5 | 15 | | 15.5 | 16.5 | no | | | | | | | | | | DC to 30 MHz | 1.0 V | 30 pF | | 15.5 | 16 | | 16 | 17 | ns | | | | | | | | | | | | 5.0 V | 15 pF | | 3 | 3.5 | | 3.5 | 4 | | | | | | | | | | DC to 50 MHz | 5.0 V | 30 pF | | 3.5 | 4 | | 4 | 4.5 | ns | | | | | | | | | | DC 10 30 WI 12 | 3.3 V | 15 pF | | 5.3 | 5.6 | | 6 | 6.2 | | | | | | | | | ŌĒ | Y | | 3.5 V | 30 pF | | 5.8 | 6.2 | | 7 | 7.5 | | | | | | | | PZL | ÖL | DC to 50 MHz | DC to FO MUS | 251/ | 15 pF | | 8 | 8.5 | | 9 | 9.5 | | | | | | | | | | | DO 10 JU WII 12 | 2.5 V | 30 pF | | 9 | 9.5 | | 10.5 | 11 | ns | | | | | | | | | | | | DC to 20 MH= | 101/ | 15 pF | | 17 | 17.5 | | 18 | 18.5 | | | | | | | | | | DC 10 30 WIHZ | 1.8 V | 30 pF | | 18 | 18.5 | | 19 | 20 | ns | | | | | | | | | | | | | | | 5.0 V | 15 pF | | 3 | 3.5 | | 3.5 | 4 | | | | | | | DC to FO MUS | 5.0 V | 30 pF | | 3.5 | 4 | | 4 | 4.5 | | | | | | | | | | | | | | | | DC to 50 MHz | 221 | 15 pF | | 3.5 | 4 | | 4.5 | 5 | | | <del></del> | | | 3.3 V | 30 pF | | 5 | 6 | | 6.5 | 7 | | | | | | | | PHZ | ŌĒ | Y | DO 4- 50 MH- | 0.5.1/ | 15 pF | | 5.5 | 6 | | 6 | 6.5 | | | | | | | | | | | DC to 50 MHz | 2.5 V | 30 pF | | 7.5 | 8 | | 8 | 9 | ns | | | | | | | | | | DC 4- 20 MU- | 4.0.1/ | 15 pF | | 7.5 | 8 | | 8 | 8.5 | | | | | | | | | | | DC to 30 MHz | 1.8 V | 30 pF | | 11 | 12 | | 12 | 13 | ns | | | | | | | | | | | 5.0 V | 15 pF | | 2 | 2.5 | <del>.</del> | 2 | 2.7 | | | | | | | | | | | DO 4- 50 MH- | 5.0 V | 30 pF | | 2 | 3 | | 2 | 3.2 | | | | | | | | | | | DC to 50 MHz | 221 | 15 pF | | 2.3 | 2.8 | | 2.5 | 3.2 | ns | | | | | | | | <del></del> | V | | 3.3 V | 30 pF | | 2.8 | 3.2 | | 3.3 | 4 | | | | | | | | PLZ | ŌĒ | Y | DC to F0 MU | 251/ | 15 pF | | 3.3 | 3.8 | | 3.8 | 4.2 | | | | | | | | | | | DC to 50 MHz | 2.5 V | 30 pF | | 4 | 4.3 | | 4.2 | 5 | ns | | | | | | | | | | DO 4- 00 MI | 401/ | 15 pF | | 5 | 5.5 | | 5 | 5.7 | | | | | | | | | | | DC to 30 MHz | 1.8 V | 30 pF | | 6.5 | 7 | | 7 | 8.5 | ns | | | | | | | sk | Any In | Y | DC to 50 MHz | 5.0 V<br>to<br>2.5 V | 15 pF | | | | 1 | | 1 | ns | | | | | | | | | | DC to 30 MHz | 1.8 V | 15 pF | | | | | | | | | | | | | Copyright © 2014, Texas Instruments Incorporated Submit Documentation Feedback #### 7.7 Noise Characteristics $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------|------|------|------|------| | $V_{OL(P)}$ | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.4 | 0.8 | V | | $V_{OL(V)}$ | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.3 | -0.8 | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | | 3 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2.31 | | | V | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.99 | V | (1) Characteristics are for surface-mount packages only. # 7.8 Operating Characteristics $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------|-------------------------------|-------------------------------------------|-----|------| | $C_{pd}$ | Power dissipation capacitance | $C_L = 50 \text{ pF}, f = 10 \text{ MHz}$ | 16 | pF | # 7.9 Typical Characteristics Submit Documentation Feedback Copyright © 2014, Texas Instruments Incorporated #### 8 Parameter Measurement Information NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_r \leq 3$ ns. $t_f \leq 3$ ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 2. Load Circuit and Voltage Waveforms Submit Documentation Feedback ### 9 Detailed Description #### 9.1 Overview The SN74LVxTxx family was created to allow up- or down-voltage translation with only one power rail. The family has over-voltage tolerant inputs that allow down translation from up to 5.5 V to the $V_{CC}$ level that can be as low as 1.8 V. The family SN74LVxTxx also has a lowered switching threshold that allows it to translate up to the $V_{CC}$ level that can be as high as 5.5 V. #### 9.1.1 Translating Down Using these parts to translate down is very simple. Because the inputs are tolerant to 5.5 V at any valid $V_{CC}$ , they can be used to down translate. The input can be any level above $V_{CC}$ up to 5.5 V and the output will equal the $V_{CC}$ level, which can be as low as 1.8 V. One important advantage to down translating using this part is that the $I_{CC}$ current will remain less than or equal to the specified value. Down translation possibilities with SN74LVxTxx: - With 1.8-V V<sub>CC</sub> from 2.5 V, 3.3 V, or 5 V down to 1.8 V. - With 2.5-V V<sub>CC</sub> from 3.3 V or 5 V down to 2.5 V. - With 3.3-V V<sub>CC</sub> from 5 V down to 3.3 V. #### 9.1.2 Translating Up Using the SN74LVxTxx family to translate up is very simple. The input switching threshold is lowered so the high level of the input voltage can be much lower than a typical CMOS $V_{IH}$ . For instance, If the $V_{CC}$ is 3.3 V then the typical CMOS switching threshold would be $V_{CC}$ / 2 or 1.65 V. This means the input high level must be at least $V_{CC} \times 0.7$ or 2.31 V. On the LVxT devices the input threshold for 3.3-V $V_{CC}$ is approximately 1 V. This allows a signal with a 1.8-V $V_{IH}$ to be translated up to the $V_{CC}$ level of 3.3 V. Up translation possibilities with SN74LVxTxx: - With 2.5-V V<sub>CC</sub> from 1.8 V to 2.5 V. - With 3.3-V V<sub>CC</sub> from 1.8 V or 2.5 V to 3.3 V. - With 5-V V<sub>CC</sub> From 2.5 V or 3.3 V to 5 V. #### 9.2 Functional Block Diagram Product Folder Links: SN74LV4T125 Submit Documentation Feedback #### 9.3 Feature Description This part is a single supply buffer that is capable up or down translation. The output will equal $V_{CC}$ while the input can vary from 1.2 V to 5.5 V. #### Up Translation Mode: - 1.2 V to 1.8 V at 1.8-V V<sub>CC</sub> - 1.5 V to 2.5 V at 2.5-V V<sub>CC</sub> - 1.8 V to 3.3 V at 3.3-V V<sub>CC</sub> - 3.3 V to 5.0 V at 5.0-V V<sub>CC</sub> #### Down Translation Mode: - 3.3 V to 1.8 V at 1.8-V V<sub>CC</sub> - 3.3 V to 2.5 V at 2.5-V V<sub>CC</sub> - 5.0 V to 3.3 V at 3.3-V V<sub>CC</sub> #### 9.4 Device Functional Modes This device performs the function of a buffer where input logic level equals the output logic level, while providing buffering and drive to the output. The SN74LV4T125 device will also translate voltages up or down while performing this function. Table 1. Function Table (Each Buffer) | INPL | INPUTS | | | | | | |------|--------|---|--|--|--|--| | ŌĒ | Α | Υ | | | | | | L | Н | Н | | | | | | L | L | L | | | | | | Н | Χ | Z | | | | | Table 2. Supply $V_{CC} = 3.3 \text{ V}$ | INPI<br>(Lower Le | OUTPUT<br>(V <sub>CC</sub> CMOS) | | | | | |-----------------------|----------------------------------|-----------------------|--|--|--| | Α | A B | | | | | | V <sub>IH</sub> (min) | V <sub>OH</sub> (min) = 2.9 V | | | | | | V <sub>IL</sub> (max) | ) = 0.8 V | $V_{OL}(max) = 0.2 V$ | | | | ### 10 Applications and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 10.1 Application Information Based upon the lower-threshold circuit design of the LVxT family, the LVxT family also supports level translation. For level translation up and down, the LVxT family requires only a single power supply. Standard Logic Mode 1.8V, 3.3V ### 10.2 Typical Application Figure 3. Switching Thresholds for 1.8 V to 3.3 V Translation Submit Documentation Feedback ### **Typical Application (continued)** #### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. The input threshold levels are lowered to allow for up translation. At 5 V the device has equivalent TTL input levels. #### 10.2.2 Detailed Design Procedure - 1. Recommended input conditions: - Rise time and fall time specifications. See (Δt/ΔV) in *Recommended Operating Conditions* table. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>II</sub>) in Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend output conditions: - Load currents should not exceed 35 mA per output and 70 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. ### 10.2.3 Application Curves # 11 Power Supply Recommendations The power supply can be any voltage between the Min and Max supply voltage rating located in the Recommended Operating Conditions. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu F$ is recommended. If there are multiple $V_{CC}$ pins, then 0.01 $\mu F$ or 0.022 $\mu F$ is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu F$ and 1 $\mu F$ are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ### 12 Layout #### 12.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 6 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ whichever make more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs so they also cannot float when disabled. #### 12.2 Layout Example Figure 6. Layout Diagram # 13 Device and Documentation Support ### 13.1 Documentation Support #### 13.1.1 Additional Product Selection | DEVICE | PACKAGE | DESCRIPTION | |-------------|---------------|------------------------------------------------| | SN74LV1T00 | DCK, DBV | 2-Input Positive-NAND Gate | | SN74LV1T02 | DCK, DBV | 2-Input Positive-NOR Gate | | SN74LV1T04 | DCK, DBV | Inverter Gate | | SN74LV1T08 | DCK, DBV | 2-Input Positive-AND Gate | | SN74LV1T34 | DCK, DBV, DRL | Single Buffer Gate | | SN74LV1T14 | DCK, DBV | Single Schmitt-Trigger Inverter Gate | | SN74LV1T32 | DCK, DBV | 2-Input Positive-OR Gate | | SN74LV1T86 | DCK, DBV | Single 2-Input Exclusive-Or Gate | | SN74LV1T125 | DCK, DBV, DRL | Single Buffer Gate with 3-state Output | | SN74LV1T126 | DCK, DBV, DRL | Single Buffer Gate with 3-state Output | | SN74LV4T125 | RGY, PW | Quadruple Bus Buffer Gate With 3-State Outputs | #### 13.2 Trademarks All trademarks are the property of their respective owners. #### 13.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ### 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | SN74LV4T125PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LV4T125 | Samples | | SN74LV4T125RGYR | ACTIVE | VQFN | RGY | 14 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LVT125 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 # PACKAGE MATERIALS INFORMATION www.ti.com 16-Oct-2020 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV4T125PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV4T125RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 16-Oct-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV4T125PWR | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV4T125RGYR | VQFN | RGY | 14 | 3000 | 853.0 | 449.0 | 35.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (S-PVQFN-N14) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-2/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (S-PVQFN-N14) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated