FEBRUARY 2005 REV. 1.0.1 #### GENERAL DESCRIPTION The XRT83L34 is a fully integrated Quad (four channel) long-haul and short-haul line interface unit for T1 (1.544Mbps) $100\Omega$ , E1 (2.048Mbps) $75\Omega$ or $120\Omega$ , or J1 $110\Omega$ applications. In long-haul applications the XRT83L34 accepts signals that have been attenuated from 0 to 36dB at 772kHz in T1 mode (equivalent of 0 to 6000 feet of cable loss) or 0 to 43dB at 1024kHz in E1 mode. In T1 applications, the XRT83L34 can generate five transmit pulse shapes to meet the short-haul Digital Cross-Connect (DSX-1) template requirements as well as for Channel Service Units (CSU) Line Build Out (LBO) filters of 0dB, -7.5dB -15dB and -22.5dB as required by FCC rules. It also provides programmable transmit pulse generators for each channel that can be used for output pulse shaping allowing performance improvement over a wide variety of conditions. The XRT83L34 provides both a parallel Host microprocessor interface as well as a Hardware mode for programming and control. Both the B8ZS and HDB3 encoding and decoding functions are selectable as well as AMI. An on-chip crystal-less jitter attenuator with a 32 or 64 bit FIFO can be placed either in the receive or the transmit path with loop bandwidths of less than 3Hz. The XRT83L34 provides a variety of loop-back and diagnostic features as well as transmit driver short circuit detection and receive loss of signal monitoring. It supports internal impedance matching for $75\Omega,\,100\Omega,\,110\Omega$ and $120\Omega$ for both transmitter and receiver. In the absence of the power supply, the transmit outputs and receive inputs are tri-stated allowing for redundancy applications. The chip includes an integrated programmable clock multiplier that can synthesize T1 or E1 master clocks from a variety of external clock sources. #### **APPLICATIONS** - T1 Digital Cross-Connects (DSX-1) - ISDN Primary Rate Interface - CSU/DSU E1/T1/J1 Interface - T1/E1/J1 LAN/WAN Routers - Public switching Systems and PBX Interfaces - T1/E1/J1 Multiplexer and Channel Banks #### Features (See Page 2) FIGURE 1. BLOCK DIAGRAM OF THE XRT83L34 T1/E1/J1 LIU (HOST MODE) FIGURE 2. BLOCK DIAGRAM OF THE XRT83L34 T1/E1/J1 LIU (HARDWARE MODE) #### **FEATURES** - Fully integrated four channel long-haul or short-haul transceivers for E1,T1 or J1 applications - Adaptive Receive Equalizer for up to 36dB cable attenuation - Programable Transmit Pulse Shaper for E1,T1 or J1 short-haul interfaces - Five fixed transmit pulse settings for T1 short-haul applications plus a fully programmable waveform generator for transmit output pulse shaping that can be used for both T1 and E1 modes. - Transmit Line Build-Outs (LBO) for T1 long-haul application from 0dB to -22.5dB in three 7.5dB steps - Selectable receiver sensitivity from 0 to 36dB cable loss for T1 @772kHz and 0 to 43dB for E1 @1024kHz - Receive monitor mode handles 0 to 29dB resistive attenuation along with 0 to 6dB of cable attenuation for E1 and 0 to 3dB of cable attenuation for T1 modes - Supports 75 $\Omega$ and 120 $\Omega$ (E1), 100 $\Omega$ (T1) and 110 $\Omega$ (J1) applications - Internal and/or external impedance matching for $75\Omega$ , $100\Omega$ , $110\Omega$ and $120\Omega$ - Tri-State transmit output and receive input capability for redundancy applications - Provides High Impedance for Tx and Rx during power off - Transmit return loss meets or exceeds ETSI 300-166 standard - On-chip digital clock recovery circuit for high input jitter tolerance - Crystal-less digital jitter attenuator with 32-bit or 64-bit FIFO selectable either in transmit or receive path - On-chip frequency multiplier generates T1 or E1 Master clocks from variety of external clock sources - High receiver interference immunity - On-chip transmit short-circuit protection and limiting, and driver fail monitor output (DMO) - Receive loss of signal (RLOS) output - On-chip HDB3/B8ZS/AMI encoder/decoder functions - QRSS pattern generator and detection for testing and monitoring - Error and Bipolar Violation Insertion and Detection - Receiver Line Attenuation Indication Output in 1dB steps - Network Loop-Code Detection for automatic Loop-Back Activation/Deactivation - Transmit All Ones (TAOS) and In-Band Network Loop Up and Down code generators - Supports Local Analog, Remote, Digital and Dual Loop-Back Modes - Meets or exceeds T1 and E1 short-haul and long-haul network access specifications in ITU G.703, G.775, G.736 and G.823; TR-TSY-000499; ANSI T1.403 and T1.408; ETSI 300-166 and AT&T Pub 62411 - Supports both Hardware and Host (parallel Microprocessor) interface for programming - Programmable Interrupt - Low power dissipation - Logic inputs accept either 3.3V or 5V levels - Single 3.3V Supply Operation - 128 pin TQFP package - -40°C to +85°C Temperature Range ## ORDERING INFORMATION | PART NUMBER | PACKAGE | OPERATING TEMPERATURE RANGE | |-------------|---------------------------------|-----------------------------| | XRT83L34IV | 128 Lead TQFP (14 x 20 x 1.4mm) | -40°C to +85°C | FIGURE 3. PIN OUT OF THE XRT83L34 # **TABLE OF CONTENTS** | GENERAL DESCRIPTION | 1 | |--------------------------------------------------------------------------------|----------| | APPLICATIONS | ′ | | Figure 1. Block Diagram of the XRT83L34 T1/E1/J1 LIU (Host Mode) | ' | | Figure 2. Block Diagram of the XRT83L34 T1/E1/J1 LIU (Hardware Mode) | | | FEATURES | | | ORDERING INFORMATION | 3 | | Figure 3. Pin Out of the XRT83L34 | 4 | | TABLE OF CONTENTS | 1 | | PIN DESCRIPTION BY FUNCTION | 5 | | RECEIVE SECTIONS | | | TRANSMITTER SECTIONS | | | MICROPROCESSOR INTERFACE | | | JITTER ATTENUATOR | | | CLOCK SYNTHESIZER | | | ALARM FUNCTION//REDUNDANCY SUPPORT | 2′ | | POWER AND GROUND | | | FUNCTIONAL DESCRIPTION | 26 | | MASTER CLOCK GENERATOR | | | Figure 4. Two Input Clock Source | | | Figure 5. One Input Clock Source | | | TABLE 1: MASTER CLOCK GENERATOR | | | RECEIVER | 27 | | RECEIVER INPUT | 27 | | RECEIVE MONITOR MODE | | | RECEIVER LOSS OF SIGNAL (RLOS) | | | Figure 6. Simplified Diagram of -15dB T1/E1 Short Haul Mode and RLOS Condition | 28 | | Figure 7. Simplified Diagram of -29dB T1/E1 Gain Mode and RLOS Condition | | | Figure 8. Simplified Diagram of -36dB T1/E1 Long Haul Mode and RLOS Condition | | | Figure 9. Simplified Diagram of Extended RLOS mode (E1 Only) | | | Receive HDB3/B8ZS Decoder | | | RECOVERED CLOCK (RCLK) SAMPLING EDGE | | | Figure 10. Receive Clock and Output Data Timing | | | JITTER ATTENUATOR | | | GAPPED CLOCK (JA MUST BE ENABLED IN THE TRANSMIT PATH) | | | TABLE 2: MAXIMUM GAP WIDTH FOR MULTIPLEXER/MAPPER APPLICATIONS | | | ARBITRARY PULSE GENERATOR FOR T1 AND E1 | | | Figure 11. Arbitrary Pulse Segment Assignment | | | TRANSMITTER | | | DIGITAL DATA FORMAT | | | TRANSMIT CLOCK (TCLK) SAMPLING EDGE | | | Figure 12. Transmit Clock and Input Data Timing | | | TRANSMIT HDB3/B8ZS ENCODER | | | TABLE 3: EXAMPLES OF HDB3 ENCODING | | | TABLE 4: EXAMPLES OF B8ZS ENCODING | | | TRANSMIT PULSE SHAPER & LINE BUILD OUT (LBO) CIRCUIT | | | TABLE 5: RECEIVE EQUALIZER CONTROL AND TRANSMIT LINE BUILD-OUT SETTINGS | | | TRANSMIT AND RECEIVE TERMINATIONS | | | | | | RECEIVER (CHANNELS 0 - 3) | ას<br>ვი | | | 50 | | TABLE 6: RECEIVE TERMINATION CONTROL | 30 | | TABLE 7: RECEIVE TERMINATIONS | | |-----------------------------------------------------------------------------------------|--------| | Figure 14. Simplified Diagram for T1 in the External Termination Mode (RXTSEL= 0) | 37 | | Figure 15. Simplified Diagram for E1 in External Termination Mode (RXTSEL= 0) | 38 | | TRANSMITTER (CHANNELS 0 - 3) | 38 | | Transmit Termination Mode | | | TABLE 8: TRANSMIT TERMINATION CONTROL | | | TABLE 9: TERMINATION SELECT CONTROL | | | External Transmit Termination Mode | | | TABLE 10: TRANSMIT TERMINATION CONTROL | | | TABLE 11: TRANSMIT TERMINATIONS | | | REDUNDANCY APPLICATIONS | | | TYPICAL REDUNDANCY SCHEMES | | | Figure 16. Simplified Block Diagram of the Transmit Section for 1:1 & 1+1 Redundancy | | | Figure 17. Simplified Block Diagram - Receive Section for 1:1 and 1+1 Redundancy | | | Figure 18. Simplified Block Diagram - Transmit Section for N+1 Redundancy | | | Figure 19. Simplified Block Diagram - Receive Section for N+1 Redundancy | | | PATTERN TRANSMIT AND DETECT FUNCTION | | | TABLE 12: PATTERN TRANSMISSION CONTROL | | | Transmit All Ones (TAOS) | | | NETWORK LOOP CODE DETECTION AND TRANSMISSION | | | TABLE 13: LOOP-CODE DETECTION CONTROL | | | TRANSMIT AND DETECT QUASI-RANDOM SIGNAL SOURCE (TDQRSS) | | | LOOP-BACK MODES | | | TABLE 14: LOOP-BACK CONTROL IN HARDWARE MODE | | | TABLE 15: LOOP-BACK CONTROL IN HOST MODE | | | Local Analog Loop-Back (ALOOP) | | | Figure 20. Local Analog Loop-back signal flow | | | REMOTE LOOP-BACK (RLOOP) | | | Figure 21. Remote Loop-back mode with jitter attenuator selected in receive path | | | Figure 22. Remote Loop-back mode with jitter attenuator selected in Transmit path | | | DIGITAL LOOP-BACK (DLOOP) | | | Figure 23. Digital Loop-back mode with jitter attenuator selected in Transmit path | | | Dual Loop-Back | | | Figure 24. Signal flow in Dual loop-back mode | | | THE MICROPROCESSOR INTERFACE | | | THE PINS OF THE MICROPROCESSOR INTERFACE | | | TABLE 16: MICROPROCESSOR INTERFACE SIGNAL DESCRIPTION | 49 | | OPERATING THE MICROPROCESSOR INTERFACE IN THE INTEL-ASYNCHRONOUS MODE | 52 | | TABLE 17: THE ROLES OF THE VARIOUS MICROPROCESSOR INTERFACE PINS, WHEN CONFIGURED | TO OP- | | ERATE IN THE INTEL-ASYNCHRONOUS MODE | 52 | | CONFIGURING THE MICROPROCESSOR INTERFACE TO OPERATE IN THE INTEL-ASYNCHRONOUS MODE | 53 | | THE INTEL-ASYNCHRONOUS READ CYCLE | | | Figure 25. Illlustration of an Intel-Asynchronous Mode Read Operation | 54 | | THE INTEL-ASYNCHRONOUS WRITE CYCLE | 54 | | Figure 26. Illustration of an Intel-Asynchronous Mode Write Operation | 55 | | OPERATING THE MICROPROCESSOR INTERFACE IN THE MOTOROLA-ASYNCHRONOUS MODE | 55 | | | 56 | | TABLE _, THE ROLES OF VARIOUS MICROPROCESSOR INTERFACE PINS, WHEN CONFIGURED TO OPERATE | IN THE | | MOTOROLA-ASYNCHRONOUS MODE | | | CONFIGURING THE MICROPROCESSOR INTERFACE TO OPERATE IN THE MOTOROLA-ASYNCHRONOUS MODE | 57 | | THE MOTOROLA-ASYNCHRONOUS READ-CYCLE: | | | Figure 27. Illlustration of a Motorola-Asynchronous Mode Read Operation | 58 | | THE MOTOROLA-ASYNCHRONOUS WRITE CYCLE | 58 | | Figure 28. Illustration of a Motorola-Asynchronous Write Operation | | | MICROPROCESSOR REGISTER TABLES | | | | | | TABLE 18: | MICROPROCESSOR REGISTER ADDRESS | 60 | |---------------------------|--------------------------------------------------------------|----| | TABLE 19: | MICROPROCESSOR REGISTER BIT DESCRIPTION | 60 | | MICROPROCESS | SOR REGISTER DESCRIPTIONS | 63 | | TABLE 20: | MICROPROCESSOR REGISTER #0, BIT DESCRIPTION | 63 | | TABLE 21: | MICROPROCESSOR REGISTER #1, BIT DESCRIPTION | 64 | | | MICROPROCESSOR REGISTER #2, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #3, BIT DESCRIPTION | | | <b>T</b> ABLE <b>24</b> : | MICROPROCESSOR REGISTER #4, BIT DESCRIPTION | 70 | | | MICROPROCESSOR REGISTER #5, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #6, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #7, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #8, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #9, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #10, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #11, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #12, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #13, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #14, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #15, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #64, BIT DESCRIPTION | | | | CT REGISTER | | | | Register 0x81h Sub Registers | | | | MICROPROCESSOR REGISTER #65, BIT DESCRIPTION | | | | MICROPROCESSOR REGISTER #66, BIT DESCRIPTION | | | | CHARACTERISTICS | | | | ABSOLUTE MAXIMUM RATINGS | | | | DC DIGITAL INPUT AND OUTPUT ELECTRICAL CHARACTERISTICS | | | | XRT83L34 Power Consumption | | | | E1 RECEIVER ELECTRICAL CHARACTERISTICS | | | | T1 RECEIVER ELECTRICAL CHARACTERISTICS | | | | E1 Transmit Return Loss Requirement | | | | E1 TRANSMITTER ELECTRICAL CHARACTERISTICS | | | | T1 TRANSMITTER ELECTRICAL CHARACTERISTICS | | | | ITU G.703 Pulse Template | | | | Transmit Pulse Mask Specification | | | | DSX-1 Pulse Template (normalized amplitude) | | | | DSX1 Interface Isolated pulse mask and corner points | | | | AC ELECTRICAL CHARACTERISTICS | | | | Transmit Clock and Input Data Timing | | | | Receive Clock and Output Data Timing | | | | SOR INTERFACE I/O TIMING | | | | terface Timing - Asynchronous | | | | Intel Asynchronous Programmed I/O Interface Timing | | | | ASYNCHRONOUS MODE 1 - INTEL 8051 AND 80188 INTERFACE TIMING | | | | la Asychronous Interface Timing | | | | Motorola 68K Asynchronous Programmed I/O Interface Timing | | | | ASYNCHRONOUS - MOTOROLA 68K - INTERFACE TIMING SPECIFICATION | | | | Microprocessor Interface Timing - Reset Pulse Width | | | • | FORMATION | | | | NSIONS - 14x20 MM, 128 PIN PACKAGE | | | | NOIONO 14720 WIN, 120 FIN FAORAGE | | | | | | ## PIN DESCRIPTION BY FUNCTION ## **RECEIVE SECTIONS** | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |------------------------------------------------------------------------------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RLOS_0<br>RLOS_1<br>RLOS_2<br>RLOS_3 | 4<br>28<br>75<br>99 | O | Receiver LOS (Loss of Signal) Defect Indicator Output for Channel _n This output pin indicates whether or not the Receive Section associated with Channel n (within the LIU device) is declaring the LOS defect condition, as depicted below. LOGIC LOW - Indicates that this particular channel is currently not declaring the LOS defect condition. LOGIC HIGH - Indicates that this particular channel is currently declaring the LOS defect condition. See "Receiver Loss of Signal (RLOS)" on page 28. | | RCLK_0<br>RCLK_1<br>RCLK_2<br>RCLK_3 | 5<br>27<br>76<br>98 | 0 | Receiver Clock Output for Channel _n The Receive Section (of a given channel within the XRT83L34 device) will update the RPOS_n and RNEG_n/LCV_n output pins upon either the rising or falling edge of this output clock signal (depending upon user configuration). | | RNEG_0/<br>LCV_0<br>RNEG_1/<br>LCV_1<br>RNEG_2/<br>LCV_2<br>RNEG_3/<br>LCV_3 | 6<br>26<br>77<br>97 | 0 | Receiver Negative-Polarity Data Output/Line Code Violation Indicator Output - Channel n: The exact function of this output pin depends upon whether the XRT83L34 device has been configured to operate in the Single-Rail or Dual-Rail Mode, as described below. Dual-Rail Mode Operation - Receive Negative-Polarity Data Output - RNEG_n: The Receive Section of Channel n will output the negative-polarity portion of the recovered incoming DS1/E1 data (from the remote terminal equipment) via this output pin. Each channel (within the XRT83L34 device) will update this incoming DS1/E1 data upon the "user-selected" edge of the RCLK_n output signal. The "Positive-Polarity Portion" of the recovered incoming DS1/E1 data will be output via the RPOS_n output pin. Single-Rail Mode Operation - Line Code Violation Indicator Output - LCV_n: The Receive Section of Channel n will pulse this output pin "high" (for one RCLK_n period) each time it detects a Line Code Violation within the incoming DS1/E1 line signal. Each channel (within the XRT83L34 device) will update this output pin upon the "user-selected" edge of the RCLK_n output signal. | | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |------------------------------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RPOS_0/<br>RDATA_0 | 7 | 0 | Receiver Positive-Polarity Data Output/Receive Data Output - Channel n: | | RPOS_1/<br>RDATA_1 | 25 | | The exact function of this output pin depends upon whether the XRT83L34 device has been configured to operate in the Single-Rail or Dual-Rail Mode as described below. | | RPOS_2/<br>RDATA_2 | 78 | | Dual-Rail Mode Operation - Receive Positive-Polarity Data Output Pin - RPOS_n: | | RPOS_3/<br>RDATA_3 | 96 | | The Receive Section of Channel n will output the positive-polarity portion of the Recovered incoming DS1/E1 data (from the remote terminal equipment) via this output pin. Each Channel (within the XRT83L34 device) will update the data (that is output via this output pin) upon the "user-selected" edge of the RCLK_n output clock signal. The "Negative-Portion" of this recovered incoming DS1/E1 data (from the remote terminal equipment) will be output via the corresponding RNEG_n output pin. Single-Rail Mode Operation - Receive Data Output Pin - RDATA_n If Channel n has been configured to operate in the Single-Rail Mode, then the entire incoming DS1/E1 data (that has been recovered by the Receive Section of Channel n) will be output via this output pin upon the "user-selected" edge of the RCLK_n output clock signal. | | RTIP_0<br>RTIP_1<br>RTIP_2<br>RTIP_3 | 9<br>23<br>80<br>94 | I | Receiver Differential Tip Positive Input for Channel _n: This input pin, along with the corresponding RRING_n input pin functions as the "Receive DS1/E1 Line Signal" for Channel n, within the XRT83L34 device. The user is expected to connect this signal and the corresponding RRING_n input signal to a 1:1 transformer. Whenever the RTIP_n/RRING_n input pins are receiving a positive-polarity pulse within the incoming DS1 or E1 line signal, then this input pin will be pulsed to a "higher-voltage" than that of the corresponding RRING_n input pin. Conversely, whenever the RTIP_n/RRING_n input pins are receiving a negative-polarity pulse within the incoming DS1 or E1 line signal, then this input pin will be pulsed to a "lower-voltage" than that of the corresponding RRING_n input pin. | | RRING_0<br>RRING_1<br>RRING_2<br>RRING_3 | 10<br>22<br>81<br>93 | I | Receiver Differential Ring Negative Input for Channel _n: This input pin, along with the corresponding RTIP_n input pin functions as the "Receive DS1/E1 Line Signal" for Channel n, within the XRT83L34 device. The user is expected to connect this signal and the corresponding RTIP_n input signal to a 1:1 transformer. Whenever the RTIP_n/RRING_n input pins are receiving a positive-polarity pulse within the incoming DS1 or E1 line signal, then this input pin will be pulsed to a "lower-voltage" than that of the corresponding RTIP_n input pin. Conversely, whenever the RTIP_n/RRING_n input pins are receiving a negative-polarity pulse within the incoming DS1 or E1 line signal, then this input pin will be pulsed to a "higher-voltage" than that of the corresponding RTIP_n input pin. | # REV. 1.0.1 QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |-------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RXMUTE | 73 | I | Receive Muting upon LOS Command Input/READY or DTACK Output: The exact function of this Input/Output pin depends upon whether the XRT83L34 device has been configured to operate in the HOST or Hardware Mode, as described below. | | | | | Hardware Mode Operation - Receive Muting upon LOS Command Input pin: | | | | | This input pin permits the user to enable or disable the "Muting upon LOS" feature within the XRT83L34 device. If the user enables the "Muting upon LOS" feature, then the Receive Section of each channel (within the XRT83L34 device) will automatically MUTE their own RPOS_n/RNEG_n output pins (e.g., force to ground) for the duration that they are declaring the LOS defect condition, as described below. | | | | | LOW - Disables the "Muting upon LOS" feature for all four (4) HIGH - Enables the "Muting upon LOS" feature. Notes: | | | | | 1. Internally pulled "Low" with $50k\Omega$ resistor. | | | | | In Hardware mode, all receive channels share the same RXMUTE control function. | | RDY_DTACK | 73 | 0 | HOST Mode Operation - Ready or DTACK Output See "Ready or DTACK Output/Receive Muting upon LOS Command Input pin:" on page 16. | | SIGNAL NAME | Pin# | Түре | | | D | ESCRIPTION | | |------------------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | RXRES0<br>RXRES1 | 108<br>109 | I | Receive External Resistor Control Pins - Hardware mode Receive External Resistor Control Pin 0 Receive External Resistor Control Pin 1 These pins are used to determine the value of the external Receive fixed resistor according to the following table: | | | | | | | | | | RXRES1 | RXRES0 | Required Fixed External<br>RX Resistor | | | | | | | 0 | 0 | No External Fixed Resistor | | | | | | | 0 | 1 | 240Ω | | | | | | | 1 | 0 | 210Ω | | | | | | | 1 | 1 | 150Ω | | | | | | NOTE: The | ese pins are | internally p | oulled "Low" with 50k $\Omega$ resistor. | | | RCLKE<br>μPTS1 | 106 | | The exact f device has described be Hardware RCLKE: This input p channel with the RPOS_ing edge or below. LOW - Con RNEG_n/LHIGH - Cor RNEG_n/LHOST Moc This pin is | function of to been configured all CV_n output light of the | the user to ration - Receive and RNEC our channeut pins upor four pin | roprocessor Type Select Input in depends upon whether the XR erate in the HOST or Hardware Inceive Clock Edge Select Input configure the Receive Section (orice) to update the data (that is or G_n/LCV_n output pins) upon eit in LK_n output clock signal, as dependent of the RPOS_n/RDATA in the falling edge of RCLK_n. | TR3L34 Mode, as pin - of each utput via ther the ris- oicted A_n and A_n and n # 1: occessor | | | | | RNEG_n/L<br>HOST Mod<br>This pin is<br>Type Sele<br>Edge Sele | CV_n outpute of the o | or pins upor<br>on - Microp<br>ect the micr<br>ns/Receiv<br>in:" on pag | n the falling edge of RCLK_n. rocessor Type Select Input pir oprocessor type. See "Micropro e Clock Edge Select/Transmi | n # | ## TRANSMITTER SECTIONS | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |------------------------------------------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCLKE<br>μPTS2 | 107 | I | Transmit Clock Edge - Hardware Mode With this pin set to a "High", transmit input data of all channels are sampled at the rising edge of TCLK_n. With this pin tied "Low", input data are sampled at the falling edge of TCLK_n. Microprocessor Type Select Input pin 2 - Host Mode This pin should be tied to GND. μPTS1(pin 106) selects the microprocessor type. See "Microprocessor Type Select Input Pins/Receive Clock Edge Select/Transmit Clock Edge Select Input Pin:" on page 17. Note: This pin is internally pulled "Low" with a 50kΩ resistor. | | TTIP_0 TTIP_1 TTIP_2 TTIP_3 | 13<br>19<br>84<br>90 | 0 | Transmitter Tip Output for Channel _n: This output pin, along with the corresponding TRING_n output pin, functions as the Transmit DS1/E1 Output signal drivers for the XRT83L34 device. The user is expected to connect this signal and the corresponding TRING_n output signal to a "1:2.45" step-up transformer. Whenever the Transmit Section of (a given channel within the XRT83L34 device) generates and transmits a "positive-polarity" pulse (onto the line), this output pin will be pulsed to a "higher-voltage" than its corresponding TRING_n output pins. Conversely, whenever the Transmit Section (of a given channel within the XRT83L34 device) generates and transmits a "negative-polarity" pulse (onto the line), then this output pin will be pulsed to a "lower-voltage" than that of the TRING_n output pin. Note: This output pin will be tri-stated whenever the user sets the "TxON" input pin (or bit-field) to "0". | | TRING_0<br>TRING_1<br>TRING_2<br>TRING_3 | 15<br>17<br>86<br>88 | O | Transmitter Ring Output for Channel _n: This output pin, along with the corresponding TTIP_n output pin, functions as the Transmit DS1/E1" output signal drivers for the XRT83L34 device. The user is expected to connect this signal and the corresponding TTIP_n output signal to a "1:2.45" step-up transformer. Whenever the Transmit Section (of a given channel, within the XRT83L34 device) generates and transmits a "positive-polarity" pulse (onto the line), this output pin will be pulsed to a "lower-voltage" than its corresponding TTIP_n output pin. Conversely, whenever the Transmit Section (of a given channel, within the XRT83L34 device) generates and transmits a "negative-polarity" pulse (onto the line) this output pin will be pulsed to a "higher-voltage" than that of the TTIP_n output pin. Note: This output pin will be tri-stated whenever the user sets the "TxON" input pin (or bit-field) to "0". | | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |-------------------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPOS_0/ | 2 | I | Transmit Positive-Polarity Data Input pin/Transmit Data Input pin: | | TDATA_0<br>TPOS_1/<br>TDATA_1 | 127 | | The exact function of this input pin depends upon whether the XRT83L34 device has been configured to operate in the Single-Rail or Dual-Mode, as described below. | | TPOS_2/ | 104 | | Dual-Rail Mode Operation - Transmit Positive-Polarity Data Output - TPOS_n: | | TDATA_2<br>TPOS_3/<br>TDATA_3 | 101 | | For Dual-Rail Applications, the System-Side Terminal Equipment should apply the "positive-polarity" portion of the outbound DS1/E1 data-stream to this input pin. Likewise, the System-Side Terminal Equipment should also apply the "negative-polarity" portion of the outbound DS1/E1 data-stream to the TNEG_n input pin. | | | | | The Transmit Section of Channel n will sample this input pin (along with TNEG_n) upon the "user-selected" edge of TCLK_n. The Transmit Section of Channel n will generate a "positive-polarity" pulse (via the outbound DS1/E1 line signal) anytime it samples this input pin at a logic "HIGH" level. The Transmit Section of Channel n will NOT generate a "positive-polarity" pulse (via the outbound DS1/E1 line signal) anytime it samples this input pin at a logic "LOW" level. | | | | | Single-Rail Mode Operation - Transmit Data Output - TDATA_n: For Single-Rail Applications, the System-Side Terminal Equipment should apply the entire "outbound" DS1/E1 data-stream to this input pin. The Transmit Section of Channel n will sample this input pin upon the "user-selected" edge of TCLK_n. In the Single-Rail Mode, the internal B8ZS/HDB3 Encoder will be enabled, and the Transmit Section of the Channel will generate and transmit "positive" and "negative-polarity" pulses within the outbound DS1/E1 line signal, based upon this "B8ZS/HDB3 Encoder. | | | | | <b>Note:</b> This pin is internally pulled "Low" with a $50 k\Omega$ resistor for each channels. | | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |--------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TNEG_0/ | 3 | I | Transmitter Negative-Polarity Data Input/Line Code Select Input: | | CODES_0 | | | The exact function of this input pin depends upon the following. | | TNEG_1/ | 126 | | • Whether the XRT83L34 device has been configured to operate in | | CODES_1 | | | the Single-Rail or Dual Mode | | TNEG_2/ | 105 | | • Whether the XRT83L34 device has been configure to operate in the | | CODES_2 | | | HOST or Hardware Mode, as described below | | TNEG_3/<br>CODES_3 | 100 | | Dual-Rail Mode Operation - Transmit Negative-Polarity Data Input - TNEG_n: | | | | | For Dual-Rail Applications, the System-Side Terminal Equipment should apply the "negative-polarity" portion of the outbound DS1/E1 data-stream to this input pin. Likewise, the System-Side Terminal Equipment should also apply the "positive-polarity" portion of the outbound DS1/E1 data-stream to the TPOS_n input pin. | | | | | The Transmit Section of Channel n will sample this input pin (along with TPOS_n) upon the "user-selected" edge of TCLK_n. The Transmit Section of Channel n will generate a "negative-polarity" pulse (via the outbound DS1/E1 line signal) anytime it samples this input pin at a logic "HIGH" level. The Transmit Section of Channel n will NOT generate a "negative-polarity" pulse (via the outbound DS1/E1 line signal) anytime it samples this input pin at a logic LOW" level. | | | | | Single-Rail Mode Operation - Line Code Select Input/NO FUNCTION: | | | | | If the XRT83L34 device has been configured to operate in the Single-Rail Mode, then the exact function of this input pin depends upon whether the chip has been configured to operate in the HOST or Hardware Mode, as described below. | | | | | HOST Mode Operation - NO FUNCTION: | | | | | If the XRT83L34 device has been configured to operate in both the HOST Mode, and Single-Rail Modes, then this input pin has no function. Since this input pin has an internal pull-down resistor, the user can either leave this pin floating, or he/she can tie this pin to GND. | | | | | Hardware Mode Operation - Line Code Select Input pin - CODES_n: | | | | | If the XRT83L34 device has been configured to operate in both the Hardware and Single-Rail Modes, then this input pin permits the user to configure a given channel to enable or disable the HDB3/B8ZS Encoder and Decoder blocks as described below. | | | | | If the user enables the HDB3/B8ZS Encoder and Decoder blocks then the Channel will support the HDB3 line code (for E1 applications) and the B8ZS line code (for T1 applications). | | | | | If the user disables the HDB3/B8ZS Encoder and Decoder blocks, then the Channel will support the AMI line code (for either T1 and E1 applications). | | | | | LOW - Enables the HDB3/B8ZS Encoder and Decoder blocks within Channel n. | | | | | HIGH - Disables the HDB3/B8ZS Encoder and Decoder blocks within Channel n. | | | | | <b>Note:</b> Internally pulled "Low" with a $50k\Omega$ resistor for channel _n | | SIGNAL NAME | Pin# | ТҮРЕ | DESCRIPTION | |-----------------------------------------------------|----------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCLK_0<br>TCLK_1<br>TCLK_2<br>TCLK_3 | 1<br>128<br>103<br>102 | I | Transmit Line Clock Input - Channel n: The Transmit Section of Channel n will use this input pin to sample and latch the data that is present on the "TPOS_n/TDATA_n" and "TNEG_n" input pins. This input clock signal also functions as the timing source for the "Transmit Direction" signal within the Channel. For T1 Applications, the user is expected to apply a 1.544MHz clock signal to this input pin. Similarly, for E1 Applications, the user is expected to apply a 2.048MHz clock signal to this input pin. Note: Internally pulled "Low" with a 50kΩ resistor for all channels. | | TAOS_0 TAOS_1 TAOS_2 TAOS_3 WR_R/W RD_DS ALE_AS CS | 69<br>70<br>71<br>72<br>69<br>70<br>71<br>72 | I | Transmit All Ones Command Input - Channel n: (Hardware Mode ONLY) The exact function of these input pins depend upon whether the XRT83L34 device has been configured to operate in the HOST or Hardware Modes, as described below. Hardware Mode Operation - Transmit All Ones Command Input - Channel n - TAOS_n: These input pins permits the user to command a given Channel to transmit an "Unframed, All Ones" pattern (via the outbound DS1/E1 line signal) to the remote terminal equipment. Setting this pin to the logic "HIGH" level configures the Transmit Section (of the corresponding channel) to transmit an Unframed, All Ones pattern via the outbound DS1/E1 line signal. Setting this pin to the logic "LOW" level, configures the Transmit Section (of the corresponding channel) to transmit normal traffic via the outbound DS1/E1 line signal. Host Mode Operation: These pins act as various microprocessor functions. See "Microprocessor Interface" on page 13. Note: These pins are internally pulled "Low" with a 50kΩ resistor. | | TXON_0 TXON_1 TXON_2 TXON_3 | 122<br>123<br>124<br>125 | I | Transmitter Turn On for Channel _0 Hardware mode Setting this pin "High" turns on the Transmit Section of Channel _0 and has no control of the Channel_0 receiver. When TXON_0 = "0" then TTIP_0 and TRING_0 driver outputs will be tri-stated. Note: In Hardware mode only, all receiver channels will be turned on upon power-up and there is no provision to power them off. The receive channels can only be independently powered on or off in Host mode. In Host mode The TXON_n bits in the channel control registers turn each channel Transmit section ON or OFF. However, control of the on/off function can be transferred to the Hardware pins by setting the TXONCTL bit (bit 6) to "1" in the register at address hex 0x42. Transmitter Turn On for Channel _1 Transmitter Turn On for Channel _2 Transmitter Turn On for Channel _3 Note: Internally pulled "Low" with a 50kΩ resistor for all channels. | ## **MICROPROCESSOR INTERFACE** | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |-------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HW_HOST | 68 | | HOST/HARDWARE Mode Control Input pin: This pin permits the user to configure the XRT83L34 device to operate in either the HOST or the Hardware Mode. If the user configures the XRT83L34 device to operate in the HOST Mode, then the Microprocessor Interface block will become active and virtually all configuration settings (within the XRT83L34 device) will be achieved by writing values into the on-chip registers (via the Microprocessor Interface). If the user configures the XRT83L34 device to operate in the Hardware Mode, then the Microprocessor Interface block will be disabled, and all configuration settings (within the XRT83L34 device) will be achieved by setting various input pins to logic HIGH or LOW settings. LOGIC LOW - Configures the XRT83L34 device to operate in the HOST Mode. LOGIC HIGH or FLOATING - Configures the XRT83L34 device to operate in the Hardware Mode. | | WR_R/W | 69 | | Write Strobe/Read-Write Operation Identifier/Transmit All Ones Input Pin - Channel 0: The exact function of this input pin depends upon whether the XRT83L34 device has been configured to operate in the HOST or the Hardware Mode, as described below. HOST Mode Operation - Write Strobe/Read-Write Operation Identifier: Assuming that the XRT83L34 device has been configured to operate in the Host Mode, then the exact function of the this input pin depends upon which mode the Microprocessor Interface has been configured to operate in, as described below. Intel-Asynchronous Mode - WR* - Write Strobe Input pin: If the Microprocessor Interface is configured to operate in the Intel-Asynchronous Mode, then this input pin functions as the WR* (Active-Low WRITE Strobe) input signal from the Microprocessor. Once this active-low signal is asserted, then the input buffers (associated with the Bi-Direction Data bus pins, D[7:0]) will be enabled. The Microprocessor Interface will latch the contents on the Bi-Directional Data Bus (into the "target" register or address location, within the XRT83L34) upon the rising edge of this input pin. Motorola-Asynchronous Mode - R/W* - Read/Write Operation Identification Input pin: If the Microprocessor Interface is operating in the "Motorola-Asynchronous" Mode, then this pin is functionally equivalent to the R/W* input pin. In the Motorola-Asynchronous Mode, a READ operation occurs if this pin is held at a logic "1", coincident to a falling edge of the RD/DS* (Data Strobe) input pin. Similarly, a WRITE operation occurs if this input is at a logic "0", coincident to a falling edge of the RD/DS* (Data Strobe) input pin. | | TAOS_0 | 69 | | Hardware Mode Operation - Transmit All "Ones" Channel_0 - Hardware Mode See "Transmit All Ones Command Input - Channel n: (Hardware Mode ONLY)" on page 12. Note: Internally pulled "Low" with a 50kΩ resistor. | | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |-------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RD_DS | 70 | I | Read Strobe/Data Strobe/Transmit All Ones Command Input - Channel 1: | | | | | The exact function of this input pin depends upon whether the XRT83L34 device has been configure to operate in the HOST or Hardware Mode, as described below. | | | | | HOST Mode Operation - READ Strobe/Data Strobe Input: | | | | | The exact function of this input pin depends upon which mode the Microprocessor Interface has been configured to operate in, as described below. | | | | | Intel-Asynchronous Mode - RD* - READ Strobe Input: | | | | | If the MIcroprocessor Interface is operating in the Intel-Asynchronous Mode, then this input pin will function as the RD* (Active Low READ Strobe) input signal from the Microprocessor. Once this active-low signal is asserted, then the XRT83L34 device will place the contents of the addressed register on the Microprocessor Interface Bi-Directional Data Bus (D[7:0]). When this signal is negated, then the Bi-Directional Data Bus will be tri-stated. | | | | | Motorola-Asynchronous Mode - DS* - Data Strobe Input: | | | | | If the Microprocessor Interface is operating in the Motorola-Asynchronous Mode, then this input pin will function as the DS* (Data Strobe) input signal . | | TAOS_1 | 70 | | Hardware Mode Operation - Transmit All One Command Input - Channel 1: | | | | | See "Transmit All Ones Command Input - Channel n: (Hardware Mode ONLY)" on page 12. | | | | | <b>Note:</b> Internally pulled "Low" with a $50k\Omega$ resistor. | | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |-------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALE_AS | 71 | I | Address Latch Enable/Address Strobe/Transmit All Ones Input - Channel 2: The exact function of this input pin depend upon whether the XRT83L34 device has been configured to operate in the HOST or Hardware Mode, as described below. | | TAOS_2 | 71 | | HOST Mode Operation - Address Latch Enable/Address Strobe Input Pin: The exact function of this input pin depends upon which mode the Microprocessor Interface has been configured to operate in, as described below. | | | | | Intel-Asynchronous Mode - ALE - Address Latch Enable: If the Microprocessor Interface (of the XRT83L34 device) has been configured to operate in the Intel-Asynchronous Mode, then this active-high input pin is used to latch the address (present at the Microprocessor Interface Address Bus pins (A[6:0]) into the XRT83L34 Microprocessor Interface bloc and to indicate the start of a READ or WRITE cycle. | | | | | Pulling this input pin "high" enables the input bus drivers for the Address Bus Input pins (A[6:0]). The contents of the Address Bus will be latched into the XRT83L34 Microprocessor Interface circuitry, upon the falling edge of this input signal. Motorola Asynchronous Mode - AS* - Address Strobe Input: | | | | | If the Microprocessor Interface has been configured to operate in the Motor-<br>ola-Asynchronous Mode, then pulling this input pin "LOW enables the "input"<br>bus drivers for the Address Bus Input pins. | | | | | During each READ or WRITE operation, the user is expected to drive this input pin "LOW" after (or around the time that) he/she has places the address (of the "target" register) onto the Address Bus pins (A[6:0]). The user is then expected to hold this input pin "LOW" for the remainder of the READ or WRITE cycle. | | | | | <b>NOTE:</b> It is permissible to tie the ALE_AS* and CS* input pins together Read and Write operations will be performed properly if ALE_AS is driven "LOW" coincident to whenever CS* is also driven "LOW". | | | | | Hardware Mode Operation - Transmit All "Ones" Channel_2 - Hardware Mode | | | | | See "Transmit All Ones Command Input - Channel n: (Hardware Mode ONLY)" on page 12. | | | | | <b>Note:</b> Internally pulled "Low" with a 50kΩ resistor. | | CS | 72 | I | Chip Select Input/Transmit All Ones Input - Channel 3: The exact function of this input pin depends upon whether the XRT83L34 | | TAOS_3 | 72 | | device has been configured to operate in the HOST or Hardware Mode, as described below. | | | | | HOST Mode Operation - Chip Select Input pin: | | | | | The user must assert this active-low signal in order to select the Microprocessor Interface for READ and WRITE operations between the Microprocessor and the XRT83L34 on-chip registers. | | | | | Hardware Mode Operation - Transmit All Ones Input - Channel 3: | | | | | See "Transmit All Ones Command Input - Channel n: (Hardware Mode ONLY)" on page 12. | | | | | <b>Note:</b> Internally pulled "Low" with a $50k\Omega$ resistor. | | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |-------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RDY_DTACK | 73 | 0 | Ready or DTACK Output/Receive Muting upon LOS Command Input pin: | | | | | The exact function of this input pin depends upon whether the XRT83L34 device has been configured to operate in the HOST or Hardware Mode, as described below. | | RXMUTE | 73 | | HOST Mode Operation - READY or DTACK Output Pin: | | RAMOTE | 73 | ' | The exact function of this input pin depends upon which mode the Microprocessor Interface has been configured to operate in, as described below. | | | | | Intel-Asynchronous Mode - RDY* - Ready Output: | | | | | If the Microprocessor Interface has been configured to operate in the Intel-<br>Asynchronous Mode, then this output pin will function as the "active-low"<br>READY output. | | | | | During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic low level, ONLY when it (the Microprocessor Interface) is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor has determined that this input pin has toggled to the logic "low" level, then it is now safe for it to move on and execute the next READ or WRITE cycle. | | | | | If (during a READ or WRITE cycle) the Microprocessor Interface block is holding this output pin at a logic "high" level, then the Microprocessor is expected to extend this READ or WRITE cycle, until it detects this output pin being toggled to the logic low level. | | | | | Motorola-Asynchronous Mode - DTACK* - Data Transfer Acknowledge Output: | | | | | If the Microprocessor interface has been configured to operate in the Motor-<br>ola-Asynchronous Mode, then this output pin will function as the "active-low"<br>DTACK output. | | | | | During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic low level, ONLY when it (the Microprocessor Interface) is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor Interface has determined that this input pin has toggled to the logic "low" level, then it is now safe for it to move on and execute the next READ or WRITE cycle. | | | | | If (during a READ or WRITE cycle) the Microprocessor Interface block is holding this output pin at a logic "HIGH" level, then the Microprocessor is expected to extend this READ or WRITE cycle, until it detects this output pin being toggled to the logic "LOW" level. | | | | | Receive Muting - Hardware mode | | | | | See "Receive Muting upon LOS Command Input/READY or DTACK Output:" on page 7. | | | | | <b>Note:</b> Internally pulled "Low" with a 50k $\Omega$ resistor. | | SIGNAL NAME | Pin# | TYPE | DESCRIPTION | | | | |----------------|------------|---------------------------------------------------------------------|---------------------------------------------|--------------|----------------------------------------------------------------------------------|----------| | μPTS1<br>μPTS2 | 106<br>107 | I | Microprocessor Type<br>Transmit Clock Edge | | out Pins/Receive Clock Edge Select | / | | μι 102 | 107 | | The exact function of t | hese input | pins depends upon whether the XRT8 | | | | | | device has been configured described below. | gured to op | erate in the HOST or Hardware Mode | , as | | | | HOST Mode Operation - Microprocessor Type Select Input B μPTS[2:1]: | | | | | | | | | These two input pins p | | ser to configure the Microprocessor In | ter- | | | | | face to operate in either | | lowing modes. | | | | | | Intel-Asynchronou | | - d- | | | | | | Motorola-Asynchia The relationship between | | | | | | | | | | tings of these input pins and the corre-<br>ce configuration is presented below. | | | | | | μPTS2 | μPTS1 | μР Туре | | | | | | 0 | 0 | Intel Asynchronous Mode | | | | | | 0 | 1 | Motorola Asynchronous Mode | | | | | | the Motorola A | Asynchrond | | ous or | | RCLKE | 106 | | = | | ceive Clock Edge Select Input pin: | | | | | | pin:" on page 8. | Eage Sei | ect/Microprocessor Type Select In | put | | TCLKE | 107 | | | ration - Tra | ansmit Clock Edge Select Input pin: | | | TOLKE | 107 | | See "Transmit Clock | Edge - H | ardware Mode" on page 9. | | | | | | Note: These pins are | internally | pulled "Low" with a 50k $\Omega$ resistor. | | | D[7] | 42 | I/O | Bi-Directional Data B | us Pins/Lo | oop-back Control Input Pins - D[7:0] | <b>:</b> | | D[6] | 43 | | | | output pins depends upon whether the | | | D[5] | 44 | | Mode, as described be | | gured to operate in the HOST or Hard | ware | | D[4] | 45<br>46 | | | | ectional Data Bus Input/Output Pins | | | D[3]<br>D[2]/ | 46<br>47 | | (Microprocessor Inte | | • • | | | D[2]/ | 48 | | • | | receive data over the bi-directional da | | | D[0]/ | 49 | | | | or performs a READ or WRITE operation of the XRT83L34 device. | on | | LOOP1_0 | 42 | | Hardware Mode Oper | ration - Lo | op-back Control pin, Bits | | | LOOP0_0 | 43 | | [1:0]_Channel_n - Ha | | • | | | LOOP1_1 | 44 | | = = | | Back mode is selected per channel. S | ee | | LOOP0_1 | 45 | | "Loop-Back Control | Pins - Ha | rdware Mode:" on page 22. | | | LOOP1_2 | 46 | | Note: Internally pulle | d "Low" wit | h a 50k $\Omega$ resistor. | | | LOOP0_2 | 47 | | | | | | | LOOP1_3 | 48 | | | | | | | LOOP0_3 | 49 | | | | | | | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |-------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[6] | 57 | ı | Address Bus Input Pins/Jitter Attenuator Select Input Pins/Equalizer Control Input pins: | | A[5] | 58 | | The exact function of these input pins depends upon whether the XRT83L34 | | A[4] | 59 | | device has been configured to operate in the HOST or Hardware Mode, as | | A[3] | 60 | | described below. | | A[2] | 61 | | HOST Mode Operation - Address Bus Input Pins - A[6:0]: | | A[1] | 62 | | These pins permits the Microprocessor to identity on-chip registers (within | | A[0] | 63 | | the XRT83L34 device0 whenever it performs READ and WRITE operations with the XRT83L34 device. | | JASEL1 | 57 | | Microprocessor Interface Address Bus[6] | | JASEL0 | 58 | | Microprocessor Interface Address Bus[5] | | | | | Microprocessor Interface Address Bus[4] | | | | | Microprocessor Interface Address Bus[3] | | EQC4 | 59 | | Microprocessor Interface Address Bus[2] | | EQC3 | 60 | | Microprocessor Interface Address Bus[1] | | EQC2 | 61 | | Microprocessor Interface Address Bus[0] | | EQC1 | 62 | | Jitter Attenuator Select Pins - Hardware Mode | | EQC0 | 63 | | Jitter Attenuator select pin 1 | | | | | Jitter Attenuator select pin 0 | | | | | See "Jitter Attenuator" on page 19. | | | | | Equalizer Control Pins - Hardware Mode | | | | | Equalizer Control Input pin 4 | | | | | Equalizer Control Input pin 3 | | | | | Equalizer Control Input pin 2 | | | | | Equalizer Control Input pin 1 | | | | | Equalizer Control Input pin 0 | | | | | Pins EQC[4:0] select the Receive Equalizer and Transmitter Line Build Out. See "Alarm Function//Redundancy Support" on page 21. | | | | | <b>N</b> ote: Internally pulled "Low" with a 50kΩ resistor. | | INT | 119 | I | Interrupt Output - Host Mode | | | | | This pin goes "Low" to indicate an alarm condition has occurred within the device. Interrupt generation can be globally disabled by setting the GIE bit to "0" in the command control register. | | TRATIO | 119 | | Transmitter Transformer Ratio Select - Hardware mode | | 110,1110 | | | The function of this pin is to select the transmitter transformer ratio. See "Alarm Function//Redundancy Support" on page 21. | | | | | <b>Note:</b> This pin is an open drain output and requires an external $10k\Omega$ pullup resistor. | ## **JITTER ATTENUATOR** | SIGNAL NAME | Pin# | TYPE | | DESCRIPTION | | | | | |------------------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|----|------|-----------| | JASEL0<br>JASEL1 | 58<br>57 | I | Jitter Attenuator Select Pins - Hardware Mode Jitter Attenuator select pin 0 Jitter Attenuator select pin 1 JASEL[1:0] pins are used to place the jitter attenuator in the transmit path, the receive path or to disable it. | | | | | | | | | | JA BW | | | | W Hz | FIFO Size | | | | | JASEL1 | JASEL0 | JA Path | T1 | E1 | FIFO Size | | | | | 0 | 0 | Disabled | | | | | | | | 0 | 1 | Transmit | 3 | 10 | 32/32 | | | | | 1 | 0 | Receive | 3 | 10 | 32/32 | | | | | 1 | 1 | Receive | 3 | 1.5 | 64/64 | | A[6]<br>A[5] | 57<br>58 | | Microprocessor Address Bits A[6:5] -Host Mode See "Address Bus Input Pins/Jitter Attenuator Select Input Pins/ Equalizer Control Input pins:" on page 18. Note: Internally pulled "Low" with a 50kΩ resistor. | | | | | | ## **CLOCK SYNTHESIZER** | SIGNAL NAME | Pin# | Түре | DESCRIPTION | | | | | | | |-------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--------------|-------------------|--------------------------------|-----------------| | MCLKE1 | 32 | I | E1 Master | Clock In | put | | | | | | | | | A 2.048MH<br>cycle of 40 | | | | | ın ±50ppm a | ind a duty | | | | | In systems that have only one master clock source available (E1 or T clock should be connected to both MCLKE1 and MCLKT1 inputs for operation. | | | | | | | | | | | <b>N</b> OTES:<br>1. A | ll channel | s of the XI | RT83L34 r | nust be op | erated at the | e same clock | | | | | | | T1, E1 or | | • | | | | | | | 2. Ir | nternally p | ulled "Low | " with a 50 | $k\Omega$ resisto | r. | | | CLKSEL0 | 37 | I | Clock Sele | ect inputs | for Maste | er Clock S | ynthesize | er - Hardwar | e mode | | CLKSEL1 | 38 | | | | | | | | thesizer that | | CLKSEL2 | 39 | | | | | | rom an ac | curate exterr | nal clock | | | | | source acc | _ | | - | ad from th | a atata of E | 2014-01 | | | | | | | | | | e state of E0<br>alizer Contro | | | | | | · · | | = | | = | d the master | | | | | | PLL is con | | | | | s. See regis | | | | | | 1000001. | | | | | | | | | | | MCLKE1<br>(kHz) | MCLKT1<br>(kHz) | CLKSEL2 | CLKSEL1 | CLKSEL0 | MCLKRATE | CLKOUT<br>(KHz) | | | | | 2048 | 2048 | 0 | 0 | 0 | 0 | 2048 | | | | | 2048 | 2048 | 0 | 0 | 0 | 1 | 1544 | | | | | 2048 | 1544 | 0 | 0 | 0 | 0 | 2048 | | | | | 1544 | 1544 | 0 | 0 | 1 | 1 | 1544 | | | | | 1544 | 1544 | 0 | 0 | 1 | 0 | 2048 | | | | | 2048 | 1544 | 0 | 0 | 1 | 1 | 1544 | | | | | 8 | X | 0 | 1 | 0 | 0 | 2048 | | | | | 8 | Х | 0 | 1 | 0 | 1 | 1544 | | | | | 16 | Х | 0 | 1 | 1 | 0 | 2048 | | | | | 16 | Х | 0 | 1 | 1 | 1 | 1544 | | | | | 56 | Х | 1 | 0 | 0 | 0 | 2048 | | | | | 56 | Х | 1 | 0 | 0 | 1 | 1544 | | | | | 64 | X | 1 | 0 | 1 | 0 | 2048 | | | | | 64 | X | 1 | 0 | 1 | 1 | 1544 | | | | | 128 | X | 1 | 1 | 0 | 0 | 2048 | | | | | 128 | X | 1 | 1 | 0 | 1 | 1544 | | | | | 256 | X | 1 | 1 | 1 | 0 | 2048 | | | | | 256 | X | 1 | 1 | 1 | 1 | 1544 | | | | | NOTE: The | ese pins a | re internali | ly pulled "L | ow" with a | $150$ k $\Omega$ resist | tor. | # REV. 1.0.1 QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR | SIGNAL NAME | Pin# | Түре | DESCRIPTION | | | |-------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | MCLKT1 | 33 | I | T1 Master Clock Input | | | | | | | This signal is an independent 1.544MHz clock for T1 systems with required accuracy of better than ±50ppm and duty cycle of 40% to 60%. MCLKT1 input is used in the T1 mode. | | | | | | | Notes: | | | | | | | All channels of the XRT83L34 must be operated at the same clock rate, either T1, E1 or J1. | | | | | | | See pin 32 description for further explanation for the usage of this pin. | | | | | | | 3. Internally pulled "Low" with a 50k $\Omega$ resistor. | | | | MCLKOUT | 36 | 0 | Synthesized Master Clock Output | | | | | | | This signal is the output of the Master Clock Synthesizer PLL which is at T1 or E1 rate based upon the mode of operation. | | | ## ALARM FUNCTION//REDUNDANCY SUPPORT | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |----------------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GAUGE | 87 | I | Twisted Pair Cable Wire Gauge Select - Hardware mode Connect this pin "High" to select 26 Gauge wire. Connect this pin "Low" to select 22 and 24 gauge wire for all channels. Note: Internally pulled "Low" with a 50kΩ resistor. | | DMO_0 DMO_1 DMO_2 DMO_3 | 64<br>65<br>66<br>67 | 0 | Driver Failure Monitor Channel _0 This pin transitions "High" if a short circuit condition is detected in the transmit driver of Channel _0, or no transmit output pulse is detected for more than 128 TCLK_0 cycles. Driver Failure Monitor Channel _1 Driver Failure Monitor Channel _2 Driver Failure Monitor Channel _3 | | ATAOS | 50 | I | Automatic Transmit "All Ones" Pattern - Hardware Mode Only: A "High" level on this pin enables the automatic transmission of an "All Ones" AMI pattern from the transmitter of any channel that the receiver of that channel has detected an LOS condition. A "Low" level on this pin disables this function. Note: All channels share the same ATAOS input control function. Microprocessor Clock Input - Host Mode This pin should be tied to GND for asynchronous microprocessor modes. Note: This pin is internally pulled "Low" for asynchronous microprocessor interface when no clock is present. | | SIGNAL NAME | Pin# | Түре | | | DESCRIPTION | | |--------------------------------------------------------------------------------------|----------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------|--| | TRATIO<br>INT | 119 | 0 | Transmitter Transformer Ratio Select - Hardware Mode In external termination mode (TXSEL = 0), setting this pin "High" selects a transformer ratio of 1:2 for the transmitter. A "Low" on this pin sets the transmitter transformer ratio to 1:2.45. In the internal termination mode the transmitter transformer ratio is permanently set to 1:2 and the state of this pin is ignored. Interrupt Output - Host Mode This pin is asserted "Low" to indicate an alarm condition. See "Microprocessor Interface" on page 13. Note: This pin is an open drain output and requires an external 10kΩ pullup resistor. | | | | | RESET | 121 | I | Hardware Reset (Active "Low") When this pin is tied "Low" for more than 10μs, the device is put in the reset state. Pulling RESET and ICT pins "Low" simultaneously will put the chip in factory test mode. This condition should not be permitted during normal operation. Note: Internally pulled "High" with a 50kΩ resistor. | | | | | SR/DR | 16 | I | Single-Rail/Dual-Rail Data Format Connect this pin "Low" to select transmit and receive data format in Dual-rail mode. In this mode, HDB3 or B8ZS encoder and decoder are not available. Connect this pin "High" to select single-rail data format. Note: Internally pulled "Low" with a 50kΩ resistor. | | | | | LOOP1_0<br>LOOP0_0<br>LOOP1_1<br>LOOP0_1<br>LOOP1_2<br>LOOP0_2<br>LOOP1_3<br>LOOP0_3 | 42<br>43<br>44<br>45<br>46<br>47<br>48<br>49 | I/O | Loop-Back Control Pins - Hardware Mode: Loop-back control pin 1 - Channel _0 Loop-back control pin 0 - Channel _1 Loop-back control pin 0 - Channel _1 Loop-back control pin 1 - Channel _2 Loop-back control pin 0 - Channel _2 Loop-back control pin 0 - Channel _3 Loop-back control pin 0 - Channel _3 | | | | | | | | LOOP1_n | LOOP0_n | MODE | | | | | | 0 | 0 | Normal Mode No Loop-back Channel_n | | | | | | 0 | 1 | Local Loop-Back Channel_n | | | | | | 1 | 0 | Remote Loop-Back Channel_n | | | | | | 1 | 1 | Digital Loop-Back Channel_n | | | D[7] D[6] D[5] D[4] D[3] D[2] D[1] D[0] | 42<br>43<br>44<br>45<br>46<br>47<br>48<br>49 | | These pins are Bus Pins/Loop | microprocesso<br>p-back Contr | or data bus pins. See "Bi-Directional Data of Input Pins - D[7:0]:" on page 17. Cally pulled "Low" with a 50kΩ resistor. | | | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |--------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EQC4 | 59 | I | Equalizer Control Input 4 - Hardware Mode This pin together with EQC[3:0] are used for controlling the transmit pulse shaping, transmit line build-out (LBO), receive monitoring and also to select T1, E1 or J1 Modes of operation. See Table 4 for description of Transmit | | | | | Equalizer Control bits. | | EQC3 | 60 | | Equalizer Control Input 3 | | EQC2 | 61 | | Equalizer Control Input 2 | | EQC1 | 62 | | Equalizer Control Input 1 Equalizer Control Input 0 | | EQC0 | 63 | | Notes: | | | | | In <b>Hardware mode</b> all transmit channels share the same pulse setting controls function. | | A[4] | 59 | | All channels of an XRT83L34 must operate at the same clock rate, either the T1, E1 or J1 modes. | | A[3]<br>A[2] | 60<br>61 | | Microprocessor Address bits [4:0] - Host Mode | | A[1] | 62 | | See "Address Bus Input Pins/Jitter Attenuator Select Input Pins/ | | A[0] | 63 | | Equalizer Control Input pins:" on page 18. | | 1-7 | | | <b>NOTE:</b> Internally pulled "Low" with a $50k\Omega$ resistor for all channels. | | RXTSEL | 110 | I | Receiver Termination Select In Hardware mode, when this pin is "Low" the receive line termination is determined only by the external resistor. When "High", the receive termination is realized by internal resistors or the combination of internal and external resistors. These conditions are described in the table below. Note: In Hardware mode all channels share the same RXTSEL control function. | | | | | RXTSEL RX Termination | | | | | 0 External | | | | | 1 Internal | | | | | In <b>Host mode</b> , the RXTSEL_n bits in the channel control registers determines if the receiver termination is external or internal. However the function of RXTSEL can be transferred to the Hardware pin by setting the TERCNTL bit (bit 4) to "1" in the register 66 address hex 0x42. <b>Note:</b> Internally pulled "Low" with a 50kΩ resistor. | | TXTSEL | 111 | I | Transmit Termination Select - Hardware Mode | | | | | When this pin is "Low" the transmit line termination is determined only by an external resistor. When "High", the transmit termination is realized only by the internal resistor. | | | | | TXTSEL TX Termination | | | | | 0 External | | | | | 1 Internal | | | | | Notes: | | | | | 1. This pin is internally pulled "Low" with a $50k\Omega$ resistor. | | | | | 2. In <b>Hardware Mode</b> all channels share the same TXTSEL control | | | | | function. | | | | | | | SIGNAL NAME | PIN# | Түре | DESCRIPTION | | | |--------------------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TERSEL0<br>TERSEL1 | 113<br>112 | I | Termination Impedance Select pin 0 Termination Impedance Select pin 1 In the Hardware mode and in the internal termination mode (TXTSEL="1" and RXTSEL="1"), TERSEL[1:0] control the transmit and receive termination impedance according to the following table. | | | | | | | TERSEL1 TERSEL0 Termination | | | | | | | 0 0 100Ω | | | | | | | 0 1 110Ω | | | | | | | 1 0 75Ω | | | | | | | 1 1 120Ω | | | | | | | In the <b>internal termination mode</b> , the receiver termination of each receiver is realized completely by internal resistors or by the combination of internal and one fixed external resistor (see description of RXRES[1:0] pins). In the <b>internal termination mode</b> the transformer ratio of 1:2 and 1:1 is required for transmitter and receiver respectively with the transmitter output AC coupled to the transformer. <b>Notes:</b> 1. This pin is internally pulled "Low" with a 50kΩ resistor. 2. In <b>Hardware Mode</b> all channels share the same TERSEL control function. | | | | ICT | 120 | I | In-Circuit Testing (active "Low"): When this pin is tied "Low", all output pins are forced to a "High" impedance state for in-circuit testing. Pulling RESET and ICT pins "Low" simultaneously will put the chip in factory test mode. For normal operation, the user should either leave this input pin "floating" or pull it to a logic "HIGH" level. Note: Internally pulled "High" with a 50kΩ resistor. | | | ## **POWER AND GROUND** | SIGNAL NAME | Pin# | Түре | DESCRIPTION | |-------------|------|------|--------------------------------------------------------------------| | TGND_0 | 12 | *** | Transmitter Analog Ground for Channel _0 | | TGND_1 | 20 | | Transmitter Analog Ground for Channel _1 | | TGND_2 | 83 | | Transmitter Analog Ground for Channel _2 | | TGND_3 | 91 | | Transmitter Analog Ground for Channel _3 | | TVDD_0 | 14 | *** | Transmitter Analog Positive Supply (3.3V ± 5%) for Channel _0 | | TVDD_1 | 18 | | Transmitter Analog Positive Supply (3.3V ± 5%) for Channel _1 | | TVDD_2 | 85 | | Transmitter Analog Positive Supply (3.3V ± 5%) for Channel _2 | | TVDD_3 | 89 | | Transmitter Analog Positive Supply (3.3V ± 5%) for Channel _3 | | RVDD_0 | 8 | **** | Receiver Analog Positive Supply (3.3V± 5%) for Channel _0 | | RVDD_1 | 24 | | Receiver Analog Positive Supply (3.3V± 5%) for Channel _1 | | RVDD_2 | 79 | | Receiver Analog Positive Supply (3.3V± 5%) for Channel _2 | | RVDD_3 | 95 | | Receiver Analog Positive Supply (3.3V± 5%) for Channel _3 | | RGND_0 | 11 | **** | Receiver Analog Ground for Channel _0 | | RGND_1 | 21 | | Receiver Analog Ground for Channel _1 | | RGND_2 | 82 | | Receiver Analog Ground for Channel _2 | | RGND_3 | 92 | | Receiver Analog Ground for Channel _3 | | VDDPLL_1 | 30 | **** | Analog Positive Supply for Master Clock Synthesizer PLL (3.3V± 5%) | | VDDPLL_2 | 31 | | Analog Positive Supply for Master Clock Synthesizer PLL (3.3V± 5%) | | AVDD | 40 | | Analog Positive Supply (3.3V± 5%) | | GNDPLL_1 | 34 | **** | Analog Ground for Master Clock Synthesizer PLL | | GNDPLL_2 | 35 | | Analog Ground for Master Clock Synthesizer PLL | | AGND | 41 | | Analog Ground | | DVDD | 29 | **** | Digital Positive Supply (3.3V± 5%) | | DVDD | 51 | | Digital Positive Supply (3.3V± 5%) | | DVDD | 52 | | Digital Positive Supply (3.3V± 5%) | | DVDD | 53 | | Digital Positive Supply (3.3V± 5%) | | DVDD | 115 | | Digital Positive Supply (3.3V± 5%) | | DVDD | 116 | | Digital Positive Supply (3.3V± 5%) | | DGND | 54 | *** | Digital Ground | | DGND | 55 | | Digital Ground | | DGND | 56 | | Digital Ground | | DGND | 74 | | Digital Ground | | GND | 114 | | Ground | | DGND | 117 | | Digital Ground | | DGND | 118 | | Digital Ground | #### **FUNCTIONAL DESCRIPTION** The XRT83L34 is a fully integrated four-channel long-haul and short-haul transceiver intended for T1, J1 or E1 systems. Simplified block diagrams of the device are shown in Figure 1, **Host** mode and Figure 2, **Hardware** mode. The XRT83L34 can receive signals that have been attenuated from 0 to 36dB at 772kHz (0 to 6000 feet cable loss) for T1 and from 0 to 43dB at 1024kHz for E1 systems. In T1 applications, the XRT83L34 can generate five transmit pulse shapes to meet the short-haul Digital Cross-connect (DSX-1) template requirement as well as four CSU Line Build-Out (LBO) filters of 0dB, -7.5dB, -15dB and -22.5dB as required by FCC rules. It also provides programmable transmit output pulse generators for each channel that can be used for output pulse shaping allowing performance improvement over a wide variety of conditions. The operation and configuration of the XRT83L34 can be controlled through a parallel microprocessor **Host** interface or, by **Hardware** control. #### **MASTER CLOCK GENERATOR** Using a variety of external clock sources, the on-chip frequency synthesizer generates the T1 (1.544MHz) or E1 (2.048MHz) master clocks necessary for the transmit pulse shaping and receive clock recovery circuit. There are two master clock inputs MCLKE1 and MCLKT1. In systems where both T1 and E1 master clocks are available these clocks can be connected to the respective pins. All channels of a given XRT83L34 must be operated at the same clock rate, either T1, E1 or J1 modes. In systems that have only one master clock source available (E1 or T1), that clock should be connected to both MCLKE1 and MCLKT1 inputs for proper operation. T1 or E1 master clocks can be generated from 8kHz, 16kHz, 56kHz, 64kHz, 128kHz and 256kHz external clocks under the control of CLKSEL[2:0] inputs according to Table 1. **Note:** EQC[4:0] determine the T1/E1 operating mode. See Table 5 for details. FIGURE 4. TWO INPUT CLOCK SOURCE FIGURE 5. ONE INPUT CLOCK SOURCE 1544 | MCLKE1<br>ĸHz | MCLKT1<br>ĸHz | CLKSEL2 | CLKSEL1 | CLKSEL0 | MCLKRATE | MASTER CLOCK<br>KHZ | |---------------|---------------|---------|---------|---------|----------|---------------------| | 2048 | 2048 | 0 | 0 | 0 | 0 | 2048 | | 2048 | 2048 | 0 | 0 | 0 | 1 | 1544 | | 2048 | 1544 | 0 | 0 | 0 | 0 | 2048 | | 1544 | 1544 | 0 | 0 | 1 | 1 | 1544 | | 1544 | 1544 | 0 | 0 | 1 | 0 | 2048 | | 2048 | 1544 | 0 | 0 | 1 | 1 | 1544 | | 8 | х | 0 | 1 | 0 | 0 | 2048 | | 8 | Х | 0 | 1 | 0 | 1 | 1544 | | 16 | х | 0 | 1 | 1 | 0 | 2048 | | 16 | Х | 0 | 1 | 1 | 1 | 1544 | | 56 | х | 1 | 0 | 0 | 0 | 2048 | | 56 | х | 1 | 0 | 0 | 1 | 1544 | | 64 | х | 1 | 0 | 1 | 0 | 2048 | | 64 | х | 1 | 0 | 1 | 1 | 1544 | | 128 | х | 1 | 1 | 0 | 0 | 2048 | | 128 | х | 1 | 1 | 0 | 1 | 1544 | | 256 | х | 1 | 1 | 1 | 0 | 2048 | TABLE 1: MASTER CLOCK GENERATOR In **Host** mode the programming is achieved through the corresponding interface control bits, the state of the CLKSEL[2:0] control bits and the state of the MCLKRATE interface control bit. #### **RECEIVER** 256 #### **RECEIVER INPUT** At the receiver input, a cable attenuated AMI signal can be coupled to the receiver through a capacitor or a 1:1 transformer. The input signal is first applied to a selective equalizer for signal conditioning. The maximum equalizer gain is up to 36dB for T1 and 43dB for E1 modes. The equalized signal is subsequently applied to a peak detector which in turn controls the equalizer settings and the data slicer. The slicer threshold for both E1 and T1 is typically set at 50% of the peak amplitude at the equalizer output. After the slicers, the digital representation of the AMI signals are applied to the clock and data recovery circuit. The recovered data subsequently goes through the jitter attenuator and decoder (if selected) for HDB3 or B8ZS decoding before being applied to the RPOS\_n/RDATA\_n and RNEG\_n/LCV\_n pins. Clock recovery is accomplished by a digital phase-locked loop (DPLL) which does not require any external components and can tolerate high levels of input jitter that meets or exceeds the ITU-G.823 and TR-TSY000499 standards. In **Hardware** mode only, all receive channels are turned on upon power-up and are always on. In **Host** mode, each receiver channel can be individually turned on or off with the respective channel RXON\_n bit. See "Microprocessor Register #0, Bit Description" on page 63. #### **RECEIVE MONITOR MODE** In applications where Monitor mode is desired, the equalizer can be configured in a gain mode which handles input signals attenuated resistively up to 29dB, along with 0 to 6dB cable attenuation for both T1 and E1 applications, refer to Table 5 for details. This feature is available in both **Hardware** and **Host** modes. #### **RECEIVER LOSS OF SIGNAL (RLOS)** For compatibility with ITU G.775 requirements, the RLOS monitoring function is implemented using both analog and digital detection schemes. If the analog RLOS condition occurs, a digital detector is activated to count for 32 consecutive zeros in E1 (4096 bits in Extended Los mode, EXLOS = "1") or 175 consecutive zeros in T1 before RLOS is asserted. RLOS is cleared when the input signal rises +3dB (built in hysteresis) above the point at which it was declared and meets 12.5% ones density of 4 ones in a 32 bit window, with no more than 16 consecutive zeros for E1. In T1 mode, RLOS is cleared when the input signal rises +3dB (built in hysteresis) above the point at which it was declared and contains 16 ones in a 128 bit window with no more than 100 consecutive zeros in the data stream. When loss of signal occurs, RLOS register indication and register status will change. If the RLOS register enable is set high (enabled), the alarm will trigger an interrupt causing the interrupt pin (INT) to go low. Once the alarm status register has been read, it will automatically reset upon read (RUR), and the INT pin will return high. ### **Analog RLOS** #### Setting the Receiver Inputs to -15dB T1/E1 Short Haul Mode By setting the receiver inputs to -15dB T1/E1 short haul mode, the equalizer will detect the incoming amplitude and make adjustments by adding gain up to a maximum of +15dB normalizing the T1/E1 input signal. **Note:** This is the only setting that refers to cable loss (frequency), not flat loss (resistive). Once the T1/E1 input signal has been normalized to 0dB by adding the maximum gain (+15dB), the receiver will declare RLOS if the signal is attenuated by an additional -9dB. The total cable loss at RLOS declaration is typically -24dB (-15dB + -9dB). A 3dB hysteresis was designed so that transients will not trigger the RLOS to clear. Therefore, the RLOS will typically clear at a total cable attenuation of -21dB. See Figure 6 for a simplified diagram. Normalized up to +15dB Max Clear LOS Declare LOS Declare LOS Clear LOS Normalized up to +15dB Max Normalized up to +15dB Max FIGURE 6. SIMPLIFIED DIAGRAM OF -15dB T1/E1 SHORT HAUL MODE AND RLOS CONDITION #### Setting the Receiver Inputs to -29dB T1/E1 Gain Mode By setting the receiver inputs to -29dB T1/E1 gain mode, the equalizer will detect the incoming amplitude and make adjustments by adding gain up to a maximum of +29dB normalizing the T1/E1 input signal. **Note:** This is the only setting that refers to flat loss (resistive). All other modes refer to cable loss (frequency). Once the T1/E1 input signal has been normalized to 0dB by adding the maximum gain (+29dB), the receiver will declare RLOS if the signal is attenuated by an additional -9dB. The total cable loss at RLOS declaration is typically -38dB (-29dB + -9dB). A 3dB hysteresis was designed so that transients will not trigger the RLOS to clear. Therefore, the RLOS will typically clear at a total flat loss of -35dB. See Figure 7 for a simplified diagram. FIGURE 7. SIMPLIFIED DIAGRAM OF -29dB T1/E1 GAIN MODE AND RLOS CONDITION #### Setting the Receiver Inputs to -36dB T1/E1 Long Haul Mode By setting the receiver inputs to -36dB T1/E1 long haul mode, the equalizer will detect the incoming amplitude and make adjustments by adding gain up to a maximum of +36dB normalizing the T1 input signal. This setting refers to cable loss (frequency), not flat loss (resistive). Once the T1/E1 input signal has been normalized to 0dB by adding the maximum gain (+36dB), the receiver will declare RLOS if the signal is attenuated by an additional -9dB. The total cable loss at RLOS declaration is typically -45dB (-36dB + -9dB). A 3dB hysteresis was designed so that transients will not trigger the RLOS to clear. Therefore, the RLOS will typically clear at a total cable attenuation of -42dB. See Figure 8 for a simplified diagram. FIGURE 8. SIMPLIFIED DIAGRAM OF -36dB T1/E1 LONG HAUL MODE AND RLOS CONDITION #### E1 Extended RLOS #### E1: Setting the Receiver Inputs to Extended RLOS By setting the receiver inputs to extended RLOS, the equalizer will detect the incoming amplitude and make adjustments by adding gain up to a maximum of +43dB normalizing the E1 input signal. This setting refers to cable loss (frequency), not flat loss (resistive). Once the E1 input signal has been normalized to 0dB by adding the maximum gain (+43dB), the receiver will declare RLOS if the signal is attenuated by an additional -9dB. The total cable loss at RLOS declaration is typically -52dB (-43dB + -9dB). A 3dB hysteresis was designed so that transients will not trigger the RLOS to clear. Therefore, the RLOS will typically clear at a total cable attenuation of -49dB. See Figure 9 for a simplified diagram. FIGURE 9. SIMPLIFIED DIAGRAM OF EXTENDED RLOS MODE (E1 ONLY) #### **RECEIVE HDB3/B8ZS DECODER** The Decoder function is available in both **Hardware** and **Host** modes on a per channel basis by controlling the TNEG\_n/CODES\_n pin or the CODES\_n interface bit. The decoder function is only active in single-rail Mode. When selected, receive data in this mode will be decoded according to HDB3 rules for E1 and B8ZS for T1 systems. Bipolar violations that do not conform to the coding scheme will be reported as Line Code Violation at the RNEG\_n/LCV\_n pin of each channel. The length of the LCV pulse is one RCLK cycle for each code violation. In E1mode only, an excessive number of zeros in the receive data stream is also reported as an error at the same output pin. If AMI decoding is selected in single rail mode, every bipolar violation in the receive data stream will be reported as an error at the RNEG n/LCV n pin. #### RECOVERED CLOCK (RCLK) SAMPLING EDGE This feature is available in both **Hardware** and **Host** modes on a global basis. In **Host** mode, the sampling edge of RCLK output can be changed through the interface control bit RCLKE. If a "1" is written in the RCLKE interface bit, receive data output at RPOS\_n/RDATA\_n and RNEG\_n/LCV\_n are updated on the falling edge of RCLK for all eight channels. Writing a "0" to the RCLKE register, updates the receive data on the rising edge of RCLK. In **Hardware** mode the same feature is available under the control of the RCLKE pin. FIGURE 10. RECEIVE CLOCK AND OUTPUT DATA TIMING #### JITTER ATTENUATOR #### REV. 1.0.1 QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR To reduce phase and frequency jitter in the recovered clock, the jitter attenuator can be placed in the receive signal path. The jitter attenuator uses a data FIFO (First In First Out) with a programmable depth that can vary between 2x32 and 2x64. The jitter attenuator can also be placed in the transmit signal path or disabled altogether depending upon system requirements. The jitter attenuator, other than using the master clock as reference, requires no external components. With the jitter attenuator selected, the typical throughput delay from input to output is 16 bits for 32 bit FIFO size or 32 bits for 64 bit FIFO size. When the read and write pointers of the FIFO in the jitter attenuator are within two bits of over-flowing or under-flowing, the bandwidth of the jitter attenuator is widened to track the short term input jitter, thereby avoiding data corruption. When this situation occurs, the jitter attenuator will not attenuate input jitter until the read/write pointer's position is outside the two bits window. Under normal condition, the jitter transfer characteristic meets the narrow bandwidth requirement as specified in ITU- G.736, ITU- I.431 and AT&T Pub 62411 standards. In T1 mode the Jitter Attenuator Bandwidth is always set to 3Hz. In E1 mode, the bandwidth can be reduced through the JABW control signal. When JABW is set "High" the bandwidth of the jitter attenuator is reduced from 10Hz to 1.5Hz. Under this condition the FIFO length is automatically set to 64 bits and the 32 bits FIFO length will not be available in this mode. Jitter attenuator controls are available on a per channel basis in the **Host** mode and on a global basis in the **Hardware** mode. #### **GAPPED CLOCK (JA MUST BE ENABLED IN THE TRANSMIT PATH)** The XRT83L34 LIU is ideal for multiplexer or mapper applications where the network data crosses multiple timing domains. As the higher data rates are de-multiplexed down to T1 or E1 data, stuffing bits are removed which can leave gaps in the incoming data stream. If the jitter attenuator is enabled in the transmit path, the 32-Bit or 64-Bit FIFO is used to smooth the gapped clock into a steady T1 or E1 output. The maximum gap width of the 8-Channel LIU is shown in Table 2. TABLE 2: MAXIMUM GAP WIDTH FOR MULTIPLEXER/MAPPER APPLICATIONS | FIFO DEPTH | MAXIMUM GAP WIDTH | | |------------|-------------------|--| | 32-Bit | 20 UI | | | 64-Bit | 50 UI | | Note: If the LIU is used in a loop timing system, the jitter attenuator should be enabled in the receive path. #### ARBITRARY PULSE GENERATOR FOR T1 AND E1 The arbitrary pulse generator divides the pulse into eight individual segments. Each segment is set by a 7-Bit binary word by programming the appropriate channel register. This allows the system designer to set the overshoot, amplitude, and undershoot for a unique line build out. The MSB (bit 7) is a sign-bit. If the sign-bit is set to "1", the segment will move in a positive direction relative to a flat line (zero) condition. If this sign-bit is set to "0", the segment will move in a negative direction relative to a flat line condition. A pulse with numbered segments is shown in Figure 11. FIGURE 11. ARBITRARY PULSE SEGMENT ASSIGNMENT **Note:** By default, the arbitrary segments are programmed to 0x00h. The transmitter outputs will result in an all zero pattern to the line. ## **TRANSMITTER** #### **DIGITAL DATA FORMAT** Both the transmitter and receiver can be configured to operate in dual or single-rail data formats. This feature is available under both **Hardware** and **Host** control modes, on a global basis. The dual or single-rail data format is determined by the state of the SR/DR pin in **Hardware** mode or SR/DR interface bit in the **Host** mode. In single-rail mode, transmit clock and NRZ data are applied to TCLK\_n and TPOS\_n/TDATA\_n pins respectively. In single-rail and **Hardware** mode the TNEG\_n/CODES\_n input can be used as the CODES function. With TNEG\_n/CODES\_n tied "Low", HDB3 or B8ZS encoding and decoding are enabled for E1 and T1 modes respectively. With TNEG\_n/CODES\_n tied "High", the AMI coding scheme is selected. In both dual or single-rail modes of operations, the transmitter converts digital input data to a bipolar format before being transmitted to the line. #### TRANSMIT CLOCK (TCLK) SAMPLING EDGE Serial transmit data at TPOS\_n/TDATA\_n and TNEG\_n/CODES\_n are clocked into the XRT83L34 under the synchronization of TCLK\_n. With a "0" written to the TCLKE interface bit, or by pulling the TCLKE pin "Low", input data is sampled on the falling edge of TCLK\_n. The sampling edge is inverted with a "1" written to TCLKE interface bit, or by connecting the TCLKE pin "High". FIGURE 12. TRANSMIT CLOCK AND INPUT DATA TIMING #### TRANSMIT HDB3/B8ZS ENCODER The Encoder function is available in both **Hardware** and **Host** modes on a per channel basis by controlling the TNEG\_n/CODES\_n pin or CODES interface bit. The encoder is only available in single-rail mode. In E1 mode and with HDB3 encoding selected, any sequence with four or more consecutive zeros in the input serial data from TPOS\_n/TDATA\_n, will be removed and replaced with 000V or B00V, where "B" indicates a pulse conforming with the bipolar rule and "V" representing a pulse violating the rule. An example of HDB3 Encoding is shown in Table 3. In a T1 system, an input data sequence with eight or more consecutive zeros will be removed and replaced using the B8ZS encoding rule. An example of Bipolar with 8 Zero Substitution (B8ZS) encoding scheme is shown in Table 4. Writing a "1" into the CODES\_n interface bit or connecting the TNEG\_n/CODES\_n pin to a "High" level selects the AMI coding for both E1 or T1 systems. TABLE 3: EXAMPLES OF HDB3 ENCODING | | NUMBER OF PULSE BEFORE NEXT 4 ZEROS | NEXT 4 BITS | |--------------|-------------------------------------|-------------| | Input | | 0000 | | HDB3 (case1) | odd | 000V | | HDB3 (case2) | even | B00V | TABLE 4: EXAMPLES OF B8ZS ENCODING | Case 1 | PRECEDING PULSE | NEXT 8 BITS | |------------|-----------------|-------------| | Input | + | 00000000 | | B8ZS | | 000VB0VB | | AMI Output | + | 000+ -0- + | | | | | | Case 2 | | | | Input | - | 00000000 | | B8ZS | | 000VB0VB | | AMI Output | - | 000- +0+ - | #### **DRIVER FAILURE MONITOR (DMO)** ## QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.0.1 The driver monitor circuit is used to detect transmit driver failure by monitoring the activities at TTIP and TRING outputs. Driver failure may be caused by a short circuit in the primary transformer or system problems at the transmit input. If the transmitter of a channel has no output for more than 128 clock cycles, the corresponding DMO pin goes "High" and remains "High" until a valid transmit pulse is detected. In **Host** mode, the failure of the transmit channel is reported in the corresponding interface bit. If the DMOIE bit is also enabled, any transition on the DMO interface bit will generate an interrupt. The driver failure monitor is supported in both **Hardware** and **Host** modes on a per channel basis. ## TRANSMIT PULSE SHAPER & LINE BUILD OUT (LBO) CIRCUIT The transmit pulse shaper circuit uses the high speed clock from the Master timing generator to control the shape and width of the transmitted pulse. The internal high-speed timing generator eliminates the need for a tightly controlled transmit clock (TCLK) duty cycle. With the jitter attenuator not in the transmit path, the transmit output will generate no more than 0.025Unit Interval (UI) peak-to-peak jitter. In **Hardware** mode, the state of the A[4:0]/EQC[4:0] pins determine the transmit pulse shape for all eight channels. In **Host** mode transmit pulse shape can be controlled on a per channel basis using the interface bits EQC[4:0]. The chip supports five fixed transmit pulse settings for T1 Short-haul applications plus a fully programmable waveform generator for arbitrary transmit output pulse shapes. Transmit Line Build-Outs for T1 long-haul application are supported from 0dB to -22.5dB in three 7.5dB steps. The choice of the transmit pulse shape and LBO under the control of the interface bits are summarized in Table 5. For CSU LBO transmit pulse design information, refer to ANSI T1.403-1993 Network-to-Customer Installation specification, Annex-E. **Note:** EQC[4:0] determine the T1/E1 operating mode of the XRT83L34. When EQC4 = "1" and EQC3 = "1", the XRT83L34 is in the E1 mode, otherwise it is in the T1/J1 mode. TABLE 5: RECEIVE EQUALIZER CONTROL AND TRANSMIT LINE BUILD-OUT SETTINGS | EQC4 | EQC3 | EQC2 | EQC1 | EQC0 | E1/T1 MODE & RECEIVE<br>SENSITIVITY | TRANSMIT LBO | CABLE | CODING | |------|------|------|------|------|-------------------------------------|--------------------|----------|--------| | 0 | 0 | 0 | 0 | 0 | T1 Long Haul/36dB | 0dB | 100Ω/ TP | B8ZS | | 0 | 0 | 0 | 0 | 1 | T1 Long Haul/36dB | -7.5dB | 100Ω/ TP | B8ZS | | 0 | 0 | 0 | 1 | 0 | T1 Long Haul/36dB | -15dB | 100Ω/ TP | B8ZS | | 0 | 0 | 0 | 1 | 1 | T1 Long Haul/36dB | -22.5dB | 100Ω/ TP | B8ZS | | | • | | | • | | | | | | 0 | 0 | 1 | 0 | 0 | T1 Long Haul/45dB | 0dB | 100Ω/ TP | B8ZS | | 0 | 0 | 1 | 0 | 1 | T1 Long Haul/45dB | -7.5dB | 100Ω/ TP | B8ZS | | 0 | 0 | 1 | 1 | 0 | T1 Long Haul/45dB | -15dB | 100Ω/ TP | B8ZS | | 0 | 0 | 1 | 1 | 1 | T1 Long Haul/45dB | -22.5dB | 100Ω/ TP | B8ZS | | | | | | | | | | | | 0 | 1 | 0 | 0 | 0 | T1 Short Haul/15dB | 0-133 ft./ 0.6dB | 100Ω/ TP | B8ZS | | 0 | 1 | 0 | 0 | 1 | T1 Short Haul/15dB | 133-266 ft./ 1.2dB | 100Ω/ TP | B8ZS | | 0 | 1 | 0 | 1 | 0 | T1 Short Haul/15dB | 266-399 ft./ 1.8dB | 100Ω/ TP | B8ZS | | 0 | 1 | 0 | 1 | 1 | T1 Short Haul/15dB | 399-533 ft./ 2.4dB | 100Ω/ TP | B8ZS | | 0 | 1 | 1 | 0 | 0 | T1 Short Haul/15dB | 533-655 ft./ 3.0dB | 100Ω/ TP | B8ZS | | 0 | 1 | 1 | 0 | 1 | T1 Short Haul/15dB | Arbitrary Pulse | 100Ω/ TP | B8ZS | | | | | | | • | | | | ## TABLE 5: RECEIVE EQUALIZER CONTROL AND TRANSMIT LINE BUILD-OUT SETTINGS | EQC4 | EQC3 | EQC2 | EQC1 | EQC0 | E1/T1 MODE & RECEIVE<br>SENSITIVITY | TRANSMIT LBO | CABLE | CODING | |------|------|------|------|------|-------------------------------------|--------------------|----------|--------| | 0 | 1 | 1 | 1 | 0 | T1 Gain Mode/29dB | 0-133 ft./ 0.6dB | 100Ω/ TP | B8ZS | | 0 | 1 | 1 | 1 | 1 | T1 Gain Mode/29dB | 133-266 ft./ 1.2dB | 100Ω/ TP | B8ZS | | 1 | 0 | 0 | 0 | 0 | T1 Gain Mode/29dB | 266-399 ft./ 1.8dB | 100Ω/ TP | B8ZS | | 1 | 0 | 0 | 0 | 1 | T1 Gain Mode/29dB | 399-533 ft./ 2.4dB | 100Ω/ TP | B8ZS | | 1 | 0 | 0 | 1 | 0 | T1 Gain Mode/29dB | 533-655 ft./ 3.0dB | 100Ω/ TP | B8ZS | | 1 | 0 | 0 | 1 | 1 | T1 Gain Mode/29dB | Arbitrary Pulse | 100Ω/ TP | B8ZS | | | | | | | | | | | | 1 | 0 | 1 | 0 | 0 | T1 Gain Mode/29dB | 0dB | 100Ω/ TP | B8ZS | | 1 | 0 | 1 | 0 | 1 | T1 Gain Mode/29dB | -7.5dB | 100Ω/ TP | B8ZS | | 1 | 0 | 1 | 1 | 0 | T1 Gain Mode/29dB | -15dB | 100Ω/ TP | B8ZS | | 1 | 0 | 1 | 1 | 1 | T1 Gain Mode/29dB | -22.5dB | 100Ω/ TP | B8ZS | | | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | E1 Long Haul/36dB | ITU G.703 | 75Ω Coax | HDB3 | | 1 | 1 | 0 | 0 | 1 | E1 Long Haul/36dB | ITU G.703 | 120Ω TP | HDB3 | | | | | | | | | | | | 1 | 1 | 0 | 1 | 0 | E1 Long Haul/43dB | ITU G.703 | 75Ω Coax | HDB3 | | 1 | 1 | 0 | 1 | 1 | E1 Long Haul/43dB | ITU G.703 | 120Ω TP | HDB3 | | | | | | | | | | | | 1 | 1 | 1 | 0 | 0 | E1 Short Haul | ITU G.703 | 75Ω Coax | HDB3 | | 1 | 1 | 1 | 0 | 1 | E1 Short Haul | ITU G.703 | 120Ω TP | HDB3 | | | | | | | | | | | | 1 | 1 | 1 | 1 | 0 | E1 Gain Mode | ITU G.703 | 75Ω Coax | HDB3 | | 1 | 1 | 1 | 1 | 1 | E1 Gain Mode | ITU G.703 | 120Ω TP | HDB3 | ## QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.0.1 ## TRANSMIT AND RECEIVE TERMINATIONS The XRT83L34 is a versatile LIU that can be programmed to use one Bill of Materials (BOM) for worldwide applications for T1, J1 and E1. For specific applications the internal terminations can be disabled to allow the use of existing components and/or designs. ## **RECEIVER (CHANNELS 0 - 3)** #### INTERNAL RECEIVE TERMINATION MODE In Hardware mode, RXTSEL (Pin 83) can be tied "High" to select internal termination mode for all receive channels or tied "Low" to select external termination mode. Individual channel control can only be done in Host mode. By default the XRT83L34 is set for external termination mode at power up or at Hardware reset. TABLE 6: RECEIVE TERMINATION CONTROL | RXTSEL | RX TERMINATION | |--------|----------------| | 0 | EXTERNAL | | 1 | INTERNAL | In Host mode, bit 7 in the appropriate channel register, (Table 21, "Microprocessor Register #1, Bit Description," on page 64), is set "High" to select the internal termination mode for that specific receive channel. FIGURE 13. SIMPLIFIED DIAGRAM FOR THE INTERNAL RECEIVE AND TRANSMIT TERMINATION MODE If the internal termination mode (RXTSEL = "1") is selected, the effective impedance for E1, T1 or J1 can be achieved either with an internal resistor or a combination of internal and external resistors as shown in Table 7. Note: In Hardware mode, pins RXRES[1:0] control all channels. **TABLE 7: RECEIVE TERMINATIONS** | RXTSEL | TERSEL1 | TERSEL0 | RXRES1 | RXRES0 | R <sub>ext</sub> | R <sub>int</sub> | Mode | |--------|---------|---------|--------|--------|------------------|------------------|----------| | 0 | х | х | Х | х | R <sub>ext</sub> | $\infty$ | T1/E1/J1 | | 1 | 0 | 0 | 0 | 0 | $\infty$ | 100Ω | T1 | | 1 | 0 | 1 | 0 | 0 | $\infty$ | 110Ω | J1 | | 1 | 1 | 0 | 0 | 0 | $\infty$ | 75Ω | E1 | | 1 | 1 | 1 | 0 | 0 | $\infty$ | 120Ω | E1 | | 1 | 0 | 0 | 0 | 1 | 240Ω | 172Ω | T1 | | 1 | 0 | 1 | 0 | 1 | 240Ω | 204Ω | J1 | | 1 | 1 | 0 | 0 | 1 | 240Ω | 108Ω | E1 | | 1 | 1 | 1 | 0 | 1 | 240Ω | 240Ω | E1 | | 1 | 0 | 0 | 1 | 0 | 210Ω | 192Ω | T1 | | 1 | 0 | 1 | 1 | 0 | 210Ω | 232Ω | J1 | | 1 | 1 | 0 | 1 | 0 | 210Ω | 116Ω | E1 | | 1 | 1 | 1 | 1 | 0 | 210Ω | 280Ω | E1 | | 1 | 0 | 0 | 1 | 1 | 150Ω | 300Ω | T1 | | 1 | 0 | 1 | 1 | 1 | 150Ω | 412Ω | J1 | | 1 | 1 | 0 | 1 | 1 | 150Ω | 150Ω | E1 | | 1 | 1 | 1 | 1 | 1 | 150Ω | 600Ω | E1 | Figure 14 is a simplified diagram for T1 (100 $\Omega$ ) in the external receive termination mode. Figure 15 is a simplified diagram for E1 (75 $\Omega$ ) in the external receive termination mode. FIGURE 14. SIMPLIFIED DIAGRAM FOR T1 IN THE EXTERNAL TERMINATION MODE (RXTSEL= 0) XRT83L34 LIU 9.1 $\Omega$ TTIP 9.1 $\Omega$ 1:2.45 TRING RTIP 75 $\Omega$ RRING 1:1 FIGURE 15. SIMPLIFIED DIAGRAM FOR E1 IN EXTERNAL TERMINATION MODE (RXTSEL= 0) ## TRANSMITTER (CHANNELS 0 - 3) #### TRANSMIT TERMINATION MODE In **Hardware** mode, TXTSEL (Pin 84) can be tied "High" to select internal termination mode for all transmit channels or tied "Low" for external termination. Individual channel control can be done only in **Host** mode. In **Host** mode, bit 6 in the appropriate register for a given channel is set "High" to select the internal termination mode for that specific transmit channel, see Table 21, "Microprocessor Register #1, Bit Description," on page 64. TXTSEL TX TERMINATION TX TRANSFORMER RATIO 0 EXTERNAL 1:2.45 1 INTERNAL 1:2 **TABLE 8: TRANSMIT TERMINATION CONTROL** For internal termination, the transformer turns ratio is always 1:2. In internal mode, no external resistors are used. An external capacitor of $0.68\mu F$ is used for proper operation of the internal termination circuitry, see Figure 13. **TABLE 9: TERMINATION SELECT CONTROL** | TERSEL1 | TERSEL0 | TERMINATION | |---------|---------|-------------| | 0 | 0 | 100Ω | | 0 | 1 | 110Ω | | 1 | 0 | 75Ω | | 1 | 1 | 120Ω | #### **EXTERNAL TRANSMIT TERMINATION MODE** By default the XRT83L34 is set for external termination mode at power up or at Hardware reset. When external transmit termination mode is selected, the internal termination circuitry is disabled. The value of the external resistors is chosen for a specific application according to the turns ratio selected by TRATIO (Pin 127) in **Hardware** mode or bit 0 in the appropriate register for a specific channel in **Host** mode, see Table 10 and Table 23, "Microprocessor Register #3, Bit Description," on page 68. Figure 14 is a simplified block diagram for T1 ( $100\Omega$ ) in the external termination mode. Figure 15 is a simplified block diagram for E1 ( $75\Omega$ ) in the external termination mode. TABLE 10: TRANSMIT TERMINATION CONTROL | TRATIO | TURNS RATIO | |--------|-------------| | 0 | 1:2 | | 1 | 1:2.45 | Table 11 summarizes the transmit terminations. **TABLE 11: TRANSMIT TERMINATIONS** | | TERSEL1 | TERSEL0 | TXTSEL | TRATIO | $R_{int}\Omega$ | n | $R_{ext}\Omega$ | C <sub>ext</sub> | |--------------------------|---------|---------|-----------------------|--------|---------------------------|-----------------------------|-----------------|------------------| | | | | 0=EXTERNAL 1=INTERNAL | | SET BY<br>CONTROL<br>BITS | n, R <sub>ext</sub> , AND C | ext ARE SUC | GESTED | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0Ω | 2.45 | 3.1Ω | 0 | | T1<br>100 Ω | 0 | 0 | 0 | 1 | 0Ω | 2 | 3.1Ω | 0 | | | 0 | 0 | 1 | х | 12.5Ω | 2 | Ω0 | 0.68μF | | | | | | | | | | | | | 0 | 1 | 0 | 0 | 0Ω | 2.45 | 3.1Ω | 0 | | J1<br>110 Ω | 0 | 1 | 0 | 1 | 0Ω | 2 | 3.1Ω | 0 | | | 0 | 1 | 1 | х | 13.75Ω | 2 | 0Ω | 0.68μF | | | | | | | | | • | | | -4 | 1 | 0 | 0 | 0 | 0Ω | 2.45 | 6.2Ω | 0 | | <b>E1</b><br><b>75</b> Ω | 1 | 0 | 0 | 1 | 0Ω | 2 | 9.1Ω | 0 | | | 1 | 0 | 1 | х | 9.4Ω | 2 | 0Ω | 0.68μF | | | | | | | | | | | | F4 | 1 | 1 | 0 | 0 | 0Ω | 2.45 | 6.2Ω | 0 | | <b>E1</b> 120 Ω | 1 | 1 | 0 | 1 | 0Ω | 2 | 9.1Ω | 0 | | | 1 | 1 | 1 | Х | 15Ω | 2 | 0Ω | 0.68μF | #### **REDUNDANCY APPLICATIONS** Telecommunication system design requires signal integrity and reliability. When a T1/E1 primary line card has a failure, it must be swapped with a backup line card while maintaining connectivity to a backplane without losing data. System designers can achieve this by implementing common redundancy schemes with the XRT83L34 Line Interface Unit (LIU). The XRT83L34 offers features that are tailored to redundancy applications while reducing the number of components and providing system designers with solid reference designs. These features allow system designers to implement redundancy applications that ensure reliability. The Internal Impedance mode eliminates the need for external relays when using the 1:1 and 1+1 redundancy schemes. ## QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.0.1 #### PROGRAMMING CONSIDERATIONS In many applications switching the control of the transmitter outputs and the receiver line impedance to **hardware** control will provide faster transmitter ON/OFF switching. In **Host** Mode, there are two bits in register 130 (82H) that control the transmitter outputs and the Rx line impedance select, TXONCNTL (Bit 7) and TERCNTL (Bit 6). Setting bit-7 (TXONCNTL) to a "1" transfers the control of the Transmit On/Off function to the TXON\_n **Hardware** control pins. (Pins 90 through 93 and pins 169 through 172). Setting bit-6 (TERCNTL) to a "1" transfers the control of the Rx line impedance select (RXTSEL) to the RXTSEL **Hardware** control pin (pin 83). Either mode works well with redundancy applications. The user can determine which mode has the fastest switching time for a unique application. ## **TYPICAL REDUNDANCY SCHEMES** - n ·1:1 One backup card for every primary card (Facility Protection) - n ·1+1 One backup card for every primary card (Line Protection) - n ·N+1One backup card for N primary cards #### 1:1 REDUNDANCY A 1:1 facility protection redundancy scheme has one backup card for every primary card. When using 1:1 redundancy, the backup card has its transmitters tri-stated and its receivers in high impedance. This eliminates the need for external relays and provides one bill of materials for all interface modes of operation. The transmit and receive sections of the LIU device are described separately. #### 1+1 REDUNDANCY A 1+1 line protection redundancy scheme has one backup card for every primary card, and the receivers on the backup card are monitoring the receiver inputs. Therefore, the receivers on both cards need to be active. The transmit outputs require no external resistors. The transmit and receive sections of the LIU device are described separately. #### TRANSMIT 1:1 & 1+1 REDUNDANCY For 1:1 and 1+1 redundancy, the transmitters on the primary and backup card should be programmed for Internal Impedance mode. The transmitters on the backup card should be tri-stated. Select the appropriate impedance for the desired mode of operation, T1/E1/J1. A 0.68uF capacitor is used in series with TTIP for blocking DC bias. See Figure 16 for a simplified block diagram of the transmit section for 1:1 and 1+1 redundancy scheme. **Note:** For simplification, the over voltage protection circuitry was omitted. Backplane Interface Primary Card XRT83L34 Tx 0.68μF TxTSEL=1, Internal XRT83L34 TxTSEL=1, Internal FIGURE 16. SIMPLIFIED BLOCK DIAGRAM OF THE TRANSMIT SECTION FOR 1:1 & 1+1 REDUNDANCY #### **RECEIVE 1:1 & 1+1 REDUNDANCY** For 1:1 and 1+1 redundancy, the receivers on the primary card should be programmed for Internal Impedance mode. The receivers on the backup card should be programmed for External Impedance mode. Since there is no external resistor in the circuit, the receivers on the backup card will be high impedance. This key design feature eliminates the need for relays and provides one bill of materials for all interface modes of operation. Select the impedance for the desired mode of operation, T1/E1/J1. To swap the primary card, set the backup card to Internal Impedance mode, then the primary card to External Impedance mode. See Figure 17 for a simplified block diagram of the receive section for a 1:1 and 1+1 redundancy scheme. **NOTE:** For simplification, the over voltage protection circuitry was omitted. Backplane Interface Primary Card XRT83L34 RxTSEL=1, Internal Rx RxTSEL=0, External FIGURE 17. SIMPLIFIED BLOCK DIAGRAM - RECEIVE SECTION FOR 1:1 AND 1+1 REDUNDANCY **N+1 REDUNDANCY** ## QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.0.1 N+1 redundancy has one backup card for N primary cards. Due to impedance mismatch and signal contention, external relays are necessary when using this redundancy scheme. The advantage of relays is that they create complete isolation between the primary cards and the backup card. This allows all transmitters and receivers on the primary cards to be configured in internal impedance mode, providing one bill of materials for all interface modes of operation. The transmit and receive sections of the XRT83L34 are described separately. #### **TRANSMIT** For N+1 redundancy, the transmitters on all cards should be programmed for internal impedance mode providing one bill of materials for T1/E1/J1. The transmitters on the backup card do not have to be tri-stated. To swap the primary card, close the desired relays, and tri-state the transmitters on the failed primary card. A 0.68µF capacitor is used in series with TTIP for blocking DC bias. See Figure 18 for a simplified block diagram of the transmit section for an N+1 redundancy scheme. **NOTE:** For simplification, the over voltage protection circuitry was omitted. Backplane Interface Line Interface Card Primary Card XRT83L4 1:2 or 1:2.45 -0.68μF T1/E1 Line TxTSEL=1, Internal Primary Card XRT83L34 1:2 or 1:2.45 T1/E1 Line 0.68μF TxTSEL=1, Internal Primary Card XRT83L34 1:2 or 1:2.45 0.68μF T1/E1 Line Backup Card XRT83L34 0.68μF TxTSEL=1, Internal FIGURE 18. SIMPLIFIED BLOCK DIAGRAM - TRANSMIT SECTION FOR N+1 REDUNDANCY #### **RECEIVE** For N+1 redundancy, the receivers on the primary cards should be programmed for internal impedance mode. The receivers on the backup card should be programmed for external impedance mode. Since there is no external resistor in the circuit, the receivers on the backup card will be high impedance. Select the impedance for the desired mode of operation, T1/E1/J1. To swap the primary card, set the backup card to internal impedance mode, then the primary card to external impedance mode. See Figure 19. for a simplified block diagram of the receive section for a N+1 redundancy scheme. **Note:** For simplification, the over voltage protection circuitry was omitted. FIGURE 19. SIMPLIFIED BLOCK DIAGRAM - RECEIVE SECTION FOR N+1 REDUNDANCY #### PATTERN TRANSMIT AND DETECT FUNCTION Several test and diagnostic patterns can be generated and detected by the chip. In **Hardware** mode each channel can be independently programmed to transmit an All Ones pattern by applying a "High" level to the corresponding TAOS\_n pin. In **Host** mode, the three interface bits TXTEST[2:0] control the pattern generation and detection independently for each channel according to Table 12. | TXTEST2 | TXTEST1 | TXTEST0 | TEST PATTERN | |---------|---------|---------|--------------| | 0 | х | х | None | | 1 | 0 | 0 | TDQRSS | | 1 | 0 | 1 | TAOS | | 1 | 1 | 0 | TLUC | | 1 | 1 | 1 | TLDC | TABLE 12: PATTERN TRANSMISSION CONTROL ## TRANSMIT ALL ONES (TAOS) This feature is available in both **Hardware** and **Host** modes. With the TAOS\_n pin connected to a "High" level or when interface bits TXTEST2="1", TXTEST1="0" and TXTEST0="1" the transmitter ignores input from TPOS\_n/TDATA\_n and TNEG\_n/CODES\_n pins and sends a continuous AMI encoded all "Ones" signal to the line, using TCLK\_n clock as the reference. In addition, when the **Hardware** pin and interface bit ATAOS is activated, the chip will automatically transmit the All "Ones" data from any channel that detects an RLOS condition. This feature is not available on a per channel basis. TCLK\_n must NOT be tied "Low". #### **NETWORK LOOP CODE DETECTION AND TRANSMISSION** This feature is available in **Host** mode only. When the interface bits TXTEST2="1", TXTEST1="1" and TXTEST0="0" the chip is enabled to transmit the "00001" Network Loop-Up Code from the selected channel requesting a Loop-Back condition from the remote terminal. Simultaneously setting the interface bits NLCDE1="0" and NLCDE0="1" enables the Network Loop-Up code detection in the receiver. If the "00001" Network Loop-Up code is detected in the receive data for longer than 5 seconds, the NLCD bit in the interface register is set indicating that the remote terminal has activated remote Loop-Back and the chip is receiving its own transmitted data. When the interface bits TXTEST2="1", TXTEST1="1" and TXTEST0="1" the chip is enabled to transmit the Network Loop-Down Code (TLDC) "001" from the selected channel requesting the remote terminal the removal of the Loop-Back condition. In the **Host** mode each channel is capable of monitoring the contents of the receive data for the presence of Loop-Up or Loop-Down code from the remote terminal. In the **Host** mode the two interface bits NLCDE[1:0] control the Loop-Code detection independently for each channel according to Table 13. | NLCDE1 | NLCDE0 | CONDITION | | | | |--------|--------|---------------------------------------------------------------|--|--|--| | 0 | 0 | Disable Loop-Code Detection | | | | | 0 | 1 | Detect Loop-Up Code in Receive Data | | | | | 1 | 0 | Detect Loop-Down Code in Receive Data | | | | | 1 | 1 | Automatic Loop-Code detection and Remote Loop-Back Activation | | | | TABLE 13: LOOP-CODE DETECTION CONTROL Setting the interface bits to NLCDE1="0" and NLCDE0="1" activates the detection of the Loop-Up code in the receive data. If the "00001" Network Loop-Up code is detected in the receive data for longer than 5 seconds, the NLCD interface bit is set to "1" and stays in this state for as long as the receiver continues to receive the Network Loop-Up Code. In this mode if the NLCD interrupt is enabled, the chip will initiate an interrupt on every #### REV. 1.0.1 QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR transition of NLCD. The host has the option to ignore the request from the remote terminal, or to respond to the request and manually activate Remote Loop-Back. The host can subsequently activate the detection of the Loop-Down Code by setting NLCDE1="1" and NLCDE0="0". In this case, receiving the "001" Loop-Down Code for longer than 5 seconds will set the NLCD bit to "1" and if the NLCD interrupt is enabled, the chip will initiate an interrupt on every transition of NLCD. The host can respond to the request from the remote terminal and remove Loop-Back condition. In the manual Network Loop-Up (NLCDE1="0" and NLCDE0="1") and Loop-Down (NLCDE1="1" and NLCDE0="0") Code detection modes, the NLCD interface bit will be set to "1" upon receiving the corresponding code in excess of 5 seconds in the receive data. The chip will initiate an interrupt any time the status of the NLCD bit changes and the Network Loop-code interrupt is enabled. In the Host mode, setting the interface bits NLCDE1="1" and NLCDE0="1" enables the automatic Loop-Code detection and Remote Loop-Back activation mode if, TXTEST[2:0] is NOT equal to "110". As this mode is initiated, the state of the NLCD interface bit is reset to "0" and the chip is programmed to monitor the receive input data for the Loop-Up Code. If the "00001" Network Loop-Up Code is detected in the receive data for longer than 5 seconds in addition to the NLCD bit in the interface register being set, Remote Loop-Back is automatically activated. The chip stays in remote Loop-Back even if it stops receiving the "00001" pattern. After the chip detects the Loop-Up code, sets the NLCD bit and enters Remote Loop-Back, it automatically starts monitoring the receive data for the Loop-Down code. In this mode however, the NLCD bit stays set even if the receiver stops receiving the Loop-Up code, which is an indication to the host that the Remote Loop-Back is still in effect. Remote Loop-Back is removed if the chip detects the "001" Loop-Down code for longer than 5 seconds. Detecting the "001" code also results in resetting the NLCD interface bit and initiating an interrupt. The Remote Loop-Back can also be removed by taking the chip out of the Automatic detection mode by programming it to operate in a different state. The chip will not respond to remote Loop-Back request if Local Analog Loop-Back is activated locally. When programmed in Automatic detection mode the NLCD interface bit stays "High" for the whole time the Remote Loop-Back is activated and initiates an interrupt any time the status of the NLCD bit changes provided the Network Loop-code interrupt is enabled. ## TRANSMIT AND DETECT QUASI-RANDOM SIGNAL SOURCE (TDQRSS) Each channel of XRT83L34 includes a QRSS pattern generation and detection block for diagnostic purposes that can be activated only in the **Host** mode by setting the interface bits TXTEST2="1", TXTEST1="0" and TXTEST0="0". For T1 systems, the QRSS pattern is a 2<sup>20</sup>-1pseudo-random bit sequence (PRBS) with no more than 14 consecutive zeros. For E1 systems, the QRSS pattern is 2<sup>15</sup> -1 PRBS with an inverted output. With QRSS and Analog Local Loop-Back enabled simultaneously, and by monitoring the status of the QRPD interface bit, all main functional blocks within the transceiver can be verified. When the receiver achieves QRSS synchronization with fewer than 4 errors in a 128 bits window, QRPD changes from "Low" to "High". After pattern synchronization, any bit error will cause QRPD to go "Low" for one clock cycle. If the QRPDIE bit is enabled, any transition on the QRPD bit will generate an interrupt. With TDQRSS activated, a bit error can be inserted in the transmitted QRSS pattern by transitioning the INSBER interface bit from "0" to "1". Bipolar violation can also be inserted either in the QRSS pattern, or input data when operating in the single-rail mode by transitioning the INSBPV interface bit from "0" to "1". The state of INSBER and INSBPV bits are sampled on the rising edge of the TCLK\_n. To insure the insertion of the bit error or bipolar violation, a "0" should be written in these bit locations before writing a "1". #### **LOOP-BACK MODES** The XRT83L34 supports several Loop-Back modes under both **Hardware** and **Host** control. In **Hardware** mode the two LOOP[1:0] pins control the Loop-Back functions for each channel independently according to Table 14. | LOOP1 | LOOP0 | LOOP-BACK MODE | |-------|-------|----------------| | 0 | 0 | None | | 0 | 1 | Analog | | 1 | 0 | Remote | | 1 | 1 | Digital | TABLE 14: LOOP-BACK CONTROL IN HARDWARE MODE In **Host** mode the Loop-Back functions are controlled by the three LOOP[2:0] interface bits. Each channel can be programmed independently according to Table 15. | LOOP2 | LOOP1 | LOOP0 | LOOP-BACK MODE | |-------|-------|-------|----------------| | 0 | Х | Х | None | | 1 | 0 | 0 | Dual | | 1 | 0 | 1 | Analog | | 1 | 1 | 0 | Remote | | 1 | 1 | 1 | Digital | TABLE 15: LOOP-BACK CONTROL IN HOST MODE ## LOCAL ANALOG LOOP-BACK (ALOOP) With Local Analog Loop-Back activated, the transmit data at TTIP and TRING are looped-back to the analog input of the receiver. External inputs at RTIP/RRING in this mode are ignored while valid transmit data continues to be sent to the line. Local Analog Loop-Back exercises most of the functional blocks of the XRT83L34 including the jitter attenuator which can be selected in either the transmit or receive paths. Local Analog Loop-Back is shown in Figure 20. FIGURE 20. LOCAL ANALOG LOOP-BACK SIGNAL FLOW In this mode, the jitter attenuator (if selected) can be placed in the transmit or receive path. ### **REMOTE LOOP-BACK (RLOOP)** With Remote Loop-Back activated, receive data after the jitter attenuator (if selected in the receive path) is looped back to the transmit path using RCLK as transmit timing. In this mode transmit clock and data are ignored, while RCLK and receive data will continue to be available at their respective output pins. Remote Loop-Back with jitter attenuator selected in the receive path is shown in Figure 21. **TPOS** TTIP Timing Encoder TNEG Control TRING **TCLK** RCLK ◀ Data & RTIP Rx RPOS ◀ Clock **RRING** RNEG ◀ FIGURE 21. REMOTE LOOP-BACK MODE WITH JITTER ATTENUATOR SELECTED IN RECEIVE PATH In the Remote Loop-Back mode if the jitter attenuator is selected in the transmit path, the receive data from the Clock and Data Recovery block is looped back to the transmit path and is applied to the jitter attenuator using RCLK as transmit timing. In this mode the transmit clock and data are also ignored, while RCLK and received data will continue to be available at their respective output pins. Remote Loop-Back with the jitter attenuator selected in the transmit path is shown in Figure 22. FIGURE 22. REMOTE LOOP-BACK MODE WITH JITTER ATTENUATOR SELECTED IN TRANSMIT PATH ### **DIGITAL LOOP-BACK (DLOOP)** Digital Loop-Back or Local Loop-Back allows the transmit clock and data to be looped back to the corresponding receiver output pins through the encoder/decoder and jitter attenuator. In this mode, receive data and clock are ignored, but the transmit data will be sent to the line uninterrupted. This loop back feature allows users to configure the line interface as a pure jitter attenuator. The Digital Loop-Back signal flow is shown in Figure 23. **TPOS ►** TTIP Timing Encoder Tx TNEG JA Control ➤ TRING **TCLK** RCLK -Data & RTIP **RPOS** Decoder Clock **RRING** Recovery RNEG ◀ FIGURE 23. DIGITAL LOOP-BACK MODE WITH JITTER ATTENUATOR SELECTED IN TRANSMIT PATH #### **DUAL LOOP-BACK** Figure 24 depicts the data flow in dual-loopback. In this mode, selecting the jitter attenuator in the transmit path will have the same result as placing the jitter attenuator in the receive path. In dual Loop-Back mode the recovered clock and data from the line are looped back through the transmitter to the TTIP and TRING without passing through the jitter attenuator. The transmit clock and data are looped back through the jitter attenuator to the RCLK and RPOS/RDATA and RNEG pins. FIGURE 24. SIGNAL FLOW IN DUAL LOOP-BACK MODE ## THE MICROPROCESSOR INTERFACE XRT83L34 is equipped with a microprocessor interface for easy device configuration. The parallel port of the XRT83L34 is compatible with both the Intel-Asynchronous and the Motorola-Asynchronous address and data buses. The XRT83L34 has an 7-bit address A[6:0] input and 8-bit bi-directional data bus D[7:0]. ## THE PINS OF THE MICROPROCESSOR INTERFACE Table 16 presents a list and a brief description of each of the pins that make up the Microprocessor Interface block, within the XRT83L34 device. TABLE 16: MICROPROCESSOR INTERFACE SIGNAL DESCRIPTION | D[7:0] | Bi-Directional Dat | a Bus pins: | | | | | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------|----------------------|--|--| | | These pins are used to drive and receive data over the bi-directional data bus, whenever the Microprocessor performs READ or WRITE operations with the Microprocessor Interface of the XRT83L34 device. | | | | | | | | A[6:0] | Address Bus Inpu | ıt pins: | | | | | | | | | These input pins permit the Microprocessor to identify on-chip registers (within the XRT83L34 device) whenever it performs READ and WRITE operations with the XRT83L34 device. | | | | | | | μPTS1 | Microprocessor T | Microprocessor Type Select: | | | | | | | μPTS2 | | DTCO | DTC4 | D.Time | 7 | | | | | | μPTS2 | μPTS1 | μР Туре | | | | | | | 0 | 0 | Intel Asynchronous Mode | | | | | | | 0 | 1 | Motorola Asynchronous Mode | | | | | | $\mu$ PTS2 should be tied to GND. $\mu$ PTS1 selects the microprocessor type. | | | | | | | | μPCLK | <b>Microprocessor Clock Input</b> : This pin should be tied to GND for asychronous microprocessor interface. | | | | | | | | | <b>Note:</b> This pin is in present. | nternally pulle | ed "Low" for a | synchronous microprocessor operati | ion when no clock is | | | # QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.0.1 ## TABLE 16: MICROPROCESSOR INTERFACE SIGNAL DESCRIPTION | · | | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALE_ <del>AS</del> | Address Latch Enable/Address Strobe Input: | | | The exact function of this input pin depends upon which mode the Microprocessor Interface has been | | | configured to operate in, as described below. | | | Intel-Asynchronous Mode - Address Latch Enable - ALE: | | | If the Microprocessor Interface has been configured to operate in the Intel-Asynchronous Mode, then this active-high input pin is used to latch the data (residing on the Address Bus, A[6:0] into the Microprocessor Interface circuitry of the XRT83L34 device and to indicate the start of a READ or WRITE cycle. | | | Pulling this input pin "high" enables the input bus drivers for the Address Bus input pins. The contents of the Address Bus will be latched into the Microprocessor Interface circuitry, upon the falling edge of this input signal. | | | Motorola-Asynchronous Mode - Address Strobe - AS*: | | | If the Microprocessor Interface has been configured to operate in the Motorola-Asynchronous Mode, then pulling this input pin "LOW enables the "input" bus drivers for the Address Bus Input pins. | | | During each READ or WRITE operation, the user is expected to drive this input pin "LOW" after (or around the time that) he/she has places the address (of the "target" register) onto the Address Bus pins (A[6:0]). The user is then expected to hold this input pin "LOW" for the remainder of the READ or WRITE cycle. | | | <b>NOTE:</b> It is permissible to tie the ALE_AS* and CS* input pins together Read and Write operations will be performed properly if ALE_AS is driven "LOW" coincident to whenever CS* is also driven "LOW". | | CS | Chip Select Input: | | | The user must assert this active-low signal in order to select the Microprocessor Interface for READ and WRITE operations between the Microprocessor and the XRT83L34 on-chip registers. | | RD_DS | Read Strobe/Data Strobe Input Pin: | | | The exact function of this input pin depends upon which mode the Microprocessor Interface has been configured to operate in, as described below. | | | Intel-Asynchronous Mode - READ Strobe Input - RD*: | | | If the Microprocessor Interface is operating in the Intel-Asynchronous Mode, then this input pin will function as the RD* (Active-Low READ Strobe) input signal from the Microprocessor. Once this active-low signal is asserted, then the XRT83L34 device will place the contents of the addressed register on the Microprocessor Interface Bi-Directional Data Bus (D[7:0]). When this signal is negated, then the Data Bus will be tri-stated. | | | Motorola-Asynchronous Mode - Data Strobe Input - DS*: | | | If the Microprocessor Interface is operating in the Motorola-Asynchronous Mode, then this input pin will function as the DS* (Data Strobe) input signal. | | | | #### TABLE 16: MICROPROCESSOR INTERFACE SIGNAL DESCRIPTION ## WR\_R/W Write Strobe/Read-Write Operation Identifier: The exact function of this input pin depends upon which mode the Microprocessor Interface has been configured to operate in, as described below. #### Intel-Asynchronous Mode - Write Strobe Input - WR\*: If the Microprocessor Interface is configured to operate in the Intel-Asynchronous Mode, then this input pin functions as the WR\* (Active-Low, Write Strobe) input signal form the Microprocessor. Once this active-low signal is asserted then the input buffers (associated with the Bi-Directional Data Bus pins, D[7:0]) will be enabled. The Microprocessor Interface will latch the contents of the Bi-Directional Data Bus (into the "target" register or address location, within the XRT83L34 device) upon the rising edge of this input pin. #### Motorola-Asynchronous Mode - Read/Write Operation Identification Input - R/W\* If the Microprocessor Interface is operating in the "Motorola-Asynchronous" Mode, then this pin is functionally equivalent to the "R/W\*" input pin. In the Motorola-Asynchronous Mode, a READ operation occurs if this pin is held at a logic "1", coincident to a falling edge of the RD/DS\* (Data Strobe) input pin. Similarly, a WRITE operation occurs if this pin is at a logic "0", coincident to a falling edge of the RD/DS\* (Data Strobe) input pin. # RDY\_DTACK ## Ready or DTACK (Data Transfer Acknowledge) Output pin: The exact function of this output pin depends upon which mode the Microprocessor Interface has been configured to operate in, as described below. #### Intel-Asynchronous Mode - READY Output - RDY\*: If the Microprocessor Interface has been configured to operate in the Intel-Asynchronous Mode, then this output pin will function as the "Active-low" READY Output: During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic low level, ONLY when it (the Microprocessor Interface) is ready to complete or terminate the current READ or WRITE cycle. If (during a READ or WRITE cycle) the Microprocessor Interface block is holding this output pin at a logic "HIGH" level, then the Microprocessor is expected to extend this READ or WRITE cycle, until it detects this output pin being toggled to the logic "LOW" level. #### Motorola-Asynchronous Mode - Data Transfer Acknowledge Output - DTACK\*: If the Microprocessor Interface has been configured to operate in the Motorola-Asynchronous Mode, then this output pin will function as the "active-low" DTACK output. During a READ or WRITE cycle, the Microprocessor Interface will toggle this output pin to the logic "LOW" level, ONLY when it (the Microprocessor Interface) is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor has determined that this input pin has toggled to the logic "low" level, then it is now safe for it to move on and execute the next READ or WRITE cycle. If (during a READ or WRITE cycle) the Microprocessor Interface block is holding this output pin at a logic "HIGH" level, then the Microprocessor is expected to extend this READ or WRITE cycle, until it detects this output pin being toggled to the logic "LOW" level. #### INT #### **Interrupt Output:** This active-low output signal will be asserted (pulled to a logic "LOW" level) whenever the XRT83L34 device is requesting interrupt service from the Microprocessor. The activation of this pin can be blocked by setting the GIE bit to "0" in the Command Control register. ## OPERATING THE MICROPROCESSOR INTERFACE IN THE INTEL-ASYNCHRONOUS MODE If the Microprocessor Interface has been configured to operate in the Intel-Asynchronous Mode, then the following Microprocessor Interface pins will assume the role that is described below in Table 17. TABLE 17: THE ROLES OF THE VARIOUS MICROPROCESSOR INTERFACE PINS, WHEN CONFIGURED TO OPERATE IN THE INTEL-ASYNCHRONOUS MODE | PIN NAME | DESCRIPTION | Түре | PIN/BALL | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------| | ALE/AS | Address Latch Enable - ALE: If the Microprocessor Interface has been configured to operate in the Intel-Asynchronous Mode, then this active-high input pin is used to latch the data (residing on the Address Bus, A[6:0]) into the MIcroprocessor Interface circuitry of the XRT83L34 device and to indicate the start of a READ or WRITE cycle. Pulling this input pin "HIGH" enables the input bus drivers for the Address Bus input pins. The contents of the Address Bus will be latched into the Microprocessor Interface circuitry upon the falling edge of this input signal. | I | 71 | | RD*/DS* | Read Strobe Input - RD*: If the Microprocessor Interface is operating in the Intel-Asynchronous Mode, then this input pin will function as the RD* (Active-Low READ Strobe) input signal from the Microprocessor. Once this active-low signal is asserted, then the XRT83L34 device will place the contents of the addressed register on the Microprocessor Interface Bi-Directional Data Bus (D[7:0]). When this signal is negated, then the Bi-Directional Data Bus will be tri-stated. | I | 70 | | RDY_DTACK* | Active Low READY Output pin - RDY: If the Microprocessor Interface has been configured to operate in the Intel-Asynchronous Mode, then this output pin will function as the "active-low" READY output. During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic "LOW" level, ONLY when it (the Microprocessor Interface) is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor has determined that this input pin has toggled to the logic "LOW" level, then it is now safe for it to move on and execute the next READ or WRITE cycle. If (during a READ or WRITE cycle) the Microprocessor Interface block is holding this output pin at a logic "HIGH" level, then the Microprocessor is expected to extend this READ or WRITE cycle, until it detects this output pin being toggled to the logic "LOW" level. | O | 73 | | WR*/R/W* | Write Strobe Input - WR*: If the Microprocessor Interface is configured to operate in the Intel-Asynchronous Mode, then this input pin functions as the WR* (Active LOW WRITE Strobe) input signal from the Microprocessor. Once this active-low signal is asserted, then the input buffers (associated with the Bi-Directional Data bus, D[7:0]) will be enabled. The Microprocessor Interface will latch the contents on the Bi-Directional Data Bus (into the "target" register or address location, within the XRT83L34 device) upon the rising edge of this input pin. | I | 69 | #### REV. 1.0.1 QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR # CONFIGURING THE MICROPROCESSOR INTERFACE TO OPERATE IN THE INTEL-ASYNCHRONOUS MODE The user can configure the Microprocessor Interface to operate in the Intel-Asynchronous Mode by tying the UPTS1 (Pin 106) to GND. Finally, if the Microprocessor Interface has been configured to operate in the Intel-Asynchronous Mode, then it will perform READ and WRITE operations as described below. #### THE INTEL-ASYNCHRONOUS READ CYCLE If the Microprocessor Interface (of the XRT83L34 device) has been configured to operate in the Intel-Asynchronous Mode, then the Microprocessor should do all of the following, anytime it wishes to read out the contents of a register. - **1.** Place the address of the "target" register (within the XRT83L34 device) on the Address Bus input pins, A[6:0]. - 2. While the Microprocessor is placing this address value on the Address Bus, the Address Decoding circuitry (within the user's system) should assert the CS\* (Chip Select) input pin of the XRT83L34 device, by toggling it "LOW". This action enables further communication between the Microprocessor and the XRT83L34 Microprocessor Interface block - **3.** Toggle the ALE/AS (Address Latch Enable) input pin "HIGH". This step enables the "Address Bus" input drivers, within the Microprocessor Interface block of the XRT83L34 device. - **4.** After allowing the data on the Address Bus pins to settle (by waiting the appropriate "Address Data Setup time"), the Microprocessor should toggle the ALE/AS input pin "LOW". This step causes the XRT83L34 device to "latch" the contents of the "Address Bus" into its internal circuitry. At this point, the address of the register (within the XRT83L34 device) has now been selected. - **5.** Next, the Microprocessor should indicate that this current bus cycle is a "READ" operation by toggling the "RD\*/DS\*" (Read Strobe) input pin "LOW". This action also enable the bi-directional data bus output drivers of the XRT83L34 device. At this point, the "Bi-Directional" Data Bus output drivers will proceed to drive the contents of the "latched" addressed onto the bi-directional data bus, D[7:0]. - 6. Immediately after the Microprocessor toggles the "Read Strobe" (RD\*/DS\*) signal "low", the XRT83L34 device will continue to drive the RDY\*/DTACK\* output pin "high". The XRT83L34 device does this in order to inform the Microprocessor that the data (to be read from the data bus) is "NOT READY" to be "latched" into the Microprocessor. In this case, the Microprocessor should continue to hold the "Read Strobe" (RD\*/DS\*) signal "LOW" until it detects the "RDY\*/DTACK\*" output pin toggling "LOW". - 7. After some settling time, the data on the "Bi-Directional" data bus will stabilize and can be read by the Microprocessor. At this time, the XRT83L34 device will indicate that this data can be read by toggling the RDY\*/DTACK\* (READY) signal "LOW". - **8.** After the Microprocessor detects the RDY\*/DTACK\* signal (from the XRT83L34 device) toggling "LOW", it can then terminate the READ cycle by toggling the RD\*/DS\* (READ Strobe) input pin "HIGH". Figure 25 presents a timing diagram that illustrates the behavior of the Microprocessor Interface signals, during an "Intel- Asynchronous" Mode Read Operation. FIGURE 25. ILLLUSTRATION OF AN INTEL-ASYNCHRONOUS MODE READ OPERATION #### THE INTEL-ASYNCHRONOUS WRITE CYCLE If the Microprocessor Interface (of the XRT83L34 device) has been configured to operate in the Intel-Asynchronous Mode, then the Microprocessor should do all of the following anytime that it wishes to write a byte of data into a register within the XRT83L34 device. - 1. Place the address of the "target" register (within the XRT83L34 device) on the Address Bus Input pins, A[6:0]. - 2. While the Microprocessor is placing the address value on the Address bus, the Address Decoding circuitry (within the user's system) should assert the CS\* (Chip Select) input pin of the XRT83L34 device by toggling it "LOW". This action enables further communication between the Microprocessor and the XRT83L34 Microprocessor Interface. - **3.** Toggle the ALE/AS (Address Latch Enable) input pin "HIGH". This step enables the "Address Bus" input drivers, within the Microprocessor Interface block of the XRT83L34 device. - **4.** After allowing the data on the Address Bus pins to settle (by waiting the appropriate "Address Set-up" time) the Microprocessor should toggle the ALE/AS input pin "LOW". This step causes the XRT83L34 device to "latch" the contents of the "Address Bus" into its internal circuitry. At this point, the address of the register (within the XRT83L34 device) has now been selected. - **5.** Next, the Microprocessor should then place the byte that it intends to write into the "target" register (within the XRT83L34 device), on the Bi-Direction Data Bus pins (D[7:0]). - **6.** Afterwards, the Microprocessor should then indicate that this current bus cycle is a "Write" Operation; by toggling the WR\*/R/W (Write Strobe) input pin "LOW". This active also enables the "Bi-Directional" Data Bus Input Drivers of the XRT83L34 device. At this point, the "Bi-Directional" data bus input drivers will proceed to drive the contents (currently residing on the Bi-Directional Data Bus into the register that corresponds with the "latched" address. - 7. Immediately after the Microprocessor toggles the "Write Strobe" (WR\*/R/W\*) signal "LOW" the XRT83L34 device will continue to drive the "RDY\*/DTACK\*" output pin "high". The XRT83L34 device does this in order to inform the Microprocessor that the data (to be written into the "target" address location, within the XRT83L34 device) is "NOT READY" to be latched into the Microprocessor Interface block circuitry (within ## REV. 1.0.1 QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR - the XRT83L34 device). In this case, the Microprocessor should continue to hold the "Write Strobe" (WR\*/R/W\*) input pin "LOW" until it detects the "RDY\*/DTACK\*" output pin toggling "HIGH". - 8. After waiting the appropriate amount of time for the data (on the Bi-Directional Data Bus) to stabilize and can be safely accepted by the Microprocessor Interface block circuitry (within the XRT83L34 device); the XRT83L34 device will indicate that this data can be latched into the "target" address location by toggling the RDY\*/DTACK\* output pin "LOW". - **9.** After the Microprocessor detects the RDY\*/DTACK\* signal (from the XRT83L34 device) toggling "LOW", it can then terminate the WRITE cycle by toggling the WR\*/R/W\* (Write Strobe) input pin "HIGH". **Note:** Once the user toggles the "WR\*/R/W\* (Write Strobe) input pin "HIGH", then the Microprocessor Interface (of the XRT83L34 device) will latch the contents of the Bi-Directional Data Bus (D[7:0]) into the "target" address location o of the chip. Figure \_ presents a timing diagram that illustrates the behavior of the Microprocessor Interface signals during an Intel-Asynchronous Mode Write Operation. FIGURE 26. ILLUSTRATION OF AN INTEL-ASYNCHRONOUS MODE WRITE OPERATION #### OPERATING THE MICROPROCESSOR INTERFACE IN THE MOTOROLA-ASYNCHRONOUS MODE If the Microprocessor Interface has been configured to operate in the Motorola-Asynchronous Mode, then the following Microprocessor Interface pins will assume the role that is described below in Table \_. # TABLE $\_$ , THE ROLES OF VARIOUS MICROPROCESSOR INTERFACE PINS, WHEN CONFIGURED TO OPERATE IN THE MOTOROLA-ASYNCHRONOUS MODE | PIN<br>NAME | PIN NUMBER | Түре | DESCRIPTION | |----------------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALE/AS | 71 | I | Address Strobe Input - AS*: If the Microprocessor Interface has been configured to operate in the Motorola-Asynchronous Mode, then pulling this input pin "LOW enables the "input" bus drivers for the Address Bus Input pins. During each READ or WRITE operation, the user is expected to drive this input pin "LOW" after (or around the time that) he/she has places the address (of the "target" register) onto the Address Bus pins (A[6:0]). The user is then expected to hold this input pin "LOW" for the remainder of the READ or WRITE cycle. | | | | | <b>NOTE:</b> It is permissible to tie the ALE_AS* and CS* input pins together Read and Write operations will be performed properly if ALE_AS is driven "LOW" coincident to whenever CS* is also driven "LOW". | | RD*/DS* | 70 | I | Data Strobe Input - RD*: If the MIcroprocessor Interface is operating in the Motorola-Asynchronous Mode, then this input pin will function as the DS* (Data Strobe) Input signal. | | RDY*/<br>DTACK | 73 | 0 | Data Transfer Acknowledge Output - DTACK*: If the Microprocessor Interface has been configured to operate in the Motorola-Asynchronous Mode, then this output pin will function as the "active-low" DTACK Output. During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic low level, ONLY when it (the Microprocessor Interface) is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor has determined that this input pin has toggled to the logic "LOW" level, then it is now safe for it to move on and execute the next READ or WRITE cycle. If (during a READ or WRITE cycle) the Microprocessor Interface block is output pin at a logic "HIGH" level, then the Microprocessor is expected to extend this READ or WRITE cycle, until it detects this output pin being toggled to the logic "LOW" level. | | WR*/<br>R/W* | 69 | I | Read/Write Operation Identification Input - R/W*: If the Microprocessor Interface is operating in the "Motorola-Asynchronous" Mode, then this pin is functionally equivalent to the R/W* input pin. In the Motorola Mode, a READ operation occurs if this pin is held at a logic "1" level, coincident to a falling edge of the RD/DS* (Data Strobe) input pin. Similarly, a WRITE operation occurs if this pin is at a logic "0" level, coincident to a falling edge of the RD/DS* (Data Strobe) input pin. | # CONFIGURING THE MICROPROCESSOR INTERFACE TO OPERATE IN THE MOTOROLA-ASYNCHRONOUS MODE The user can configure the Microprocessor Interface to operate in the Motorola-Asynchronous Mode by tying the UPTS1 (Pin 106) to the logic "HIGH" level. Finally, if the Microprocessor Interface has been configured to operate in the Motorola-Asynchronous Mode, then it will perform READ and WRITE operations as described below. #### THE MOTOROLA-ASYNCHRONOUS READ-CYCLE: If the Microprocessor Interface (of the XRT83L34 device) has been configured to operate in the Motorola-Asynchronous Mode, then the Microprocessor Interface should do all of the following, anytime it wishes to read out the contents of a register within the XRT83L34 device. - **1.** Place the address of the "target" register within the XRT83L34 device, on the Address Bus Input pins, A[6:0]. - 2. While the Microprocessor is placing the address value on the Address Bus, the Address Decoding circuitry (within the user's system) should assert the CS\* (Chip Select input) pin of the XRT83L34 device, by toggling it "LOW". This action enables further communication between the Microprocessor and the XRT83L34 Microprocessor Interface block. - **3.** Assert the ALE/AS (Address Strobe) input pin by toggling it "LOW". This step enables the Address Bus input drivers, within the Microprocessor Interface block of the XRT83L34 device. - **4.** Afterwards, the Microprocessor should indicate that this cycle is a "READ" cycle by setting the WR\*/R/W\* (R/W\*) input pin "HIGH". - **5.** Next, the Microprocessor should initiate the current bus cycle by toggling the RD\*/DS\* (Data Strobe) input pin "LOW". This step enables the bi-directional data bus output drivers, within the XRT83L34 device. At this point, the bi-directional data bus output drivers will proceed to drive the contents of the "Addressed" register onto the bi-directional data bus, D[7:0]. - 6. Immediately after the Microprocessor toggles the "Data Strobe" (RD\*/DS\*) signal "LOW", the XRT83L34 device will continue to drive the RDY\*/DTACK\* output pin "HIGH". The XRT83L34 device does this in order to inform the Microprocessor that the data (to be read from the data bus) is "NOT READY" to be latched into the Microprocessor. In this case, the Microprocessor should continue to hold the "Data Strobe" (RD\*/DS\*) signal "LOW" until it detects the "RDY\*/DTACK\*" output pin toggling "LOW". - 7. After some settling time, the data on the "Bi-Directional" Data Bus will stabilize and can be read by the Microprocessor. The XRT83L34 device will indicate that this data can be read by asserting the RDY\*/DTACK\* (DTACK) output signal (by toggling it "LOW"). - **8.** After the Microprocessor detects the RDY\*/DTACK\* signal (from the XRT83L34 device) toggling "LOW", it can now terminate the Ready Cycle by toggling the "RD\*/DS\*" (Data Strobe) input pin "HIGH". Figure \_ presents a timing diagram that illustrates the behavior of the Microprocessor Interface signals during a "Motorola- Asynchronous" READ Operation. FIGURE 27. ILLLUSTRATION OF A MOTOROLA-ASYNCHRONOUS MODE READ OPERATION #### THE MOTOROLA-ASYNCHRONOUS WRITE CYCLE If the Microprocessor Interface (of the XRT83L34 device) has been configured to operate in the Motorola-Asynchronous Mode, then the Microprocessor should do all of the following, anytime it wishes to write a byte of data into a register within the XRT83L34 device. - 1. Place the address of the "target" register within the XRT83L34 device, on the Address Bus input pins, A[6:0]. - 2. While the Microprocessor is placing the address value on the Address Bus, the Address Decoding circuitry (within the user's system) should assert the CS\* (Chip Select) input pin of the XRT83L34 device, by toggling it "LOW". This action enables further communication between the Microprocessor and the XRT83L34 Microprocessor Interface. - **3.** Assert the ALE/AS (Address Strobe) input pin by toggling it "LOW". This step enables the "Address Bus" input drivers, within the Microprocessor Interface block of the XRT83L34 device. - **4.** Afterwards, the Microprocessor Interface should indicate that this current bus cycle is a "WRITE" operation by toggling the WR\*/R/W\* (R/W\*) input pin "LOW". - **5.** The Microprocessor should then place the byte or word that it intends to write into the "target" register, on the bi-direction data bus, D[7:0]. - **6.** Next, the Microprocessor should initiate the bus cycle by toggling the RD\*/DS\* (Data Strobe) input pin "LOW". When the XRT83L34 device senses that the WR/R/W\* (R/W\*) input pin is "HIGH" and that the RD\*/DS\* (Data Strobe) input pin has toggled "LOW", it will enable the "input drivers" of the bi-directional data bus, D[7:0]. - 7. Immediately after the Microprocessor toggles the RD\*/DS\* (Data Strobe) signal "LOW", the XRT83L34 device will continue to drive the "RDY\*/DTACK\* output pin "HIGH". The XRT83L34 device does this in order to inform the Microprocessor that the data (to be written into the "target" address location, within the XRT83L34 device) is "NOT READY" to be latched into the Microprocessor Interface circuitry (within the XRT83L34 device). In this case, the Microprocessor should continue to hold the "Data Strobe" (RD\*/DS\*) input pin "LOW" until it detects the "RDY\*/DTACK\* output pin toggling "HIGH". ## REV. 1.0.1 QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR - **8.** After waiting the appropriate time for the data (on the bi-directional data bus) to settle and can be safely accepted by the Microprocessor, the XRT83L34 device will indicate that this data can now be latched into the "target" address location by toggling the "RDY\*/DTACK\*" output pin "LOW. - **9.** After the Microprocessor detects the RDY\*/DTACK\* signal (from the XRT83L34 device) toggling "LOW", it can then terminate the WRITE cycle by toggling the "RD\*/DS\*" (Data Strobe) input pin "HIGH". Note: Once the user toggles the "RD\*/DS\* (Data Strobe) input pin "HIGH", then the following two things will happen. - 1. The XRT83L34 device will latch the contents of the bi-directional data bus into the Microprocessor Interface block. - 2. The XRT83L34 device will terminate the "WRITE" cycle. Figure \_ presents a timing diagram that illustrates the behavior of the Microprocessor Interface signals, during a "Motorola-Asynchronous" Write Operation. FIGURE 28. ILLUSTRATION OF A MOTOROLA-ASYNCHRONOUS WRITE OPERATION ## MICROPROCESSOR REGISTER TABLES The microprocessor interface consists of 256 addressable locations. Each channel uses 16 dedicated 7 bit registers for independent programming and control. There are four additional registers for global control of all channels and two registers for device identification and revision numbers. The remaining registers are for factory test and future expansion. The control register map and the function of the individual bits are summarized in Table 18 and Table 19 respectively. TABLE 18: MICROPROCESSOR REGISTER ADDRESS | REGISTER NUMBER | Regi | STER ADDRESS | Function | |-----------------|-------------|-------------------|----------------------------------------------| | REGISTER NUMBER | HEX | BINARY | FUNCTION | | 0 - 15 | 0x00 - 0x0F | 0000000 - 0001111 | Channel 0 Control Registers | | 16 - 31 | 0x10 -0x1F | 0010000 - 0011111 | Channel 1 Control Registers | | 32 - 47 | 0x20 - 0x2F | 0100000 - 0101111 | Channel 2 Control Registers | | 48 - 63 | 0x30 - 0x3F | 0110000 - 0111111 | Channel 3 Control Registers | | 64 - 67 | 0x40 - 0x43 | 1000000 - 1000011 | Command Control Registers for All 4 Channels | | 68 - 75 | 0x44 - 0x4B | 1000100 - 1001011 | R/W registers reserved for testing purpose. | | 76-125 | 0x4C - 0x7D | 1001100 - 1111101 | Reserved | | 126 | 0x7E | 1111110 | Device ID | | 127 | 0x7F | 1111111 | Device Revision ID | TABLE 19: MICROPROCESSOR REGISTER BIT DESCRIPTION | REG.# | Address | REG.<br>TYPE | Віт 7 | Віт 6 | Віт 5 | Віт 4 | Віт 3 | Віт 2 | Віт 1 | Віт 0 | |-----------|---------------------|--------------|-----------|-----------|-----------|-----------|----------|----------|----------|----------| | Channel 0 | Control Reg | jisters | | | | | | | | | | 0 | 0000000<br>Hex 0x00 | R/W | Reserved | Reserved | RXON_n | EQC4_n | EQC3_n | EQC2_n | EQC1_n | EQC0_n | | 1 | 0000001<br>Hex 0x01 | R/W | RXTSEL_n | TXTSEL_n | TERSEL1_n | TERSEL0_n | JASEL1_n | JASEL0_n | JABW_n | FIFOS_n | | 2 | 0000010<br>Hex 0x02 | R/W | INVQRSS_n | TXTEST2_n | TXTEST1_n | TXTEST0_n | TXON_n | LOOP2_n | LOOP1_n | LOOP0_n | | 3 | 0000011<br>Hex 0x03 | R/W | NLCDE1_n | NLCDE0_n | CODES_n | RXRES1_n | RXRES0_n | INSBPV_n | INSBER_n | TRATIO_n | | 4 | 0000100<br>Hex 0x04 | R/W | Reserved | DMOIE_n | FLSIE_n | LCVIE_n | NLCDIE_n | AISDIE_n | RLOSIE_n | QRPDIE_n | | 5 | 0000101<br>Hex 0x05 | RO | Reserved | DMO_n | FLS_n | LCV_n | NLCD_n | AISD_n | RLOS_n | QRPD_n | | 6 | 0000110<br>Hex 0x06 | RUR | Reserved | DMOIS_n | FLSIS_n | LCVIS_n | NLCDIS_n | AISDIS_n | RLOSIS_n | QRPDIS_n | | 7 | 0000111<br>Hex 0x07 | RO | Reserved | Reserved | CLOS5_n | CLOS4_n | CLOS3_n | CLOS2_n | CLOS1_n | CLOS0_n | | 8 | 0001000<br>Hex 0x08 | R/W | Х | B6S1_n | B5S1_n | B4S1_n | B3S1_n | B2S1_n | B1S1_n | B0S1_n | ## TABLE 19: MICROPROCESSOR REGISTER BIT DESCRIPTION | REG. # | Address | REG.<br>TYPE | Віт 7 | Віт 6 | Віт 5 | Віт 4 | Віт 3 | Віт 2 | Віт 1 | Віт 0 | | | |-----------------------------------------------------|------------------------------|--------------|--------------|-----------------------------------------------------------------|------------------|--------------------|-----------|-----------|-----------|-----------|--|--| | 9 | 0001001<br>Hex 0x09 | R/W | Х | B6S2_n | B5S2_n | B4S2_n | B3S2_n | B2S2_n | B1S2_n | B0S2_n | | | | 10 | 0001010<br>Hex 0x0A | R/W | Х | B6S3_n | B5S3_n | B4S3_n | B3S3_n | B2S3_n | B1S3_n | B0S3_n | | | | 11 | 0001011<br>Hex 0x0B | R/W | Х | B6S4_n | B5S4_n | B4S4_n | B3S4_n | B2S4_n | B1S4_n | B0S4_n | | | | 12 | 0001100<br>Hex 0x0C | R/W | Х | B6S5_n B5S5_n B4S5_n B3S5_n B2S5_n B1S5_n B0S5_r | | | | | | | | | | 13 | 0001101<br>Hex 0x0D | R/W | Х | B6S6_n | B5S6_n | B4S6_n | B3S6_n | B2S6_n | B1S6_n | B0S6_n | | | | 14 | 0001110<br>Hex 0x0E | R/W | Х | B6S7_n | B5S7_n | B4S7_n | B3S7_n | B2S7_n | B1S7_n | B0S7_n | | | | 15 | 0001111<br>Hex 0x0F | R/W | Х | B6S8_n | B5S8_n | B4S8_n | B3S8_n | B2S8_n | B1S8_n | B0S8_n | | | | | | | Reset = 0 | | | Command Control Global Registers for all 8 channels | | | | | | | | | | | | | | 16-31 | | | | | | | | | | | | | | 32-47 | 010xxxx<br>Hex 0x20-<br>ox2F | R/W | Channel 2 Co | channel 2 Control Register (see Registers 0-15 for description) | | | | | | | | | | 48-63 | 011xxxx<br>Hex 0x30-<br>0x3F | R/W | Channel 3 Co | ntrol Register (s | see Registers 0- | 15 for description | n) | | | | | | | Command | Control Globa | al Regis | sters | | | | | | | | | | | 64 | 1000000<br>Hex 0x40 | R/W | SR/DR | ATAOS | RCLKE | TCLKE | DATAP | Reserved | GIE | SRESET | | | | 65 | 1000001<br>Hex 0x41 | R/W | E1arben | CLKSEL2 | CLKSEL1 | CLKSEL0 | MCLKRATE | RXMUTE | EXLOS | ICT | | | | 66 | 1000010<br>Hex 0x42 | R/W | GAUGE1 | Gauge2 | TXONCNTL | TERCNTL | SL_1 | SL_0 | EQG_1 | EQG_0 | | | | 67 | 1000011<br>Hex 0x43 | R/W | Reserved | | | Test Regis | ters for cha | nnels 0 | - 3 | | | | | | | | | | | 68 | 1000100<br>Hex 0x44 | R/W | Test byte 0 | | | | | | | | | | | 69 | 1000101<br>Hex 0x45 | R/W | Test byte 1 | | | | | | | | | | | 70 | 1000110<br>Hex 0x46 | R/W | Test byte 2 | | | | | | | | | | | 71 | 1000111<br>Hex 0x47 | R/W | Test byte 3 | | | | | | | | | | | 72 | 1001000<br>Hex 0x48 | R/W | Test byte 4 | | | | | | | | | | | 73 | 1001001<br>Hex 0x49 | R/W | Test byte 5 | | | | | | | | | | # QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.0.1 ## TABLE 19: MICROPROCESSOR REGISTER BIT DESCRIPTION | REG. # | Address | REG.<br>TYPE | Віт 7 | Віт 6 | Віт 5 | Віт 4 | Віт 3 | Віт 2 | Віт 1 | Віт 0 | |------------|---------------------|--------------|--------------|-----------------|-------------|-------|-------|-------|-------|-------| | 74 | 1001010<br>Hex 0x4A | R/W | Test byte 6 | | | | | | | | | 75 | 1001011<br>Hex 0x4B | R/W | Test byte 7 | | | | | | | | | Unused R | Unused Registers | | | | | | | | | | | 76 | 1001100<br>Hex 0x4C | | | | | | | | | | | | | | | | | | | | | | | 125 | 1111101<br>Hex 0x7D | | | | | | | | | | | ID Registe | ers | | | | | | | | | | | 126 | 1111110<br>Hex 0x7E | | DEVICE ID: H | IEX = FB, Binar | y = 1111011 | | | | | | | 127 | 1111111<br>Hex 0x7F | | DEVICE Revi | sion ID | | | | | | | # MICROPROCESSOR REGISTER DESCRIPTIONS TABLE 20: MICROPROCESSOR REGISTER #0, BIT DESCRIPTION | REGISTER ADDRESS<br>0000000<br>0010000<br>0100000<br>0110000 | CHANNEL_n CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 | Function | REGISTER<br>TYPE | RESET<br>VALUE | |--------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | Віт # | NAME | | | | | D7 | Reserved | | R/W | 0 | | D6 | Reserved | | R/W | | | D5 | RXON_n | Receiver ON: Writing a "1" into this bit location turns on the Receive Section of channel n. Writing a "0" shuts off the Receiver Section of channel n. Notes: 1. This bit provides independent turn-off or turn-on control of each receiver channel. 2. In Hardware mode all receiver channels are always on. | R/W | 0 | | D4 | EQC4_n | <b>Equalizer Control bit 4:</b> This bit together with EQC[3:0] are used for controlling transmit pulse shaping, transmit line buildout (LBO) and receive monitoring for either T1 or E1 Modes of operation. See Table 5 for description of Equalizer Control bits. | R/W | 0 | | D3 | EQC3_n | Equalizer Control bit 3: See bit D4 description for function of this bit | R/W | 0 | | D2 | EQC2_n | <b>Equalizer Control bit 2:</b> See bit D4 description for function of this bit | R/W | 0 | | D1 | EQC1_n | <b>Equalizer Control bit 1:</b> See bit D4 description for function of this bit | R/W | 0 | | D0 | EQC0_n | Equalizer Control bit 0: See bit D4 description for function of this bit | R/W | 0 | TABLE 21: MICROPROCESSOR REGISTER #1, BIT DESCRIPTION | REGISTER ADDRESS<br>0000001<br>0010001<br>0100001<br>BIT # | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | | | | REGISTER<br>TYPE | RESET<br>VALUE | | | | |------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------------------------------------------------------------------|-----------|-----|---| | D7 | RXTSEL_n | to select bet | ween th | ne interi | nal and | Host mode, this lexternal line te to the following | rmination | R/W | 0 | | | | | RXT | SEL | RX | Termination | | | | | | | | | 0 | | External | | | | | | | | , | 1 | | Internal | | | | | D6 | TXTSEL_n | Transmit Te<br>to select bet<br>modes for th | ween th | rmination | R/W | 0 | | | | | | | TXTSEL TX Termination | | | | | | | | | | | | 0 External | | | | | | | | | | | | 1 | | Internal | | | | | D5 | TERSEL1_n | and RXTSE | e and ir<br>L = "1") | n interna<br>TERSE | al term<br>EL[1:0] | :<br>ination mode, (T<br>control the trans<br>ecording to the fo | smit and | R/W | 0 | | | | TER | SEL1 | TERS | SEL0 | Terminati | on | | | | | | | 0 | ( | ) | 100Ω | | | | | | | | 0 | 1 | 1 | 110Ω | | | | | | | | 1 | ( | ) | 75Ω | | | | | | | | 1 | 1 | l | 120Ω | | | | | | | each receive<br>the combina<br>In the intern | In the internal termination mode, the receiver termination of each receiver is realized completely by internal resistors or by the combination of internal and one fixed external resistor. In the internal termination mode, the transmitter output should be AC coupled to the transformer. | | | | | | | | D4 | TERSEL0_n | Termination<br>See descrip | - | | | bit 0:<br>unction of this bi | t. | R/W | 0 | # TABLE 21: MICROPROCESSOR REGISTER #1, BIT DESCRIPTION | D3 | JASEL1_n | are used t | | or place t | IASEL0 bits<br>each chan- | R/W | 0 | | | | | |----|----------|------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------|---------------|---------------|-----|---|--|--| | | | | JASEL1<br>bit D3 | JASEI<br>bit D | l l | JA Path | | | | | | | | | | 0 | 0 | JA | Disabled | | | | | | | | | | 0 | 1 | JA | in Transmit | Path | | | | | | | | | 1 | 0 | JA | in Receive | Path | | | | | | | | | 1 | 1 | JA | in Receive | Path | | | | | | D2 | JASEL0_n | | itter Attenuator select bit 0: See description of bit D3 for the unction of this bit. | | | | | | | | | | D1 | JABW_n | to "1" to se<br>FIFO leng<br>"0" to sele<br>mode. In | elect a 1.5l<br>yth will be a<br>ect 10Hz B<br>T1 mode tl<br>to 3Hz, ar | e, set this bit<br>enuator. The<br>et this bit to<br>tor in E1<br>is perma-<br>effect on the | R/W | 0 | | | | | | | | | Mode | JAB<br>bit [ | | OS_n<br>it D0 | JA B-W<br>Hz | FIFO<br>Size | | | | | | | | T1 | 0 | | 0 | 3 | 32 | | | | | | | | T1 | 0 | | 1 | 3 | 64 | | | | | | | | T1 | 1 | | 0 | 3 | 32 | | | | | | | | T1 | 1 | | 1 | 3 | 64 | | | | | | | | E1 | 0 | | 0 | 10 | 32 | | | | | | | | E1 | 0 | | 1 | 10 | 64 | | | | | | | | E1 | 1 | | 0 | 1.5 | 64 | | | | | | | | E1 | 1 | | 1 | 1.5 | 64 | | | | | | | | | | | | | | | | | | | D0 | FIFOS_n | FIFO Size this bit. | e Select: S | See table | f bit D1 | above for the | e function of | R/W | 0 | | | TABLE 22: MICROPROCESSOR REGISTER #2, BIT DESCRIPTION | REGISTER ADDRESS<br>0000010<br>0010010<br>0100010<br>0110010<br>BIT # | CHANNEL_n CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Invest CDCC 5 | Fun | Maiaire e a 440 | Т | GISTER<br>TYPE | RESET<br>VALUE | | | | | |-----------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------|----------------|----------------|---|--|--|--| | D7 | INVQRSS_n | Invert QRSS Pa<br>this bit inverts th<br>a "0" sends the | e polarity of tra | ansmitted QR | SS pattern. Writi | | R/W | 0 | | | | | D6 | TXTEST2_n | Transmit Test F and TXTEST0 a according to the TXTEST2 | re used to ger | nerate and tra | | l l | R/W | 0 | | | | | | | 0 | Х | Х | No Pattern | | | | | | | | | | 1 | 0 | 0 | TDQRSS | | | | | | | | | | 1 | 0 | 1 | TAOS | | | | | | | | | | 1 | 1 | 0 | TLUC | | | | | | | | | | 1 | | | | | | | | | | | | | condition when a Source generatinumber n. In a Trandom bit sequitive zeros. In a ETAOS (Transmithe transmission channel number TLUC (Transmithe transmitted to the When Network LXRT83L34 will ig Remote Loop-Back automatical Loop-Back requirements and transmitted to the When Network LXRT83L34 will ig Remote Loop-Back automatical Loop-Back requirements and the source of | TDQRSS (Transmit/Detect Quasi-Random Signal): This condition when activated enables Quasi-Random Signal Source generation and detection for the selected channel number n. In a T1 system QRSS pattern is a 2 <sup>20</sup> -1 pseudorandom bit sequence (PRBS) with no more than 14 consecutive zeros. In a E1 system, QRSS is a 2 <sup>15</sup> -1 PRBS pattern. TAOS (Transmit All Ones): Activating this condition enables the transmission of an All Ones Pattern from the selected channel number n. TLUC (Transmit Network Loop-Up Code): Activating this condition enables the Network Loop-Up Code of "00001" to be transmitted to the line for the selected channel number n. When Network Loop-Up code is being transmitted, the XRT83L34 will ignore the Automatic Loop-Code detection and Remote Loop-Back activation (NLCDE1 = "1", NLCDE0 = "1", if activated) in order to avoid activating Remote Digital Loop-Back automatically when the remote terminal responds to the | | | | | | | | | | | | condition enable | DC (Transmit Network Loop-Down Code): Activating this ndition enables the network Loop-Down Code of "001" to be nsmitted to the line for the selected channel number n. | | | | | | | | | | D5 | TXTEST1_n | Transmit Test p | | See descriptio | on of bit D6 for th | e F | R/W | 0 | | | | | D4 | TXTEST0_n | Transmit Test F<br>function of this b | | See description | on of bit D6 for th | e F | R/W | 0 | | | | # TABLE 22: MICROPROCESSOR REGISTER #2, BIT DESCRIPTION | D3 | TXON_n | Transmitter C<br>Transmit Sect<br>Transmit Sect<br>TRING_n drive<br>redundancy al<br>Note: This bif<br>for ea | ion of chani<br>ion of chani<br>er outputs w<br>oplications. | or | 0 | | | | | |----|---------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------|---------------------------|-----|---|--|--| | D2 | LOOP2_n | Loop-Back co<br>and LOOP0 be<br>according to the | its control the following | | | | | | | | | | LOOP2 | LOOP1 | LOOP0 | Loop-Back Mode | | | | | | | | 0 | Х | Х | No Loop-Back | | | | | | | | 1 | 0 | 0 | Dual Loop-Back | | | | | | | | 1 | 0 | 1 | Analog Loop-Back | | | | | | | | 1 | 1 | 0 | Remote Loop-Back | | | | | | | | 1 | 1 | 1 | Digital Loop-Back | | | | | | D1 | LOOP1_n | | Loop-Back control bit 1: See description of bit D2 for the function of this bit. | | | | | | | | D0 | LOOP0_n | Loop-Back co | | : See desci | ription of bit D2 for the | R/W | 0 | | | TABLE 23: MICROPROCESSOR REGISTER #3, BIT DESCRIPTION | REGISTER ADDRESS<br>0000011<br>0010011<br>0100011<br>0110011<br>BIT # | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function Network Loop Code Detection Enable Bit 1: | | | | RESET<br>VALUE | | | |-----------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|----------------|--|--| | D/ | NLCDE I_II | This bit together tion of each char | - R/W | U | | | | | | | | NLCDE1 | NLCDE0 | Function | | | | | | | | 0 | 0 | Disable Loop-code detection | | | | | | | | 0 | 1 | Detect Loop-Up code<br>in receive data<br>Detect Loop-Down | | | | | | | | 1 | 0 | code in receive data Automatic Loop-Code | | | | | | De | NI CDEO o | NLCDE0 = "0", the receive data tively. When the produced for more set to "1" and if the initiated. The Host function manuall setting the NLCI Automatic Loopvation mode. As interface bit is relitor the receive determ is detected in "1", Remote Loop cally programme Down code. The receiving the Loops removed when more than 5 second is terminated. | When NLCDE1 ="0" and NLCDE0 = "1" or NLCDE1 = "1" and NLCDE0 = "0", the chip is manually programmed to monitor the receive data for the Loop-Up or Loop-Down code respectively. When the presence of the "00001" or "001" pattern is detected for more than 5 seconds, the status of the NLCD bit is set to "1" and if the NLCD interrupt is enabled, an interrupt is initiated. The Host has the option to control the Loop-Back function manually. Setting the NLCDE1 = "1" and NLCDE0 = "1" enables the Automatic Loop-Code detection and Remote Loop-Back activation mode. As this mode is initiated, the state of the NLCD interface bit is reset to "0" and the chip is programmed to montor the receive data for the Loop-Up code. If the "00001" pattern is detected for longer than 5 seconds, the NLCD bit is set 1", Remote Loop-Back is activated and the chip is automatically programmed to monitor the receive data for the Loop-Down code. The NLCD bit stays set even after the chip stops eceiving the Loop-Up code. The Remote Loop-Back condition is removed when the chip receives the Loop-Down code for more than 5 seconds or if the Automatic Loop-Code detection mode is terminated. | | | | | | | D6 | NLCDE0_n | Network Loop (<br>See description | R/W | 0 | | | | | | D5 | CODES_n | Encoding and I<br>Writing a "0" to the<br>decoding for chat<br>coding scheme.<br>selected. | R/W | 0 | | | | | # TABLE 23: MICROPROCESSOR REGISTER #3, BIT DESCRIPTION | D4 | RXRES1_n | Receive Externations with the Figure 1 Receive fixed re | R/W | 0 | | | | |----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------|---|--|---| | | | RXRES1_n | RXRESO_n | Required Fixed External RX Resistor | | | | | | | 0 | 0 | No external Fixed<br>Resistor | | | | | | | 0 | 1 | 240Ω | | | | | | | 1 | 0 | 210Ω | | | | | | | 1 | 1 | 150Ω | | | | | D3 | RXRES0_n | Receive Exterr | of this | R/W | 0 | | | | D2 | INSBPV_n | "1", a bipolar vio<br>stream of the se<br>be inserted eith<br>operating in sing<br>on the rising ed<br>NOTE: To ens<br>should<br>"1". | n can<br>n<br>oled<br>a "0" | R/W | 0 | | | | D1 | INSBER_n | Insert Bit Error: With TDQRSS enabled, when this bit transitions from "0" to "1", a bit error will be inserted in the transmitted QRSS pattern of the selected channel number n. The state of this bit is sampled on the rising edge of the respective TCLK_n. Note: To ensure the insertion of bit error, a "0" should be written in this bit location before writing a "1". | | | | | 0 | | D0 | TRATIO_n | Transformer Ratio Select: In the external termination mode, writing a "1" to this bit selects a transformer ratio of 1:2 for the transmitter. Writing a "0" sets the transmitter transformer ratio to 1:2.45. In the internal termination mode the transmitter transformer ratio is permanently set to 1:2 and the state of this bit has no effect. | | | | | 0 | TABLE 24: MICROPROCESSOR REGISTER #4, BIT DESCRIPTION | REGISTER ADDRESS<br>0000100<br>0010100<br>0100100<br>0110100<br>BIT # | CHANNEL_n CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function | REGISTER<br>TYPE | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | RO | 0 | | D6 | DMOIE_n | <b>DMO Interrupt Enable:</b> Writing a "1" to this bit enables DMO interrupt generation, writing a "0" masks it. | R/W | 0 | | D5 | FLSIE_n | FIFO Limit Status Interrupt Enable: Writing a "1" to this bit enables interrupt generation when the FIFO limit is within to 3 bits, writing a "0" to masks it. | R/W | 0 | | D4 | LCVIE_n | <b>Line Code Violation Interrupt Enable:</b> Writing a "1" to this bit enables Line Code Violation interrupt generation, writing a "0" masks it. | R/W | 0 | | D3 | NLCDIE_n | Network Loop-Code Detection Interrupt Enable: Writing a "1" to this bit enables Network Loop-code detection interrupt generation, writing a "0" masks it. | R/W | 0 | | D2 | AISDIE_n | AIS Interrupt Enable: Writing a "1" to this bit enables Alarm Indication Signal detection interrupt generation, writing a "0" masks it. | R/W | 0 | | D1 | RLOSIE_n | Receive Loss of Signal Interrupt Enable: Writing a "1" to this bit enables Loss of Receive Signal interrupt generation, writing a "0" masks it. | R/W | 0 | | D0 | QRPDIE_n | QRSS Pattern Detection Interrupt Enable: Writing a "1" to this bit enables QRSS pattern detection interrupt generation, writing a "0" masks it. | R/W | 0 | ## TABLE 25: MICROPROCESSOR REGISTER #5, BIT DESCRIPTION | REGISTER ADDRESS<br>0000101<br>0010101<br>0100101<br>0110101<br>BIT # | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function | REGISTER<br>TYPE | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | RO | 0 | | D6 | DMO_n | <b>Driver Monitor Output:</b> This bit is set to a "1" to indicate transmit driver failure is detected. The value of this bit is based on the current status of DMO for the corresponding channel. If the DMOIE bit is enabled, any transition on this bit will generate an Interrupt. | RO | 0 | | D5 | FLS_n | <b>FiFO Limit Status:</b> This bit is set to a "1" to indicate that the jitter attenuator read/write FIFO pointers are within +/- 3 bits. If the FLSIE bit is enabled, any transition on this bit will generate an Interrupt. | RO | 0 | | D4 | LCV_n | Line Code Violation: This bit is set to a "1" to indicate that the receiver of channel n is currently detecting a Line Code Violation or an excessive number of zeros in the B8ZS or HDB3 modes. If the LCVIE bit is enabled, any transition on this bit will generate an Interrupt. | RO | 0 | # QUAD T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.0.1 ## TABLE 25: MICROPROCESSOR REGISTER #5, BIT DESCRIPTION | D3 | NLCD_n | Network Loop-Code Detection: | RO | 0 | |----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | 50 | NEOD_II | This bit operates differently in the Manual or the Automatic Network Loop-Code detection modes. | 1.0 | o | | | | In the Manual Loop-Code detection mode, (NLCDE1 = "0" and NLCDE0 = "1" or NLCDE1 = "1" and NLCDE0 = "0") this bit gets set to "1" as soon as the Loop-Up ("00001") or Loop-Down ("001") code is detected in the receive data for longer than 5 seconds. The NLCD bit stays in the "1" state for as long as the chip detects the presence of the Loop-code in the receive data and it is reset to "0" as soon as it stops receiving it. In this mode, if the NLCD interrupt is enabled, the chip will initiate an interrupt on every transition of the NLCD. | | | | | | When the Automatic Loop-code detection mode, (NLCDE1 = "1" and NLCDE0 = "1") is initiated, the state of the NLCD interface bit is reset to "0" and the chip is programmed to monitor the receive input data for the Loop-Up code. This bit is set to a "1" to indicate that the Network Loop Code is detected for more than 5 seconds. Simultaneously the Remote Loop-Back condition is automatically activated and the chip is programmed to monitor the receive data for the Network Loop Down code. The NLCD bit stays in the "1" state for as long as the Remote Loop-Back condition is in effect even if the chip stops receiving the Loop-Up code. Remote Loop-Back is removed if the chip detects the "001" pattern for longer than 5 seconds in the receive data. Detecting the "001" pattern also results in resetting the NLCD interface bit and initiating an interrupt provided the NLCD interrupt enable bit is active. When programmed in Automatic detection mode, the NLCD interface bit stays "High" for the entire time the Remote Loop-Back is active and initiate an interrupt anytime the status | | | | | | of the NLCD bit changes. In this mode, the Host can monitor the state of the NLCD bit to determine if the Remote Loop-Back is activated. | | | | D2 | AISD_n | Alarm Indication Signal Detect: This bit is set to a "1" to indicate All Ones Signal is detected by the receiver. The value of this bit is based on the current status of Alarm Indication Signal detector of channel n. If the AISDIE bit is enabled, any transition on this bit will generate an Interrupt. | RO | 0 | | D1 | RLOS_n | Receive Loss of Signal: This bit is set to a "1" to indicate that the receive input signal is lost. The value of this bit is based on the current status of the receive input signal of channel n. If the RLOSIE bit is enabled, any transition on this bit will generate an Interrupt. | RO | 0 | | D0 | QRPD_n | Quasi-random Pattern Detection: This bit is set to a "1" to indicate the receiver is currently in synchronization with QRSS pattern. The value of this bit is based on the current status of Quasi-random pattern detector of channel n. If the QRPDIE bit is enabled, any transition on this bit will generate an Interrupt. | RO | 0 | TABLE 26: MICROPROCESSOR REGISTER #6, BIT DESCRIPTION | REGISTER ADDRESS<br>0000110<br>0010110<br>0100110<br>0110110<br>BIT # | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function | Register<br>Type | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | RO | 0 | | D6 | DMOIS_n | Driver Monitor Output Interrupt Status: This bit is set to a "1" every time the DMO status has changed since last read. Note: This bit is reset upon read. | RUR | 0 | | D5 | FLSIS_n | FIFO Limit Interrupt Status: This bit is set to a "1" every time when FIFO Limit (Read/Write pointer with +/- 3 bits apart) status has changed since last read. Note: This bit is reset upon read. | RUR | 0 | | D4 | LCVIS_n | Line Code Violation Interrupt Status: This bit is set to a "1" every time when LCV status has changed since last read. Note: This bit is reset upon read. | RUR | 0 | | D3 | NLCDIS_n | Network Loop-Code Detection Interrupt Status: This bit is set to a "1" every time when NLCD status has changed since last read. Note: This bit is reset upon read. | RUR | 0 | | D2 | AISDIS_n | AlS Detection Interrupt Status: This bit is set to a "1" every time when AISD status has changed since last read. Note: This bit is reset upon read. | RUR | 0 | | D1 | RLOSIS_n | Receive Loss of Signal Interrupt Status: This bit is set to a "1" every time RLOS status has changed since last read. Note: This bit is reset upon read. | RUR | 0 | | D0 | QRPDIS_n | Quasi-Random Pattern Detection Interrupt Status: This bit is set to a "1" every time when QRPD status has changed since last read. Note: This bit is reset upon read. | RUR | 0 | TABLE 27: MICROPROCESSOR REGISTER #7, BIT DESCRIPTION | REGISTER ADDRESS<br>0000111<br>0010111<br>0100111<br>0110111 | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function | REGISTER<br>TYPE | RESET<br>VALUE | |--------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | RO | 0 | | D6 | Reserved | | RO | 0 | | D5 | CLOS5_n | Cable Loss bit 5: CLOS[5:0]_n are the six bit receive selective equalizer setting which is also a binary word that represents the cable attenuation indication within ±1dB. CLOS5_n is the most significant bit (MSB) and CLOS0_n is the least significant bit (LSB). | RO | 0 | | D4 | CLOS4_n | Cable Loss bit 4: See description of D5 for function of this bit. | RO | 0 | | D3 | CLOS3_n | Cable Loss bit 3: See description of D5 for function of this bit. | RO | 0 | | D2 | CLOS2_n | Cable Loss bit 2: See description of D5 for function of this bit. | RO | 0 | | D1 | CLOS1_n | Cable Loss bit 1: See description of D5 for function of this bit. | RO | 0 | | D0 | CLOS0_n | Cable Loss bit 0: See description of D5 for function of this bit. | RO | 0 | TABLE 28: MICROPROCESSOR REGISTER #8, BIT DESCRIPTION | REGISTER ADDRESS<br>0001000<br>0011000<br>0101000<br>0111000<br>Bit # | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function | REGISTER<br>TYPE | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | R/W | 0 | | D6-D0 | B6S1_n -<br>B0S1_n | Arbitrary Transmit Pulse Shape, Segment 1:The shape of each channel's transmitted pulse can be made independently user programmable by selecting "Arbitrary Pulse" mode in Table 5. The arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of MCLK. This 7 bit number represents the amplitude of the nth channel's arbitrary pulse during the first time segment. B6S1_n-B0S1_n is in signed magnitude format with B6S1_n as the sign bit and B0S1_n as the least significant bit (LSB). | R/W | 0 | ### TABLE 29: MICROPROCESSOR REGISTER #9, BIT DESCRIPTION | REGISTER ADDRESS<br>0001001<br>0011001<br>0101001 | CHANNEL_n CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 | Function | REGISTER<br>TYPE | RESET<br>VALUE | |---------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | Віт # | NAME | | | | | D7 | Reserved | | R/W | 0 | | D6-D0 | B6S2_n -<br>B0S2_n | Arbitrary Transmit Pulse Shape, Segment 2 The shape of each channel's transmitted pulse can be made independently user programmable by selecting "Arbitrary Pulse" mode in Table 5. The arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of MCLK. This 7 bit number represents the amplitude of the nth channel's arbitrary pulse during the second time segment. B6S2_n-B0S2_n is in signed magnitude format with B6S2_n as the sign bit and B0S2_n as the least significant bit (LSB). | R/W | 0 | TABLE 30: MICROPROCESSOR REGISTER #10, BIT DESCRIPTION | REGISTER ADDRESS<br>0001010<br>0011010<br>0101010<br>0111010<br>Bit # | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function | REGISTER<br>TYPE | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | R/W | 0 | | D6-D0 | B6S3_n -<br>B0S3_n | Arbitrary Transmit Pulse Shape, Segment 3 The shape of each channel's transmitted pulse can be made independently user programmable by selecting "Arbitrary Pulse" mode in Table 5. The arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of MCLK. This 7 bit number represents the amplitude of the nth channel's arbitrary pulse during the third time segment. B6S3_n-B0S3_n is in signed magnitude format with B6S3_n as the sign bit and B0S3_n as the least significant bit (LSB). | R/W | 0 | TABLE 31: MICROPROCESSOR REGISTER #11, BIT DESCRIPTION | REGISTER ADDRESS<br>0001011<br>0011011<br>0101011<br>0111011<br>BIT # | CHANNEL_n CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function | REGISTER<br>TYPE | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | R/W | 0 | | D6-D0 | B6S4_n -<br>B0S4_n | Arbitrary Transmit Pulse Shape, Segment 4 The shape of each channel's transmitted pulse can be made independently user programmable by selecting "Arbitrary Pulse" mode in Table 5. The arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of MCLK. This 7 bit number represents the amplitude of the nth channel's arbitrary pulse during the fourth time segment. B6S4_n-B0S4_n is in signed magnitude format with B6S4_n as the sign bit and B0S4_n as the least significant bit (LSB). | R/W | 0 | TABLE 32: MICROPROCESSOR REGISTER #12, BIT DESCRIPTION | REGISTER ADDRESS<br>0001100<br>0011100<br>0101100<br>0111100<br>Bit # | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function | REGISTER<br>TYPE | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | R/W | 0 | | D6-D0 | B6S5_n -<br>B0S5_n | Arbitrary Transmit Pulse Shape, Segment 5 The shape of each channel's transmitted pulse can be made independently user programmable by selecting "Arbitrary Pulse" mode in Table 5. The arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of MCLK. This 7 bit number represents the amplitude of the nth channel's arbitrary pulse during the fifth time segment. B6S5_n-B0S5_n is in signed magnitude format with B6S5_n as the sign bit and B0S5_n as the least significant bit (LSB). | R/W | 0 | TABLE 33: MICROPROCESSOR REGISTER #13, BIT DESCRIPTION | REGISTER ADDRESS<br>0001101<br>0011101<br>0101101<br>0111101<br>Bit # | CHANNEL_n CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | FUNCTION | REGISTER<br>TYPE | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | R/W | 0 | | D6-D0 | B6S6_n -<br>B0S6_n | Arbitrary Transmit Pulse Shape, Segment 6 The shape of each channel's transmitted pulse can be made independently user programmable by selecting "Arbitrary Pulse" mode in Table 5. The arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of MCLK. This 7 bit number represents the amplitude of the nth channel's arbitrary pulse during the sixth time segment. B6S6_n-B0S6_n is in signed magnitude format with B6S6_n as the sign bit and B0S6_n as the least significant bit (LSB). | R/W | 0 | TABLE 34: MICROPROCESSOR REGISTER #14, BIT DESCRIPTION | REGISTER ADDRESS<br>0001110<br>0011110<br>0101110<br>0111110<br>Bit # | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | Function | REGISTER<br>TYPE | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | R/W | 0 | | D6-D0 | B6S7_n -<br>B0S7_n | Arbitrary Transmit Pulse Shape, Segment 7 The shape of each channel's transmitted pulse can be made independently user programmable by selecting "Arbitrary Pulse" mode in Table 5. The arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of MCLK. This 7 bit number represents the amplitude of the nth channel's arbitrary pulse during the seventh time segment. B6S7_n-B0S7_n is in signed magnitude format with B6S7_n as the sign bit and B0S7_n as the least significant bit (LSB). | R/W | 0 | TABLE 35: MICROPROCESSOR REGISTER #15, BIT DESCRIPTION | REGISTER ADDRESS<br>0001111<br>0011111<br>0101111<br>0111111<br>BIT # | CHANNEL_N CHANNEL_0 CHANNEL_1 CHANNEL_2 CHANNEL_3 NAME | FUNCTION | REGISTER<br>TYPE | RESET<br>VALUE | |-----------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | Reserved | | R/W | 0 | | D6-D0 | B6S8_n -<br>B0S8_n | Arbitrary Transmit Pulse Shape, Segment 8 The shape of each channel's transmitted pulse can be made independently user programmable by selecting "Arbitrary Pulse" mode in Table 5. The arbitrary pulse is divided into eight time segments whose combined duration is equal to one period of MCLK. This 7 bit number represents the amplitude of the nth channel's arbitrary pulse during the eighth time segment. B6S8_n-B0S8_n is in signed magnitude format with B6S8_n as the sign bit and B0S8_n as the least significant bit (LSB). | R/W | 0 | ### TABLE 36: MICROPROCESSOR REGISTER #64, BIT DESCRIPTION | REGISTER ADDRESS<br>1000000<br>Bit # | NAME | Function | REGISTER<br>TYPE | RESET<br>VALUE | |--------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | D7 | SR/DR | Single-rail/Dual-rail Select: Writing a "1" to this bit configures all 8 channels in the XRT83L34 to operate in the Single-rail mode. Writing a "0" configures the XRT83L34 to operate in Dual-rail mode. | R/W | 0 | | D6 | ATAOS | Automatic Transmit All Ones Upon RLOS: Writing a "1" to this bit enables the automatic transmission of All "Ones" data to the line for the channel that detects an RLOS condition. Writing a "0" disables this feature. | R/W | 0 | | D5 | RCLKE | Receive Clock Edge: Writing a "1" to this bit selects receive output data of all channels to be updated on the negative edge of RCLK. Wring a "0" selects data to be updated on the positive edge of RCLK. | R/W | 0 | | D4 | TCLKE | Transmit Clock Edge: Writing a "0" to this bit selects transmit data at TPOS_n/TDATA_n and TNEG_n/CODES_n of all channels to be sampled on the falling edge of TCLK_n. Writing a "1" selects the rising edge of the TCLK_n for sampling. | R/W | 0 | | D3 | DATAP | <b>DATA Polarity:</b> Writing a "0" to this bit selects transmit input and receive output data of all channels to be active "High". Writing a "1" selects an active "Low" state. | R/W | 0 | | D2 | Reserved | | | 0 | | D1 | GIE | Global Interrupt Enable: Writing a "1" to this bit globally enables interrupt generation for all channels. Writing a "0" disables interrupt generation. | R/W | 0 | | D0 | SRESET | Software Reset μP Registers: Writing a "1" to this bit longer than 10μs initiates a device reset through the microprocessor interface. All internal circuits are placed in the reset state with this bit set to a "1" except the microprocessor register bits. | R/W | 0 | #### **CLOCK SELECT REGISTER** The input clock source is used to generate all the necessary clock references internally to the LIU. The microprocessor timing is derived from a PLL output which is chosen by programming the Clock Select Bits and the Master Clock Rate in register 0x41h. Therefore, if the clock selection bits or the MCLRATE bit are being programmed, the frequency of the PLL output will be adjusted accordingly. During this adjustment, it is important to "Not" write to any other bit location within the same register while selecting the input/output clock frequency. For best results, whenever the user is changing bits D[6:3] (within the Clock Select Register), he/ she should execute a "Masked-Write" Operation, such that he/she will not change the remaining bits within this register (e.g., D[7] and D[2:0] as shown below in Figure 29). FIGURE 29. REGISTER 0x81H SUB REGISTERS Programming Examples: Example 1: Changing bits D[6:3] If bits D[6:3] are the only values within the register that will change in a WRITE process, the microprocessor only needs to initiate ONE write operation. Example 2: Changing bits D[7] and D[2:0] If bits D[7] and D[2:0] are the only values within the register that will change in a WRITE process, the microprocessor only needs to initiate ONE write operation. Example 3: Changing bits within D[6:3] and the other bits In this scenario, one must initiate TWO write operations such that bits D[6:3] and the other bits do not change within ONE write cycle. It is recommended that bits D[6:0] and the other bits be treated as two independent sub-registers. One can either change the clock selection bits and then change bits D[7] and D[2:0] on the SECOND write, or vice-versa. No order or sequence is necessary. TABLE 37: MICROPROCESSOR REGISTER #65, BIT DESCRIPTION | REGISTER ADDRESS<br>1000001<br>Bit # | NAME | | | | REGISTER<br>TYPE | RESET<br>VALUE | | | | | |--------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------|-------------------|------------------------------------------------------|----------------------|-----|---| | D7 | E1arben | shaping If this bi Arbitrary trolled to 0xnF, who will be a constant. | is used<br>the tran<br>t is set t<br>/ Mode. | erators for<br>selected.<br>red for the<br>ually con-<br>8 through | | 0 | | | | | | D6 | CLKSEL2 | In <b>Host</b> ble frequency ter clock the follo MCLKE1 kHz 2048 2048 1544 1544 2048 8 8 16 16 56 56 64 128 128 256 256 In <b>Hard</b> the mas | kHz kHz CLRSEL2 CLRSEL1 CLRSEL0 MCLRRATE kHz 2048 2048 0 0 0 0 2048 2048 2048 0 0 0 1 1544 2048 1544 0 0 1 1 1544 1544 1544 0 0 1 0 2048 2048 1544 0 0 1 1 1544 8 X 0 1 0 2048 8 X 0 1 0 2048 8 X 0 1 0 1 1544 16 X 0 1 1 0 2048 16 X 0 1 1 1 1544 56 X 1 0 0 0 2048 56 X 1 0 0 0 1 1544 </td <td>R/W</td> <td>0</td> | | | | | | R/W | 0 | | D5 | CLKSEL1 | Clock S | Hardware pins. Clock Select inputs for Master Clock Synthesizer bit 1: See description of bit D6 for function of this bit. | | | | | | | 0 | | D4 | CLKSEL0 | Clock Select inputs for Master Clock Synthesizer bit 0: See description of bit D6 for function of this bit. | | | | | | | 0 | | | D3 | MCLKRATE | Master (<br>The Mas | Clock Sy<br>ster Cloc | nthesize<br>k Synthe | r to gene<br>sizer will | rate the generate | is bit prog<br>T1/J1 or E<br>e the E1 cl<br>en MCLKF | 1 clock.<br>ock when | R/W | 0 | ## TABLE 37: MICROPROCESSOR REGISTER #65, BIT DESCRIPTION | D2 | RXMUTE | Receive Output Mute: Writing a "1" to this bit, mutes receive outputs at RPOS/RDATA and RNEG/LCV pins to a "0" state for any channel that detects an RLOS condition. Note: RCLK is not muted. | R/W | 0 | |----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---| | D1 | EXLOS | <b>Extended LOS:</b> Writing a "1" to this bit extends the number of zeros at the receive input of each channel before RLOS is declared to 4096 bits. Writing a "0" reverts to the normal mode (175+75 bits for T1 and 32 bits for E1). | R/W | 0 | | D0 | ICT | In-Circuit-Testing: Writing a "1" to this bit configures all the output pins of the chip in high impedance mode for In-Circuit-Testing. Setting the ICT bit to "1" is equivalent to connecting the Hardware ICT pin 88 to ground. | R/W | 0 | ## TABLE 38: MICROPROCESSOR REGISTER #66, BIT DESCRIPTION | REGISTER ADDRESS<br>1000010<br>Bit # | NAME | | | | REGISTER<br>TYPE | RESET<br>VALUE | | | |--------------------------------------|----------|----------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------|----------------|-----|---| | D7 | GAUGE1 | This b | Gauge Select<br>it together with<br>own in the tabl | e size | R/W | 0 | | | | | | | GAUGE1 | GAUGE0 | Wire Size | | | | | | | | 0 | 0 | 22 and 24 Gauge | | | | | | | | 0 | 1 | 22 Gauge | | | | | | | | 1 | 0 | 24 Gauge | | | | | | | | 1 | 1 | 26 Gauge | | | | | D6 | GAUGE0 | Wire ( | Gauge Select | or Bit 0: | | | R/W | 0 | | D5 | TXONCNTL | In <b>Hos</b><br>Transi<br>pins. | mit On Contr<br>st mode, settir<br>mit On/Off fun<br>This provide<br>application. | R/W | 0 | | | | | D4 | TERCNTL | In <b>Hos</b> | EL to the RXT | ng this bit to "<br>「SEL <b>Hardwa</b><br>es a faster On | 1" transfers the control re control pin. Off capability for redur | | | 0 | ## TABLE 38: MICROPROCESSOR REGISTER #66, BIT DESCRIPTION | D3 | SL_1 | | licer Level Control bit 1: This bit and bit D2 control the slicing level for the slicer per the following table. | | | | | | 0 | |----|-------|-------|------------------------------------------------------------------------------------------------------------------|-----------------------|-----|------------------------------------------------------------|-----|-----|---| | | | | SL_1 | SL_0 | | Slicer Mode | | | | | | | | 0 | 0 | No | rmal | | | | | | | | 0 | 1 | De | crease by 5% from Norm | nal | | | | | | | 1 | 0 | Inc | rease by 5% from Norma | al | | | | | | | 1 | 1 | No | rmal | | | | | | | | | | | | | | | | D2 | SL_0 | Slice | er Level Con | trol bit 0: | See | description bit D3. | | R/W | 0 | | D1 | EQG_1 | | | | | his bit together with bit Do<br>as shown in the table belo | | R/W | 0 | | | | | EQG_1 | EQG_ | 0 | Equalizer Gain | | | | | | | | 0 | 0 | | Normal | | | | | | | | 0 | 1 | | Reduce Gain by 1 dB | | | | | | | | 1 | 0 Reduce Gain by 3 dB | | | | | | | | | | 1 | 1 1 Normal | | | | | | | | | | | | | | | | | | D0 | EQG_0 | Equa | Equalizer Gain Control bit 0: See description of bit D1 R/W | | | | | | 0 | ## **ELECTRICAL CHARACTERISTICS** TABLE 39: ABSOLUTE MAXIMUM RATINGS | Storage Temperature65°C to + 150°C | |-------------------------------------| | Operating Temperature40°C to + 85°C | | Supply Voltage0.5V to + 3.8V | | V <sub>In</sub> 0.5V to + 5.5V | TABLE 40: DC DIGITAL INPUT AND OUTPUT ELECTRICAL CHARACTERISTICS | VDD=3.3V±5%, T <sub>A</sub> =25°C, UNLESS OTHERWISE SPECIFIED | | | | | | | | | |--------------------------------------------------------------------------------|-----------------|------|------|------|-------|--|--|--| | PARAMETER | SYMBOL | MIN. | TYP. | MAX. | Units | | | | | Power Supply Voltage | VDD | 3.13 | 3.3 | 3.46 | V | | | | | Input High Voltage | V <sub>IH</sub> | 2.0 | - | 5.0 | V | | | | | Input Low Voltage | V <sub>IL</sub> | -0.5 | - | 0.8 | V | | | | | Output High Voltage @ IOH = 2.0mA | V <sub>OH</sub> | 2.4 | - | - | V | | | | | Output Low Voltage @IOL = 2mA. | V <sub>OL</sub> | - | - | 0.4 | V | | | | | Input Leakage Current (except Input pins with Pull-up or Pull- down resistor). | IL | - | - | ±10 | μА | | | | | Input Capacitance | C <sub>I</sub> | - | 5.0 | - | pF | | | | | Output Load Capacitance | C <sub>L</sub> | - | | 25 | pF | | | | TABLE 41: XRT83L34 POWER CONSUMPTION | | VDD=3.3V±5%, T <sub>A</sub> =25°C, UNLESS OTHERWISE SPECIFIED | | | | | | | | | | |------|---------------------------------------------------------------|-------------|-------------|----------|-------------|------|------|------|----------------------|--| | Mode | SUPPLY | IMPEDANCE | TERMINATION | TRANSFO | RMER RATIO | TYP. | Max. | Unit | TEST | | | MODE | VOLTAGE | IIII EDAIGE | RESISTOR | RECEIVER | TRANSMITTER | | MAX | 0111 | Conditions | | | E1 | 3.3V | 75Ω | Internal | 1:1 | 1:2 | 925 | 1100 | mW | 100% "1's" | | | E1 | 3.3V | 120Ω | Internal | 1:1 | 1:2 | 890 | 1025 | mW | 100% "1's" | | | T1 | 3.3V | 100Ω | Internal | 1:1 | 1:2 | 980 | 1150 | mW | 100% "1's" | | | | 3.3V | | External | | | 230 | 265 | mW | All transmitters off | | TABLE 42: E1 RECEIVER ELECTRICAL CHARACTERISTICS | VDD=3.3 | V±5%, T <sub>A</sub> = | -40° то 85° | C, UNLESS ( | THERWISE | SPECIFIED | |--------------------------------------------------------------------------------|------------------------|-------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------| | PARAMETER | Min. | TYP. | Max. | Unit | TEST CONDITIONS | | Receiver loss of signal: | | | | | Cable attenuation @1024kHz | | Number of consecutive zeros before RLOS is set | 10 | 175 | 255 | | | | Input signal level at RLOS | 15 | 20 | | dB | ITU-G.775, ETSI 300 233 | | RLOS De-asserted | 12.5 | | | dB | | | Receiver Sensitivity (Short Haul with cable loss) | 11 | | | dB | With nominal pulse amplitude of 3.0V for 120W and 2.37V for 75W application. With -18dB interference signal added. | | Receiver Sensitivity (Long Haul with cable loss) Nominal Extended | 0<br>0 | | 36<br>43 | dB | With nominal pulse amplitude of 3.0V for 120W and 2.37V for 75W application. With -18dB interference signal added. | | Input Impedance | | 13 | | kW | | | Input Jitter Tolerance:<br>1 Hz<br>10kHz-100kHz | 37<br>0.2 | | | Ulpp<br>Ulpp | ITU G.823 | | Recovered Clock Jitter Transfer Corner Frequency Peaking Amplitude | - | 36 | -0.5 | kHz<br>dB | ITU G.736 | | Jitter Attenuator Corner Frequency (-3dB curve) (JABW=0) (JABW=1) | - | 10<br>1.5 | - | Hz<br>Hz | ITU G.736 | | <b>Return Loss:</b><br>51kHz - 102kHz<br>102kHz - 2048kHz<br>2048kHz - 3072kHz | 14<br>20<br>16 | - | - | dB<br>dB<br>dB | ITU-G.703 | TABLE 43: T1 RECEIVER ELECTRICAL CHARACTERISTICS | VDD=3.3 | V±5%, T <sub>A</sub> = | -40° то 85° | C, UNLESS | OTHERWISE | SPECIFIED | |--------------------------------------------------------------------------------|------------------------|----------------|-------------|----------------|------------------------------------------------------------------| | PARAMETER | Min. | TYP. | Max. | Unit | TEST CONDITIONS | | Receiver loss of signal: | | | | | | | Number of consecutive zeros before RLOS is set | 100 | 175 | 250 | | | | Input signal level at RLOS | 15 | 20 | - | dB | Cable attenuation @772kHz | | RLOS Clear | 12.5 | - | - | % ones | ITU-G.775, ETSI 300 233 | | Receiver Sensitivity (Short Haul with cable loss) | 12 | - | | dB | With nominal pulse amplitude of 3.0V for $100\Omega$ termination | | Receiver Sensitivity (Long Haul with cable loss) | 0 | - | 36 | dB<br>dB | With nominal pulse amplitude of 3.0V for 100W termination | | Input Impedance | | 13 | - | kW | | | <b>Jitter Tolerance:</b><br>1Hz<br>10kHz - 100kHz | 138<br>0.4 | | - | Ulpp | AT&T Pub 62411 | | Recovered Clock Jitter Transfer Corner Frequency Peaking Amplitude | - | 9.8 | -<br>0.1 | KHz<br>dB | TR-TSY-000499 | | Jitter Attenuator Corner Frequency (-3dB curve) | - | 6 | | -Hz | AT&T Pub 62411 | | <b>Return Loss:</b><br>51kHz - 102kHz<br>102kHz - 2048kHz<br>2048kHz - 3072kHz | -<br>-<br>- | 20<br>25<br>25 | -<br>-<br>- | dB<br>dB<br>dB | | TABLE 44: E1 TRANSMIT RETURN LOSS REQUIREMENT | FREQUENCY | RETURN LOSS | | | | | | |--------------|--------------|------------|--|--|--|--| | INLQUENCT | G.703/CH-PTT | ETS 300166 | | | | | | 51-102kHz | 8dB | 6dB | | | | | | 102-2048kHz | 14dB | 8dB | | | | | | 2048-3072kHz | 10dB | 8dB | | | | | TABLE 45: E1 TRANSMITTER ELECTRICAL CHARACTERISTICS | VDD=3.3V±5%, T <sub>A</sub> =-40° to 85°C, unless otherwise specified | | | | | | | |-----------------------------------------------------------------------|-------|-------|-------|------|--------------------------------------------------------|--| | PARAMETER | MIN. | TYP. | Max. | Unit | TEST CONDITIONS | | | AMI Output Pulse Amplitude: | | | | | Transformer with 1:2 ratio and 9.1W | | | 75W Application | 2.185 | 2.37 | 2.555 | V | resistor in series with each end of pri- | | | 120W Application | 2.76 | 3.00 | 3.24 | V | mary. | | | Output Pulse Width | 224 | 244 | 264 | ns | | | | Output Pulse Width Ratio | 0.95 | - | 1.05 | - | ITU-G.703 | | | Output Pulse Amplitude Ratio | 0.95 | - | 1.05 | - | ITU-G.703 | | | Jitter Added by the Transmitter Output | - | 0.025 | 0.05 | Ulpp | Broad Band with jitter free TCLK applied to the input. | | | Output Return Loss: | | | | | | | | 51kHz -102kHz | 8 | - | - | dB | ETSI 300 166, CHPTT | | | 102kHz-2048kHz | 14 | - | - | dB | | | | 2048kHz-3072kHz | 10 | - | - | dB | | | TABLE 46: T1 TRANSMITTER ELECTRICAL CHARACTERISTICS | VDD=3.3V±5%, T <sub>A</sub> =-40° TO 85°C, UNLESS OTHERWISE SPECIFIED | | | | | | | |---------------------------------------------------------------------------|------|----------------|--------------|----------------|---------------------------------------------------------|--| | PARAMETER | MIN. | TYP. | Max. | Unit | TEST CONDITIONS | | | AMI Output Pulse Amplitude: | 2.5 | 3.0 | 3.5 | V | Use transformer with 1:2.45 ratio and measured at DSX-1 | | | Output Pulse Width | 338 | 350 | 362 | ns | ANSI T1.102 | | | Output Pulse Width Imbalance | - | - | 20 | - | ANSI T1.102 | | | Output Pulse Amplitude Imbalance | - | - | <u>+</u> 200 | mV | ANSI T1.102 | | | Jitter Added by the Transmitter Output | - | 0.025 | 0.05 | Ulpp | Broad Band with jitter free TCLK applied to the input. | | | Output Return Loss:<br>51kHz -102kHz<br>102kHz-2048kHz<br>2048kHz-3072kHz | - | 15<br>15<br>15 | -<br>-<br>- | dB<br>dB<br>dB | | | FIGURE 30. ITU G.703 PULSE TEMPLATE TABLE 47: TRANSMIT PULSE MASK SPECIFICATION | Test Load Impedance | 75W Resistive (Coax) | 120W Resistive (twisted Pair) | |-------------------------------------------------|----------------------|-------------------------------| | Nominal Peak Voltage of a Mark | 2.37V | 3.0V | | Peak voltage of a Space (no Mark) | 0 <u>+</u> 0.237V | 0 <u>+</u> 0.3V | | Nominal Pulse width | 244ns | 244ns | | Ratio of Positive and Negative Pulses Imbalance | 0.95 to 1.05 | 0.95 to 1.05 | FIGURE 31. DSX-1 PULSE TEMPLATE (NORMALIZED AMPLITUDE) TABLE 48: DSX1 INTERFACE ISOLATED PULSE MASK AND CORNER POINTS | | MINIMUM CURVE | | MAXIMUM CURVE | |-----------|----------------------|-----------|----------------------| | TIME (UI) | NORMALIZED AMPLITUDE | TIME (UI) | NORMALIZED AMPLITUDE | | -0.77 | 05V | -0.77 | .05V | | -0.23 | 05V | -0.39 | .05V | | -0.23 | 0.5V | -0.27 | .8V | | -0.15 | 0.95V | -0.27 | 1.15V | | 0.0 | 0.95V | -0.12 | 1.15V | | 0.15 | 0.9V | 0.0 | 1.05V | | 0.23 | 0.5V | 0.27 | 1.05V | | 0.23 | -0.45V | 0.35 | -0.07V | | 0.46 | -0.45V | 0.93 | 0.05V | | 0.66 | -0.2V | 1.16 | 0.05V | | 0.93 | -0.05V | | | | 1.16 | -0.05V | | | TABLE 49: AC ELECTRICAL CHARACTERISTICS | VDD=3.3V±5%, Ta=25°C, unless otherwise specified | | | | | | |--------------------------------------------------|-------------------|------|-------|------|-------| | PARAMETER | SYMBOL | Min. | TYP. | Max. | Units | | E1 MCLK Clock Frequency | | - | 2.048 | | MHz | | T1 MCLK Clock Frequency | | - | 1.544 | | MHz | | MCLK Clock Duty Cycle | | 40 | - | 60 | % | | MCLK Clock Tolerance | | - | ±50 | - | ppm | | TCLK Duty Cycle | T <sub>CDU</sub> | 30 | 50 | 70 | % | | Transmit Data Setup Time | T <sub>SU</sub> | 50 | - | - | ns | | Transmit Data Hold Time | T <sub>HO</sub> | 30 | - | - | ns | | TCLK Rise Time(10%/90%) | TCLK <sub>R</sub> | - | - | 40 | ns | | TCLK Fall Time(90%/10%) | TCLK <sub>F</sub> | - | - | 40 | ns | | RCLK Duty Cycle | R <sub>CDU</sub> | 45 | 50 | 55 | % | | Receive Data Setup Time | R <sub>SU</sub> | 150 | - | - | ns | | Receive Data Hold Time | R <sub>HO</sub> | 150 | - | - | ns | | RCLK to Data Delay | RDY | - | - | 40 | ns | | RCLK Rise Time(10% to 90%) with 25pF Loading. | RCLK <sub>R</sub> | - | - | 40 | ns | | RCLK Fall Time(90% to 10%) with 25pF Loading. | RCLK <sub>F</sub> | | | 40 | ns | FIGURE 32. TRANSMIT CLOCK AND INPUT DATA TIMING FIGURE 33. RECEIVE CLOCK AND OUTPUT DATA TIMING #### MICROPROCESSOR INTERFACE I/O TIMING #### **INTEL INTERFACE TIMING - ASYNCHRONOUS** The signals used for the Intel microprocessor interface are: Address Latch Enable (ALE), Read Enable ( $\overline{\text{RD}}$ ), Write Enable (WR), Chip Select ( $\overline{\text{CS}}$ ), Address and Data bits. The microprocessor interface uses minimum external glue logic and is compatible with the timings of the 8051 or 80188 family of microprocessors. The interface timing shown in Figure 34 and Figure 36 is described in Table 50. FIGURE 34. INTEL ASYNCHRONOUS PROGRAMMED I/O INTERFACE TIMING TABLE 50: ASYNCHRONOUS MODE 1 - INTEL 8051 AND 80188 INTERFACE TIMING | SYMBOL | PARAMETER | Min | MAX | Units | | |---------------------|------------------------------------------------------------------------|-----|-----|-------|--| | t <sub>0</sub> | Valid Address to CS Falling Edge | 0 | - | ns | | | t <sub>1</sub> | CS Falling Edge to RD Assert | 65 | - | ns | | | t <sub>2</sub> | RD Assert to RDY Assert | - | 50 | ns | | | NA | RD Pulse Width (t2) | 50 | - | ns | | | t <sub>3</sub> | CS Falling Edge to WR Assert | 65 | - | ns | | | t <sub>4</sub> | WR Assert to RDY Assert | - | 50 | ns | | | NA | WR Pulse Width (t2) | 50 | - | ns | | | t <sub>5</sub> | CS Falling Edge to AS Falling Edge | 0 | - | ns | | | Reset pulse width - | Reset pulse width - both Motorola and Intel Operations (see Figure 36) | | | | | | t <sub>9</sub> | Reset pulse width | 30 | | | | #### MOTOROLA ASYCHRONOUS INTERFACE TIMING The signals used in the Motorola microprocessor interface mode are: Address Strobe (AS), Data Strobe ( $\overline{DS}$ ), Read/Write Enable (R/W), Chip Select ( $\overline{CS}$ ), Address and Data bits. The interface is compatible with the timing of a Motorola 68000 microprocessor family. The interface timing is shown in Figure 35 and Figure 36. The I/O specifications are shown in Table 51. READ OPERATION ALE\_AS ADDR[6:0] Valid Address Valid Address Valid Address DATA[7:0] RD\_DS WR\_R/W RDY\_DTACK WRITE OPERATION WRITE OPERATION FIGURE 35. MOTOROLA 68K ASYNCHRONOUS PROGRAMMED I/O INTERFACE TIMING TABLE 51: ASYNCHRONOUS - MOTOROLA 68K - INTERFACE TIMING SPECIFICATION | SYMBOL | PARAMETER | Min | Max | Units | |------------------------------------------------------------------------|------------------------------------|-----|-----|-------| | t <sub>0</sub> | Valid Address to CS Falling Edge | 0 | - | ns | | t <sub>1</sub> | CS Falling Edge to DS Assert | 65 | - | ns | | t <sub>2</sub> | DS Assert to DTACK Assert | - | 50 | ns | | NA | DS Pulse Width (t2) | 50 | - | ns | | t <sub>3</sub> | CS Falling Edge to AS Falling Edge | 0 | - | ns | | Reset pulse width - both Motorola and Intel Operations (see Figure 36) | | | | | | t <sub>9</sub> | Reset pulse width | 30 | | | FIGURE 36. MICROPROCESSOR INTERFACE TIMING - RESET PULSE WIDTH ### ORDERING INFORMATION | PART NUMBER | PACKAGE | OPERATING TEMPERATURE RANGE | |-------------|---------------------------|-----------------------------| | XRT83L34IV | 128 Pin TQFP(14x20x1.4mm) | -40°C to +85°C | #### PACKAGE DIMENSIONS - 14X20 MM, 128 PIN PACKAGE ## **REVISIONS** | REVISION | DESCRIPTION | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1.0.1<br>thru<br>A1.0.7 | Advanced Versions | | P1.1.0 | Preliminary release version | | P1.2.0 | Added GHCI_n, SL_1, SL_0, EQG_1 and EQG_0 to Control Global Register 131. Separated Microprocessor description table by register number. Moved absolute maximum and Dc electrical characteristics before AC electrical characteristics. Replaced TBD's in electrical ables. Reformated table of contents. | | P1.2.1 | Added GAUGE1 and GAUGE0 to Control Global Register 131. Corrected control register binary bits. | | P1.2.2 | Renamed FIFO pin to GAUGE, edited definition and edited defintion of JASEL[1:0] to reflect the FIFO size is selected by the jitter attenuator select. | | P1.2.3 | Redefined bits D3, D2 and D0 of register 1, in combination these bits set the jitter attenuator path and FIFO size. | | P1.2.4 | Corrected typos in figures 6 and 8. Added Jitter attenuator tables in microprocessor register tables. Modified microprocessor descrptions, timing diagrams and electrical characteristics. | | P1.2.5 | Replaced GCHIE with Reserved in Tables 18, 23, 24,25. In the pin list description for INT, replace IMASK bit to a "1" with GIE bit to a "0". | | P1.2.6 | New description for bits D6 - D0 in Tables 27 - 34 Microprocessor Registers. | | P1.2.7 | Revised Microprocessor interface timing diagrams and data. | | P1.2.8 | Corrected microprocessor timing information and edited Redundancy section. | | P1.2.9 | Edited section on RLOS for more detailed explanation. | | P1.3.0 | Changed definition of TXON_n pin. RXON_n bit included in register tables. Rx transformer ratio changed from 2:1 to 1:1. Description of Arbitrary Pulse and Gap Clock support added. | | P1.3.1 | Minor edits to block diagram, changed issue date to January, corrected register 67 in table 18, corrected table 37. | | P1.3.2 | Swapped the function of $\mu PTS1$ and $\mu PTS2$ . Replaced $\mu Processor$ timing diagrams and timing information, (Figures 29 and 30 Tables 49 and 50). | | P1.3.3 | Updated the Power Consumption numbers. | | P1.3.4 | Added the New E1 Arbitrary Pulse Feature. Added descriptions to the global registers. | | 1.0.0 | Final Release. | | 1.0.1 | Added Microprocessor Section. Removed Sychronous Microprocessor modes. | #### **NOTES:** #### **NOTICE** EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 2005 EXAR Corporation Datasheet February 2005. **EXAR** Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.