



Le79R70

# Ringing Subscriber Line Interface Circuit VE580 Series

# **APPLICATIONS**

- Integrated Access Devices (IADs)
- Network Interface Units (NIUs)
- Cable Modems
- DSL Modems
- Set Top / House Side Boxes
- Intelligent PBX
- Pain Gain
- FXS Cards
- Voice over ISDN or T1/E1
- Smart Residential Gateways
- WLL, APON, FITL, NGN, and all other short-loop CPE/ Enterprise telephony applications

# **FEATURES**

- Ideal for ISDN-TA and set top applications
- On-chip ringing with on-chip ring-trip detector
- Low Standby state power
- Battery operation:
  - --- VBAT1: --40 V to --67 V
  - VBAT2: –19 V to VBAT1
- On-chip battery switching and feed selection
- On-hook transmission
- Polarity reversal option
- Programmable constant-current feed
- Programmable open circuit voltage
- Programmable loop-detect threshold
- Current gain = 1000
- Two-wire impedance set by single component
- Ground-key detector
- Tip Open state for ground-start lines
- Internal VEE regulator (no external –5 V power supply required)
- Two on-chip relay drivers and snubber circuits
- Space-saving package options (8x8 QFN)

# **RELATED LITERATURE**

- 080917 VE790 Series RSLIC Device Product Brief
- 080158 Le79R70/79/100/101 Ringing SLIC Devices Technical Overview
- 080255 Le71HE0040J Evaluation Board User's Guide
- 080753 Le58QL02/021/031 QLSLAC<sup>™</sup> Data Sheet

# ORDERING INFORMATION

| Device <sup>1</sup> | Package Type <sup>2, 3</sup>                 | Packing <sup>4</sup> |
|---------------------|----------------------------------------------|----------------------|
| Le79R70DJC          | 32-pin PLCC, No Pol. Rev.<br>(Green package) | Tube                 |
| Le79R70-1DJC        | 32-pin PLCC, Pol. Rev.<br>(Green package)    | Tube                 |
| Le79R70-1FQC        | 32-pin QFN, Pol. Rev.<br>(Green package)     | Tray                 |

- 1. Zarlink reserves the right to fulfill all orders for this device with parts marked with the "Am" part number prefix until all inventory bearing this mark has been depleted. Note that parts marked with either the "Am" or the "Le" part number prefix are equivalent devices in terms of form, fit, and function—the prefix appearing on the topside mark is the only difference.
- 2. The green package meets RoHS Directive 2002/95/EC of the European Council to minimize the environmental impact of electrical equipment.
- 3. Due to size constraints, QFN devices are marked by omitting the "Le" prefix and the performance grade dash character. For example, Le79R70-1QC is marked 79R701QC.
- 4. For delivery using a tape and reel packing system, add a "T" suffix to the OPN (Ordering Part Number) when placing an order.

# DESCRIPTION

The Le79R70 Ringing Subscriber Line Interface Circuit (RSLIC) device is a bipolar monolithic SLIC that offers on-chip ringing. Designers can achieve significant cost reductions at the system level for short-loop applications by integrating the ringing function on chip. Examples of such applications would be ISDN Terminal Adaptors and set top boxes. Using a CMOS-compatible input waveform and wave shaping R-C network, the Le79R70 Ringing SLIC device can provide trapezoidal wave ringing to meet various design requirements.

See the Le79R70 Block Diagram, on page 3.

# TABLE OF CONTENTS

| Applications1                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features1                                                                                                                                                                                                                                                           |
| Related literature                                                                                                                                                                                                                                                  |
| Ordering Information1                                                                                                                                                                                                                                               |
| Description1                                                                                                                                                                                                                                                        |
| Product Description                                                                                                                                                                                                                                                 |
| Connection Diagram                                                                                                                                                                                                                                                  |
| Pin Descriptions                                                                                                                                                                                                                                                    |
| Absolute Maximum Ratings                                                                                                                                                                                                                                            |
| Operating Ranges                                                                                                                                                                                                                                                    |
| Environmental Ranges                                                                                                                                                                                                                                                |
| Electrical Characteristics                                                                                                                                                                                                                                          |
| Relay Driver Schematic                                                                                                                                                                                                                                              |
| DC Feed Characteristics                                                                                                                                                                                                                                             |
| Ring-Trip Components                                                                                                                                                                                                                                                |
| Test Circuits                                                                                                                                                                                                                                                       |
| Application Circuit                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                     |
| Physical Dimensions                                                                                                                                                                                                                                                 |
| Physical Dimensions.      19        32-Pin PLCC      19                                                                                                                                                                                                             |
| •                                                                                                                                                                                                                                                                   |
| 32-Pin PLCC                                                                                                                                                                                                                                                         |
| 32-Pin PLCC                                                                                                                                                                                                                                                         |
| 32-Pin PLCC    19      32-Pin QFN    20      Revision History    21      Revision A to B    21      Revision B to C    21                                                                                                                                           |
| 32-Pin PLCC    .19      32-Pin QFN    .20      Revision History    .21      Revision A to B    .21      Revision B to C    .21      Revision C to D    .21                                                                                                          |
| 32-Pin PLCC                                                                                                                                                                                                                                                         |
| 32-Pin PLCC    19      32-Pin QFN    20      Revision History    21      Revision A to B    21      Revision B to C    21      Revision C to D    21      Revision D to E    21      Revision E to F    21                                                          |
| 32-Pin PLCC    19      32-Pin QFN    20      Revision History    21      Revision A to B    21      Revision B to C    21      Revision C to D    21      Revision D to E    21      Revision E to F    21      Revision F to G1    21                              |
| 32-Pin PLCC    19      32-Pin QFN    20      Revision History    21      Revision A to B    21      Revision B to C    21      Revision C to D    21      Revision D to E    21      Revision E to F    21      Revision F to G1    21      Revision G1 to H1    21 |
| 32-Pin PLCC    19      32-Pin QFN    20      Revision History    21      Revision A to B    21      Revision B to C    21      Revision C to D    21      Revision D to E    21      Revision E to F    21      Revision F to G1    21      Revision H1 to H1    21 |
| 32-Pin PLCC    19      32-Pin QFN    20      Revision History    21      Revision A to B    21      Revision B to C    21      Revision C to D    21      Revision D to E    21      Revision E to F    21      Revision F to G1    21      Revision G1 to H1    21 |

## **PRODUCT DESCRIPTION**

The Zarlink family of subscriber line interface circuit (SLIC) products provide the telephone interface functions required throughout the worldwide market. Zarlink SLIC devices address all major telephony markets including central office (CO), private branch exchange (PBX), digital loop carrier (DLC), fiber-in-the-loop (FITL), radio-in-the-loop (RITL), hybrid fiber coax (HFC), and video telephony applications.

The Zarlink SLIC devices offer support of BORSHT (battery feed, over voltage protection, ringing, supervision, hybrid, and test) functions with features including current limiting, on-hook transmission, polarity reversal, tip-open, and loop-current detection. These features allow reduction of line card cost by minimizing component count, conserving board space, and supporting automated manufacturing.

The Zarlink SLIC devices provide the two- to four-wire hybrid function, DC loop feed, and two-wire supervision. Two-wire termination is programmed by a scaled impedance network. Transhybrid balance can be achieved with an external balance circuit or simply programmed using a companion Zarlink codec/filter, such as the Le58QL0xx Quad SLAC (QLSLAC<sup>™</sup>) device.

The Le79R70 Ringing SLIC device is a bipolar monolithic SLIC that offers on-chip ringing. Now designers can achieve significant cost reductions at the system level for short-loop applications by integrating the ringing function on chip. Examples of such applications would be ISDN Terminal Adaptors and set top boxes. Using a CMOS-compatible input waveform and wave shaping R-C network, the Le79R70 Ringing SLIC can provide trapezoidal wave ringing to meet various design requirements.

In order to further enhance the suitability of this device in short-loop, distributed switching applications, Zarlink has maximized power savings by incorporating battery switching on chip. The Le79R70 Ringing SLIC device switches between two battery supplies such that in the Off-hook (active) state, a low battery is used to save power. In order to meet the Open Circuit voltage requirements of fax machines and maintenance termination units (MTU), the SLIC automatically switches to a higher voltage in the On-hook (standby) state.

Like all of the Zarlink SLIC devices, the Le79R70 Ringing SLIC device supports on-hook transmission, ring-trip detection and programmable loop-detect threshold. The Le79R70 Ringing SLIC device is a programmable constant-current feed device with two on-chip relay drivers to operate external relays. This unique device is available in the proven Zarlink 75 V bipolar process.



Figure 1. Le79R70 Block Diagram

# **CONNECTION DIAGRAM**



#### Notes:

- 1. Pin 1 is marked for orientation.
- 2. NC = No connect
- 3. RSVD = Reserved. Do not connect to this pin.
- 4. The thermally enhanced QFN package features an exposed pad on the underside which must be electrically tied to VBAT1.

# **Pin Descriptions**

| Pin Names   | Туре      | Description                                                                                                                                                                                                                 |
|-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND/DGND   | Gnd       | Analog and digital ground are connected internally to a single pin.                                                                                                                                                         |
| A(TIP)      | Output    | Output of A(TIP) power amplifier.                                                                                                                                                                                           |
| B2EN        | Input     | V <sub>BAT2</sub> enable. Logic Low enables operation from V <sub>BAT2</sub> . Logic High enables operation from V <sub>BAT1</sub> . TTL compatible.                                                                        |
| BGND        | Gnd       | Battery (power) ground                                                                                                                                                                                                      |
| B(RING)     | Output    | Output of B(RING) power amplifier.                                                                                                                                                                                          |
| C3–C1       | Input     | Decoder. TTL compatible. C3 is MSB and C1 is LSB.                                                                                                                                                                           |
| D1          | Input     | Relay1 control. TTL compatible. Logic Low activates the Relay1 relay driver.                                                                                                                                                |
| D2          | Input     | (Option) Relay2 control. TTL compatible. Logic Low activates the Relay2 relay driver.                                                                                                                                       |
| DET         | Output    | Detector. Logic Low indicates that the selected detector is tripped. Logic inputs C3–C1 and E1 select the detector. Open-collector with a built-in 15 k $\Omega$ pull-up resistor.                                          |
| E1          | Input     | (Option) A logic High selects the off-hook detector. A logic Low selects the ground-key detector. TTL compatible.                                                                                                           |
| HPA         | Capacitor | High-pass filter capacitor. A(TIP) side of high-pass filter capacitor.                                                                                                                                                      |
| HPB         | Capacitor | High-pass filter capacitor. B(RING) side of high-pass filter capacitor.                                                                                                                                                     |
| RD          | Resistor  | Detect resistor. Threshold modification and filter point for the off-hook detector.                                                                                                                                         |
| RDC         | Resistor  | DC feed resistor. Connection point for the DC-feed current programming network, which also connects to the receiver summing node (RSN). V <sub>RDC</sub> is negative for normal polarity and positive for reverse polarity. |
| RDCR        | _         | Connection point for feedback during ringing.                                                                                                                                                                               |
| RINGIN      | Input     | Ring Signal Input. Pin for ring signal input. Square-wave shaped by external RC filter. Requires 50% duty cycle. CMOS-compatible input.                                                                                     |
| RSGH        | Input     | Saturation Guard High. Pin for resistor to adjust Open Circuit voltage when operating from VBAT1.                                                                                                                           |
| RSGL        | Input     | Saturation Guard Low. Pin for resistor to adjust the anti-saturation cut-in voltage when operating from both V <sub>BAT1 and</sub> V <sub>BAT2</sub> .                                                                      |
| RSN         | Input     | The metallic current (AC and DC) between A(TIP) and B(RING) is equal to 1000 x the current into this pin. The networks that program receive gain, two-wire impedance, and feed resistance all connect to this node.         |
| RTRIP1      | Input     | Ring-trip detector. Ring-trip detector threshold set and filter pin.                                                                                                                                                        |
| RTRIP2      | Input     | Ring-trip detector threshold offset (switch to V <sub>BAT1</sub> ). For power conservation in any non-ringing state, this switch is open.                                                                                   |
| RYE         | Output    | Common Emitter of RYOUT1/RYOUT2. Emitter output of RYOUT1 and RYOUT2. Normally connected to relay ground.                                                                                                                   |
| RYOUT1      | Output    | Relay/switch driver. Open-collector driver with emitter internally connected to RYE.                                                                                                                                        |
| RYOUT2      | Output    | (Option) Relay/switch driver. Open-collector driver with emitter internally connected to RYE.                                                                                                                               |
| VBAT1       | Battery   | Battery supply and connection to substrate.                                                                                                                                                                                 |
| VBAT2       | Battery   | Power supply to output amplifiers. Connect to off-hook battery through a diode.                                                                                                                                             |
| VCC         | Power     | Positive analog power supply.                                                                                                                                                                                               |
| VNEG        | Power     | Negative analog power supply. This pin is the return for the internal VEE regulator.                                                                                                                                        |
| VTX         | Output    | Transmit Audio. This output is a 0.5066 gain version of the A(TIP) and B(RING) metallic AC voltage. VTX also sources the two-wire input impedance programming network.                                                      |
| Exposed Pad | Battery   | This must be electrically tied to VBAT1.                                                                                                                                                                                    |

# **ABSOLUTE MAXIMUM RATINGS**

Stresses above those listed under *Absolute Maximum Ratings* can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

| Storage temperature                                                      | –55 to +150°C                     |
|--------------------------------------------------------------------------|-----------------------------------|
| Ambient temperature under bias                                           | 0 to +70°C                        |
| V <sub>CC</sub> with respect to AGND/DGND                                | 0.4 to + 7 V                      |
| V <sub>NEG</sub> with respect to AGND/DGND                               | 0.4 V to V <sub>BAT2</sub>        |
| V <sub>BAT2</sub>                                                        | V <sub>BAT2</sub> to GND          |
| V <sub>BAT1</sub> with respect to AGND/DGND:                             |                                   |
| Continuous                                                               | +0.4 to -80 V                     |
| 10 ms                                                                    | +0.4 to -85 V                     |
| BGND with respect to AGND/DGND                                           | +3 to -3 V                        |
| A (TIP) or B (RING) to BGND:                                             |                                   |
| Continuous                                                               | V <sub>BAT1</sub> – 5 V+ 1 V      |
| 10 ms (F = 0.1 Hz)                                                       | V <sub>BAT1</sub> – 10 V+ 5 V     |
| 1 µs (F = 0.1 Hz)                                                        | V <sub>BAT1</sub> – 15 V+ 8 V     |
| 250 ns (F = 0.1 Hz)                                                      | V <sub>BAT1</sub> – 20 V+ 12 V    |
| Current from A (TIP) or B (RING)                                         | ± 150 mA                          |
| RYOUT1, RYOUT2 current                                                   | 75 mA                             |
| RYOUT1, RYOUT2 voltage                                                   | RYE to +7 V                       |
| RYOUT1, RYOUT2 transient                                                 | RYE to +10 V                      |
| RYE voltage                                                              | BGND to V <sub>BAT1</sub>         |
| C3-C1, D2-D1, E1, B2EN and RINGIN:                                       |                                   |
| Input voltage                                                            | -0.4 V to V <sub>CC</sub> + 0.4 V |
| Maximum continuous power dissipation, TA = $70^{\circ}$ C <sup>1</sup> : |                                   |
| In 32-pin PLCC package                                                   | 1.67 W                            |
| In 32-pin QFN package                                                    | 3.00 W                            |
| Thermal Data:                                                            | $\theta_{JA}$                     |
| In 32-pin PLCC package                                                   | 45° C/W                           |
| In 32-pin QFN package <sup>2</sup>                                       | 25° C/W                           |
| ESD Immunity (Human Body Model)                                          | JESD22 Class 1C compliant         |

#### Note:

- 1. Thermal limiting circuitry on the chip will shut down the circuit at a junction temperature of about 165°C. Continuous operation above 145°C junction temperature may degrade device reliability.
- 2. The thermal performance of a thermally enhanced package is assured through optimized printed circuit board layout. Specified performance requires that the exposed thermal pad be soldered to an equally sized exposed copper surface, which, in turn, conducts heat through multiple vias to a large internal copper plane.

#### Package Assembly

Green package devices are assembled with enhanced, environmental compatible lead-free, halogen-free, and antimony-free materials. The leads possess a matte-tin plating which is compatible with conventional board assembly processes or newer lead-free board assembly processes. The peak soldering temperature should not exceed 245°C during printed circuit board assembly.

Refer to IPC/JEDEC J-Std-020B Table 5-2 for the recommended solder reflow temperature profile.

# **OPERATING RANGES**

# **Environmental Ranges**

Zarlink guarantees the performance of this device over the commercial (0° C to 70° C) temperature range by conducting electrical characterization and by conducting a production test with single insertion coupled to periodic sampling. These characterization and test procedures comply with section 4.6.2 of Bellcore GR-357-CORE Component Reliability Assurance Requirements for Telecommunications Equipment.

### **Environmental Ranges**

| Ambient Temperature | 0 to 70° C |
|---------------------|------------|

### **Electrical Ranges**

| V <sub>CC</sub>                | 4.75 V to 5.25 V             |
|--------------------------------|------------------------------|
| V <sub>NEG</sub>               | -4.75 V to V <sub>BAT2</sub> |
| V <sub>BAT1</sub>              | -40 to -67 V                 |
| V <sub>BAT2</sub>              | -19 V to V <sub>BAT1</sub>   |
| AGND/DGND                      | 0 V                          |
| BGND with respect to AGND/DGND | -100 mV to +100 mV           |
| Load resistance on VTX to GND  | 20 kΩ min                    |

Note:

The Operating Ranges define those limits between which the functionality of the device is guaranteed.

# **ELECTRICAL CHARACTERISTICS**

| Description                                     | Test Conditions (See Note 1)                     | Min       | Тур   | Max   | Unit  | Note    |
|-------------------------------------------------|--------------------------------------------------|-----------|-------|-------|-------|---------|
| Transmission Performance                        | Transmission Performance                         |           |       |       |       |         |
| 2-wire return loss                              | 200 Hz to 3.4 kHz (Test Circuit D)               | 26        |       |       | dB    | 1, 4, 6 |
| Z <sub>VTX</sub> , analog output impedance      |                                                  |           | 3     | 20    | Ω     | 4       |
| V <sub>VTX</sub> , analog output offset voltage |                                                  | -50       |       | +50   | mV    |         |
| Z <sub>RSN</sub> , analog input impedance       |                                                  |           | 1     | 20    | Ω     | 4       |
| Overload level, 2-wire and 4-wire, off hook     | Active state                                     | 2.5       |       |       | Vpk   | 2a      |
| Overload level, 2-wire                          | On hook, $R_{LAC}$ = 600 $\Omega$                | 0.88      |       |       | Vrms  | 2b      |
| THD (Total Harmonic Distortion)                 | +3 dBm, BAT2 = –24 V                             |           | -64   | -50   |       |         |
| THD, on hook, OHT state                         | 0 dBm, R <sub>LAC</sub> = 600 Ω,<br>BAT1 = –67 V |           |       | -40   | dB    | 5       |
| Longitudinal Performance (See Test Cire         | cuit C)                                          |           |       |       |       |         |
| Longitudinal to metallic L-T, L-4 balance       | 200 Hz to 3.4 kHz                                | 40        |       |       | dB    |         |
| Longitudinal signal generation 4-L              | 200 Hz to 800 Hz, Normal polarity                | 40        |       |       | uВ    |         |
| Longitudinal current per pin (A or B)           | Active or OHT state                              | 12        | 28    |       | mArms | 4       |
| Longitudinal impedance at A or B                | 0 to 100 Hz, T <sub>A</sub> = +25°C              |           | 25    |       | Ω/pin |         |
| Idle Channel Noise                              |                                                  |           |       |       |       |         |
| C-message weighted noise                        |                                                  |           | +7    | +14   | dBrnC |         |
| Psophometric weighted noise                     |                                                  |           | -83   | -76   | dBmp  | 4       |
| Insertion Loss and Four- to Four-Wire B         | alance Return Signal (See Test Cir               | cuits A a | nd B) |       |       |         |
| Gain accuracy 4- to 2-wire                      | 0 dBm, 1 kHz                                     | -0.20     | 0     | +0.20 |       |         |
| Gain accuracy 2- to 4-wire and 4- to 4-wire     | 0 dBm, 1 kHz                                     | -6.22     | -6.02 | -5.82 |       |         |
| Gain accuracy 4- to 2-wire                      | OHT state, on hook                               | -0.35     | 0     | +0.35 |       | 3       |
| Gain accuracy 2- to 4-wire and 4- to 4-wire     | OHT state, on hook                               | -6.37     | -6.02 | -5.77 | dB    | 5       |
| Gain accuracy over frequency                    | 300 to 3400 Hz<br>relative to 1 kHz              | -0.10     |       | +0.10 | uВ    |         |
| Gain tracking                                   | +3 dBm to –55 dBm<br>relative to 0 dBm           | -0.10     |       | +0.10 |       | 3, 4    |
| Gain tracking                                   | 0 dBm to –37 dBm                                 | -0.10     |       | +0.10 |       | 3, 4    |
| OHT state, on hook                              | +3 dBm to 0 dBm                                  | -0.35     |       | +0.35 |       | 3       |
| Group delay                                     | 0 dBm, 1 kHz                                     |           | 3     |       | μs    | 1, 4, 6 |

# **ELECTRICAL CHARACTERISTICS (CONTINUED)**

| Description                                                      | Test Conditions (See Note 1)                                            | Min                | Тур                             | Max                             | Unit | Note |
|------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------|---------------------------------|---------------------------------|------|------|
| Line Characteristics                                             |                                                                         |                    |                                 |                                 |      |      |
| I <sub>L</sub> , Loop-current accuracy                           | I <sub>L</sub> in constant-current region,<br>B2EN = 0                  | 0.871 <sub>L</sub> | ١L                              | 1.11 <sub>L</sub>               |      |      |
| $I_L$ , Long loops, Active state                                 | $R_{LDC}$ = 600 Ω, RSGL = open<br>$R_{LDC}$ = 750 Ω, RSGL = short       | 20<br>20           | 21.7                            |                                 |      |      |
| I <sub>L</sub> , Accuracy, Standby state                         | $I_{\rm L} = \frac{ V_{\rm BAT1}  - 10 \ \rm V}{\rm R_{\rm L} + 400}$   | 0.8I <sub>L</sub>  | ΙL                              | 1.2I <sub>L</sub>               | mA   |      |
|                                                                  | $I_L$ = constant-current region<br>$T_A$ = 25°C                         | 18                 | 27                              | 39                              |      |      |
| ILLIM                                                            | Active, A and B to ground<br>OHT, A and B to ground                     |                    | 55<br>55                        | 110                             |      | 4    |
| IL, Loop current, Open Circuit state                             | R <sub>L</sub> = 0                                                      |                    |                                 | 100                             |      |      |
| I <sub>A</sub> , Pin A leakage, Tip Open state                   | R <sub>L</sub> = 0                                                      |                    |                                 | 100                             | μA   |      |
| I <sub>B</sub> , Pin B current, Tip Open state                   | B to ground                                                             |                    | 34                              |                                 | mA   | 1    |
| $V_A$ , Standby, ground-start signaling                          | A to -48 V = 7 kΩ,<br>B to ground = 100 Ω                               | -7.5               | -5                              |                                 | V    | 4    |
| V <sub>AB</sub> , Open Circuit voltage                           |                                                                         | 42                 |                                 |                                 |      | 7    |
| Power Supply Rejection Ratio (V <sub>RIPPL</sub>                 | E = 100 mVrms), Active Normal State                                     | )                  |                                 |                                 |      |      |
| V <sub>CC</sub>                                                  | 50 Hz to 3400 Hz                                                        | 33                 | 50                              |                                 |      |      |
| V <sub>NEG</sub>                                                 | 50 Hz to 3400 Hz                                                        | 30                 | 40                              |                                 |      | _    |
| V <sub>BAT1</sub>                                                | 50 Hz to 3400 Hz                                                        | 30                 | 50                              |                                 | dB   | 5    |
| V <sub>BAT2</sub>                                                | 50 Hz to 3400 Hz                                                        | 30                 | 50                              |                                 |      |      |
| Power Dissipation                                                |                                                                         |                    |                                 |                                 |      | ·    |
| On hook, Open Circuit state                                      | V <sub>BAT1</sub>                                                       |                    | 48                              | 100                             |      |      |
| On hook, Standby state                                           | V <sub>BAT2</sub>                                                       |                    | 55                              | 80                              |      | 9    |
| On hook, OHT state                                               | V <sub>BAT1</sub>                                                       |                    | 200                             | 300                             |      |      |
| On hook, Active state                                            | V <sub>BAT1</sub>                                                       |                    | 220                             | 350                             | mW   |      |
| Off hook, Standby state                                          | $V_{BAT1}$ or $V_{BAT2}$ $R_L = 300 \Omega$                             |                    | 2000                            | 2800                            |      | 9    |
| Off hook, OHT state                                              | V <sub>BAT1</sub> R <sub>L</sub> = 300 Ω                                |                    | 2000                            | 2200                            |      |      |
| Off hook, Active state                                           | V <sub>BAT2</sub> R <sub>L</sub> = 300 Ω                                |                    | 550                             | 750                             |      |      |
| Supply Currents                                                  |                                                                         |                    |                                 |                                 |      |      |
| $I_{CC}$ , On-hook $V_{CC}$ supply current                       | Open Circuit state<br>Standby state<br>OHT state<br>Active state–normal |                    | 3.0<br>3.2<br>6.2<br>6.5        | 4.5<br>5.5<br>8.0<br>9.0        |      |      |
| ${\rm I}_{\rm NEG}$ , On-hook ${\rm V}_{\rm NEG}$ supply current | Open Circuit state<br>Standby state<br>OHT state<br>Active state–normal |                    | 0.5<br>0.1<br>0.1<br>0.7<br>0.7 | 9.0<br>0.2<br>0.2<br>1.1<br>1.1 | mA   |      |
| I <sub>BAT</sub> , On-hook V <sub>BAT</sub> supply current       | Open Circuit state<br>Standby state<br>OHT state<br>Active state–normal |                    | 0.45<br>0.6<br>2.0<br>2.7       | 1.0<br>1.5<br>4.0<br>5.0        |      |      |

# ELECTRICAL CHARACTERISTICS (continued)

| Description                                         | Test Conditions (See Note 1)                                           | Min        | Тур   | Мах  | Unit | Note |
|-----------------------------------------------------|------------------------------------------------------------------------|------------|-------|------|------|------|
| Logic Inputs (C3–C1, D2–D1, E1, and B               | 2EN)                                                                   | ·          |       |      |      |      |
| V <sub>IH</sub> , Input High voltage                |                                                                        | 2.0        |       |      | V    |      |
| V <sub>IL</sub> , Input Low voltage                 |                                                                        |            |       | 0.8  | v    |      |
| I <sub>IH</sub> , Input High current                |                                                                        | -75        |       | 40   |      |      |
| I <sub>IL</sub> , Input Low current                 |                                                                        | -400       |       |      | μA   |      |
| Logic Output DET                                    | <u> </u>                                                               | •          |       |      |      | -    |
| V <sub>OL</sub> , Output Low voltage                | $I_{OUT}$ = 0.8 mA, 15 k $\Omega$ to V <sub>CC</sub>                   |            |       | 0.40 | N    |      |
| V <sub>OH</sub> , Output High voltage               | $I_{OUT}$ = -0.1 mA, 15 k $\Omega$ to V <sub>CC</sub>                  | 2.4        |       |      | V    |      |
| Ring-Trip Detector Input                            | · · · · ·                                                              | •          |       |      |      | -    |
| Ring detect accuracy                                | $IRTD = \left(\frac{ BAT1  - 1}{RRT1} + 24 \ \mu A\right) \bullet 335$ | -10        |       | +10  | %    |      |
| Ring Signal                                         |                                                                        |            |       |      |      | 4    |
| V <sub>AB</sub> , Ringing                           | Bat1 = $-67$ V, ringload = 1570 $\Omega$                               | 57         | 61    |      | Vpk  |      |
| V <sub>AB</sub> Ringing offset                      | V <sub>RINGIN</sub> = 2.5 V                                            |            | 0     |      | V    |      |
| $\Delta V_{AB} / \Delta V_{RINGIN}$ (RINGIN gain)   |                                                                        |            | 180   |      | _    |      |
| Ground-Key Detector Thresholds                      | · · · · ·                                                              | •          |       |      |      | ·    |
| Ground-key resistive threshold                      | B to ground                                                            | 2          | 5     | 10   | kΩ   |      |
| Ground-key current threshold                        | B to ground                                                            |            | 11    |      | mA   |      |
| Loop Detector                                       |                                                                        | ·          |       |      |      |      |
| R <sub>LTH</sub> , Loop-resistance detect threshold | Active, V <sub>BAT1</sub>                                              | -20        |       | 20   |      |      |
|                                                     | Active, V <sub>BAT2</sub>                                              | -20<br>-12 |       | 20   | %    | 8    |
| Relay Driver Output (RELAY1 and 2)                  | Standby                                                                | -12        |       | 12   |      |      |
|                                                     | L = 20 mA                                                              |            | 10.25 | 10.4 |      | т    |
| V <sub>OL</sub> , On voltage (each output)          | $I_{OL} = 30 \text{ mA}$                                               |            | +0.25 | +0.4 | V    | 4    |
| V <sub>OL</sub> , On voltage (each output)          | $I_{OL} = 40 \text{ mA}$                                               |            | +0.30 |      |      | 4    |
| I <sub>OH</sub> , Off leakage (each output)         | $V_{OH} = +5 V$                                                        |            | 7.0   | 100  | μA   |      |
| Zener breakover (each output)                       | $I_Z = 100 \mu A$                                                      | 6.6        | 7.9   |      | V    |      |
| Zener on voltage (each output)                      | I <sub>Z</sub> = 30 mA                                                 |            | 11    |      |      |      |

# **RELAY DRIVER SCHEMATIC**



#### Notes:

 Unless otherwise noted, test conditions are BAT1 = -67 V, BAT2 = -24 V, V<sub>CC</sub> = +5 V, V<sub>NEG</sub> = -5 V, R<sub>L</sub> = 600 Ω, R<sub>DC1</sub> = 80 kΩ, R<sub>DC2</sub> = 20 kΩ, R<sub>D</sub> = 75 kΩ, no fuse resistors, C<sub>HP</sub> = 0.018 μF, C<sub>DC</sub> = 1.2 μF, D<sub>1</sub> = D<sub>2</sub> = 1N400x, two-wire AC input impedance (ZSL) is a 600 Ω resistance synthesized by the programming network shown below. R<sub>SGL</sub> = open, R<sub>SGH</sub> = open, R<sub>DCR</sub> = 2 kΩ, R<sub>RT1</sub> = 430 kΩ, R<sub>RT2</sub> = 12 kΩ, C<sub>RT</sub> = 1.5 μF, R<sub>SLEW</sub> = 150 kΩ, C<sub>SLEW</sub> = 0.33 μF.



- a. Overload level is defined when THD = 1%.
  b. Overload level is defined when THD = 1.5%.
- Balance return signal is the signal generated at V<sub>TX</sub> by V<sub>RX</sub>. This specification assumes that the two-wire AC load impedance matches the programmed impedance.
- 4. Not tested in production. This parameter is guaranteed by characterization or correlation to other tests.
- 5. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization.
- 6. Group delay can be greatly reduced by using a Z<sub>T</sub> network such as that shown in Note 1 above. The network reduces the group delay to less than 2 μs and increases 2WRL. The effect of group delay on line card performance may also be compensated for by synthesizing complex impedance with the QSLAC or DSLAC device.
- 7. Open Circuit V<sub>AB</sub> can be modified using RSGH.
- 8.  $R_D$  must be greater than 56 k $\Omega$ . Refer to <u>Table 2</u> for typical value of  $R_{LTH}$ .
- Lower power is achieved by switching into low-battery state in standby. Standby loop current is returned to V<sub>BAT1</sub> regardless of the battery selected.

|       |          |                          | (DET)         | Output     |                   |
|-------|----------|--------------------------|---------------|------------|-------------------|
| State | C3 C2 C1 | 2-Wire Status            | E1 = 1        | E1 = 0     | Battery Selection |
| 0     | 0 0 0    | Open Circuit             | Ring trip     | Ring trip  |                   |
| 1     | 0 0 1    | Ringing                  | Ring trip     | Ring trip  | B2EN              |
| 2     | 0 1 0    | Active                   | Loop detector | Ground key | DZEIN             |
| 3     | 0 1 1    | On-hook TX (OHT)         | Loop detector | Ground key |                   |
| 4     | 1 0 0    | Tip Open                 | Loop detector | Ground key | B2EN = 1**        |
| 5     | 1 0 1    | Standby                  | Loop detector | Ground key | V <sub>BAT1</sub> |
| 6*    | 1 1 0    | Active Polarity Reversal | Loop detector | Ground key | B2EN              |
| 7*    | 1 1 1    | OHT Polarity Reversal    | Loop detector | Ground key | BZEN              |

| Table 1. SLIC Decoding | Table | 1. | SLIC | Deco | ding |
|------------------------|-------|----|------|------|------|
|------------------------|-------|----|------|------|------|

Notes:

\* Only –1 performance grade devices support polarity reversal.

\*\* For correct ground-start operation using Tip Open, V<sub>BAT1</sub> on-hook battery must be used.

| $Z_{\rm T} = 500(Z_{\rm 2WIN} - 2R_{\rm F})$                                                    | $Z_{\rm T}$ is connected between the VTX and RSN pins. The fuse resistors are $R_{\rm F}$ , and $Z_{\rm 2WIN}$ is the desired 2-wire AC input impedance. When computing $Z_{\rm T}$ , the internal current amplifier pole and any external stray capacitance between VTX and RSN must be taken into account.                                                                          |
|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $Z_{RX} = \frac{Z_{L}}{G_{42L}} \bullet \frac{1000 \bullet Z_{T}}{Z_{T} + 500(Z_{L} + 2R_{F})}$ | $Z_{RX}$ is connected from $V_{RX}$ to $R_{SN}.Z_T$ is defined above, and $G_{42L}$ is the desired receive gain.                                                                                                                                                                                                                                                                      |
| $R_{DC1} + R_{DC2} = \frac{2500}{I_{LOOP}}$                                                     | $R_{DC1}$ , $R_{DC2}$ , and $C_{DC}$ form the network connected to the RDC pin.<br>$I_{LOOP}$ is the desired loop current in the constant-current region.                                                                                                                                                                                                                             |
| $R_{DCR1} + R_{DCR2} = \frac{3000}{\text{Iringlim}}$                                            | $R_{DCR1},R_{DCR2},$ and $C_{DCR}$ form the network connected to the RDCR pin. See Applications Circuit for these components.                                                                                                                                                                                                                                                         |
| $C_{\rm DC} = 19 \text{ ms} \bullet \frac{R_{\rm DC1} + R_{\rm DC2}}{R_{\rm DC1}R_{\rm DC2}}$   |                                                                                                                                                                                                                                                                                                                                                                                       |
| $C_{DCR} = \frac{R_{DCR1} + R_{DCR2}}{R_{DCR1}R_{DCR2}} \bullet 150 \ \mu s$                    | $C_{DCR}$ sets the ringing time constant, which can be between 15 $\mu s$ and 150 $\mu s.$                                                                                                                                                                                                                                                                                            |
| $R_D = R_{LTH} \bullet 12.67$ for high battery state                                            | $R_D$ is the resistor connected from the RD pin to GND and $R_{LTH}$ is the loop-resistance threshold between on-hook and off-hook detection. $R_D$ should be greater than 56 $k\Omega$ to guarantee detection will occur in the Standby state. Choose the value of $R_D$ for high battery state; then use the equation for $R_{LTH}$ to find where the threshold is for low battery. |
| Loop-Threshold Detect Equations                                                                 |                                                                                                                                                                                                                                                                                                                                                                                       |
| $R_{LTH} = \frac{R_D}{12.67}$ for high battery                                                  | This is the same equation as for $\rm R_D$ in the preceding equation, except solved for $\rm R_{LTH}.$                                                                                                                                                                                                                                                                                |
| $R_{LTH} = \frac{R_D}{11.37}$ for low battery                                                   | For low battery, the detect threshold is slightly higher, which will avoid oscillating between states.                                                                                                                                                                                                                                                                                |
| $R_{LTH} = \frac{ V_{BAT1}  - 10}{915} \bullet R_D - 400 - 2R_F$                                | $R_{LTH}$ standby < $R_{LTH}$ active $V_{BAT1}$ < $R_{LTH}$ active $V_{BAT2}$ , which will guarantee no unstable states under all operating conditions. This equation will show at what resistance the standby threshold will be; it is actually a current threshold rather than a resistance threshold, which is shown by the Vbat dependency.                                       |

#### Table 2. User-Programmable Components



# **RING-TRIP COMPONENTS**

 $R_{RT2} = 12 k\Omega$ 

 $C_{RT} = 1.5 \ \mu F$ 

 $R_{RT1} = 320 \bullet CF \bullet \frac{V_{BAT1}}{V_{BAT1} - 5 - (24 \ \mu A \bullet 320 \bullet CF \bullet (R_{LRT} + 150 + 2R_F))} \bullet (R_{LRT} + 150 + 2R_F)$ 

where  $R_{LRT}$  = Loop-detection threshold resistance for ring trip and CF = Crest factor of ringing signal ( $\approx$  1.25)

### R<sub>SLEW</sub>, C<sub>SLEW</sub>

Ring waveform rise time  $\approx$  0.214  $\bullet$  (R\_{SLEW}  $\bullet$  C\_{SLEW})  $\approx$  tr. For a 1.25 crest factor @ 20 Hz, tr  $\approx$  10 mS.  $\therefore$  (R<sub>SLEW</sub> = 150 k $\Omega$ , C<sub>SLEW</sub> = 0.33  $\mu$ F.)  $C_{\mbox{\scriptsize SLEW}}$  should be changed if a different crest factor is desired.







### Figure 3. Feed Programming

14 Zarlink Semiconductor Inc.

# **TEST CIRCUITS**



A. Two- to Four-Wire Insertion Loss



#### B. Four- to Two-Wire Insertion Loss and Four- to Four-Wire Balance Return Signal



C. Longitudinal Balance

# **TEST CIRCUITS (continued)**



Return loss =  $-20 \log (2 V_M / V_S)$ 

#### D. Two-Wire Return Loss Test Circuit



E. Loop-Detector Switching

F. Ground-Key Switching



# **TEST CIRCUITS (continued)**



DIGITAL GROUND

 $\uparrow$ 

H. Le79R70 Test Circuit

# **APPLICATION CIRCUIT**



I. Application Circuit

# PHYSICAL DIMENSIONS

# 32-Pin PLCC



|                |           |       |        | NOT         |
|----------------|-----------|-------|--------|-------------|
| 32-Pin PLCC    |           |       |        |             |
| JEDEC # MS-016 |           |       |        |             |
| Symbol         | Min       | Nom   | Max    | <u>∕2</u> ∖ |
| А              | 0.125     |       | 0.140  | 3           |
| A1             | 0.075     | 0.090 | 0.095  | <u> </u>    |
| D              | 0.485     | 0.490 | 0.495  |             |
| D1             | 0.447     | 0.450 | 0.453  |             |
| D2             | 0.205 REF |       |        |             |
| E              | 0.585     | 0.590 | 0.595  | ~           |
| E1             | 0.547     | 0.550 | 0.553  |             |
| E2             | 0.255 REF |       |        |             |
| θ              | 0 deg     |       | 10 deg | ∕5∖         |

NOTES:

Dimensioning and tolerancing conform to ASME Y14,5M-1994.

To be measured at seating plan - C - contact point.

Dimensions "D1" and "E1" do not include mold protrusion. Allowable mold protrusion is 0.010 inch per side. Dimensions "D" and "E" include mold mismatch and determined at the parting line; that is "D1" and "E1" are measured at the extreme material condition at the upper or lower parting line.

Exact shape of this feature is optional.

Details of pin 1 identifier are optional but must be located within the zone indicated.

6 Sum of DAM bar protrusions to be 0.007 max per lead.

- 7 Controlling dimension : Inch.
- 8 Reference document : JEDEC MS-016

# 32-Pin PLCC

#### Note:

Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing.



| Symbol | 32 LEAD QFN |      |      |  |
|--------|-------------|------|------|--|
|        | Min         | Nom  | Max  |  |
| A      | 0.80        | 0.90 | 1.00 |  |
| A2     | 0.57 REF    |      |      |  |
| b      | 0.18        | 0.23 | 0.28 |  |
| D      | 8.00 BSC    |      |      |  |
| D2     | 5.70        | 5.80 | 5.90 |  |
| E      | 8.00 BSC    |      |      |  |
| E2     | 5.70        | 5.80 | 5.90 |  |
| е      | 0.80 BSC    |      |      |  |
| L      | 0.43        | 0.53 | 0.63 |  |
| N      | 32          |      |      |  |
| A1     | 0.00        | 0.02 | 0.05 |  |
| A3     | 0.20 REF    |      |      |  |
| aaa    | 0.20        |      |      |  |
| bbb    | 0.10        |      |      |  |
| CCC    | 0.10        |      |      |  |

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters.  $\oplus$  is in degrees.
- 3. N is the total number of terminals.
- A The Terminal #1 identifier and terminal numbering convention shall conform to JEP 95-1 and SSP-012. Details of the Terminal #1 identifier are optional, but must be located within the zone indicated. The Terminal #1 identifier may be either a mold or marked feature.
- Coplanarity applies to the exposed pad as well as the terminals.
  Reference Document: JEDEC MO-220.
- $\triangle$  Lead width deviates from the JEDEC MO-220 standard.

# 32-Pin QFN

#### Note:

Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing.

# 20

# **REVISION HISTORY**

# Revision A to B

Minor changes were made to the data sheet style and format to conform to Zarlink standards.

# Revision B to C

- The 28-pin SOIC information and package was added to the Ordering Information and the Connection Diagrams sections.
- The physical dimensions (PL032 and SOW28) were added to the Physical Dimensions section.
- Updated the Pin Description table to correct inconsistencies.

# Revision C to D

Changed Ring-Trip Components equation from:

$$R_{RT1} = 300 \bullet CF \bullet \frac{1}{Vhat}$$

$$0 \bullet CF \bullet \frac{V_{BAT1}}{Vbat - 3.5 - (15 \ \mu A \bullet 300 \bullet CF \bullet (R_{LRT} + 150 + 2R_F))} \bullet (R_{LRT} + 150 + 2R_F)$$

To:

 $R_{RT1} = 320 \bullet CF \bullet \frac{V_{BAT1}}{Vbat - 5 - (24 \ \mu A \bullet 320 \bullet CF \bullet (R_{LRT} + 150 + 2R_F))} \bullet (R_{LRT} + 150 + 2R_F)$ 

# Revision D to E

In "Ordering Information" section, added description for wafer foundry facility optional character.

# Revision E to F

- Updated device name from "Am79R70" to "Le79R70" throughout document.
- Added QFN package to "Connection Diagram," "Absolute Maximum Ratings," and "Physical Dimensions."
- Removed reference to PLCC package type in "General Description."
- Ordering Information: Temperature statement updated to standard.
- Absolute Maximum Ratings: Notes updated to standard.
- Operating Ranges: Temperature statement updated to standard.

# Revision F to G1

- Added green package OPNs to Ordering Information, on page 1
- Added Package Assembly, on page 6

# **Revision G1 to H1**

- Added "Packing" column and Note 5 to Ordering Information, on page 1
- Updated 32QFN drawing in *Physical Dimensions*, on page 19

# Revision H1 to I1

- Added green package OPNs and removed OPN for SOIC package in Ordering Information, on page 1
- Removed SOIC drawing in Physical Dimensions, on page 19
- Added note to Physical Dimensions, on page 19

# Revision I1 to J1

- Removed the following OPNs from Ordering Information. on page 1: Le79R70JC, Le79R70-1JC, Le79R70QC, Le79R70-1QC.
- Changed I<sub>1</sub> Loop-Current Accuracy from 0.9 to 0.871 in <u>Electrical Characteristics</u>.

# **Revision J1 to J2**

- Enhanced format of package drawings in *Physical Dimensions*, on page 19
- Added new headers/footers due to Zarlink purchase of Legerity on August 3, 2007



# For more information about all Zarlink products visit our Web Site at

### www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sub>2</sub>C components conveys a license under the Philips I<sub>2</sub>C Patent rights to use these components in an I<sub>2</sub>C System, provided that the system conforms to the I<sub>2</sub>C Standard Specification as defined by Philips.

Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc.

**TECHNICAL DOCUMENTATION - NOT FOR RESALE**