## NCV4264-2 ## **Linear Regulator,** Low Dropout, Low Io The NCV4264-2 is functionally and pin for pin compatible with NCV4264 with a lower quiescent current consumption. Its output stage supplies 100 mA with ±2.0% output voltage accuracy. Maximum dropout voltage is 500 mV at 100 mA load current. It is internally protected against 45 V input transients, input supply reversal, output overcurrent faults, and excess die temperature. No external components are required to enable these features. #### **Features** - 3.3 V and 5.0 V Fixed Output - ±2.0% Output Accuracy, Over Full Temperature Range - 60 μA Maximum Quiescent Current at I<sub>OUT</sub> = 100 μA - 500 mV Maximum Dropout Voltage at 100 mA Load Current - Wide Input Voltage Operating Range of 4.5 V to 45 V - Internal Fault Protection - ♦ -42 V Reverse Voltage - ◆ Short Circuit/Overcurrent - Thermal Overload - NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - This is a Pb-Free Device ## ON Semiconductor® www.onsemi.com Α SOIC-8 Fused **CASE 751** = 5 (5.0 V Version) Х 3 (3.3 V Version) = Assembly Location = Wafer Lot ı = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) #### **PIN CONNECTIONS** | (SOT-2 | 223) | (SOIC- | (SOIC-8 Fused) | | | |--------|-----------|--------|----------------|--|--| | PIN | FUNCTION | PIN | FUNCTION | | | | 1 | $V_{IN}$ | 1 | NC | | | | 2,TAB | GND | 2, | $V_{IN}$ | | | | 3 | $V_{OUT}$ | 3 | GND | | | | | | 4. | $V_{OUT}$ | | | | | | 5–8. | NC | | | ## **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet. Figure 1. Block Diagram #### **PIN FUNCTION DESCRIPTION** | Pin No | Ī | | | |---------|--------|------------------|--------------------------------------------------------------------------| | SOT-223 | SOIC-8 | Symbol | Function | | 1 | 2 | V <sub>IN</sub> | Unregulated input voltage; 4.5 V to 45 V. | | 2 | 3 | GND | Ground; substrate. | | 3 | 4 | V <sub>OUT</sub> | Regulated output voltage; collector of the internal PNP pass transistor. | | TAB | - | GND | Ground; substrate and best thermal connection to the die. | | - | 1, 5–8 | NC | No Connection. | #### **OPERATING RANGE** | Rating | Symbol | Min | Max | Unit | |-------------------------------------------------------|-----------------|-----|------|------| | V <sub>IN</sub> , DC Input Operating Voltage (Note 3) | V <sub>IN</sub> | 4.5 | +45 | V | | Junction Temperature Operating Range | T <sub>J</sub> | -40 | +150 | °C | ## **MAXIMUM RATINGS** | Rating | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------|---------------------|------|--------|------| | V <sub>IN</sub> , DC Input Voltage | V <sub>IN</sub> | -42 | +45 | ٧ | | V <sub>OUT</sub> , DC Voltage | V <sub>OUT</sub> | -0.3 | +18 | V | | Storage Temperature | T <sub>stg</sub> | -55 | +150 | °C | | Moisture Sensitivity Level SOT223<br>SOIC-8 Fused | MSL | 3 | 3<br>1 | = | | ESD Capability, Human Body Model (Note 1) | V <sub>ESDHB</sub> | 4000 | - | V | | ESD Capability, Machine Model (Note 1) | V <sub>ESDMIM</sub> | 200 | - | V | | Lead Temperature Soldering<br>Reflow (SMD Styles Only), Lead Free (Note 2) | T <sub>sld</sub> | _ | 265 pk | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - This device series incorporates ESD protection and is tested by the following methods: ESD HBM tested per AEC-Q100-002 (EIA/JESD22-A 114C) - ESD MM tested per AEC-Q100-003 (EIA/JESD22-A 115C) - 2. Lead Free, 60 sec 150 sec above 217°C, 40 sec max at peak. - 3. See specific conditions for DC operating input voltage lower than 4.5 V in the ELECTRICAL CHRACTERISTICS table at page 3 ### THERMAL RESISTANCE | Paramet | er | Symbol | Min | Max | Unit | |---------------------|-------------------------|----------------|-----|--------------------|------| | Junction-to-Ambient | SOT-223<br>SOIC-8 Fused | $R_{ hetaJA}$ | - | 99 (Note 4)<br>145 | °C/W | | Junction-to-Case | SOT-223<br>SOIC-8 Fused | $R_{ heta JC}$ | - | 17<br>- | | ## **ELECTRICAL CHARACTERISTICS** ( $V_{IN}$ = 13.5 V, $T_J$ = -40°C to +150°C, unless otherwise noted.) | Characteristic | Symbol | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|----------------|---------| | Output Voltage<br>5.0 V Version | V <sub>OUT</sub> | $5.0 \text{ mA} \le I_{OUT} \le 100 \text{ mA (Note 5)}$<br>$6.0 \text{ V} \le V_{IN} \le 28 \text{ V}$ | 4.900 | 5.000 | 5.100 | V | | Output Voltage<br>3.3 V Version | V <sub>OUT</sub> | $5.0 \text{ mA} \le I_{OUT} \le 100 \text{ mA (Note 5)}$<br>$4.5 \text{ V} \le V_{IN} \le 28 \text{ V}$ | 3.234 | 3.300 | 3.366 | V | | Output Voltage<br>3.3 V Version | V <sub>OUT</sub> | I <sub>OUT</sub> = 5 mA, V <sub>IN</sub> = 4 V (Note 7) | 3.234 | 3.300 | 3.366 | V | | Line Regulation<br>5.0 V Version | $\Delta V_{OUT}$ vs. $V_{IN}$ | $I_{OUT} = 5.0 \text{ mA}$<br>$6.0 \text{ V} \le V_{IN} \le 28 \text{ V}$ | -30 | 5.0 | +30 | mV | | Line Regulation<br>3.3 V Version | ΔV <sub>OUT</sub> vs. V <sub>IN</sub> | $I_{OUT} = 5.0 \text{ mA}$<br>$4.5 \text{ V} \le V_{IN} \le 28 \text{ V}$ | -30 | 5.0 | +30 | mV | | Load Regulation | ΔV <sub>OUT</sub> vs. I <sub>OUT</sub> | 1.0 mA ≤ I <sub>OUT</sub> ≤ 100 mA (Note 5) | -40 | 5.0 | +40 | mV | | Dropout Voltage - 5.0 V Version | V <sub>IN</sub> -V <sub>OUT</sub> | I <sub>OUT</sub> = 100 mA (Notes 5 & 6) | _ | 270 | 500 | mV | | Dropout Voltage - 3.3 V Version | V <sub>IN</sub> -V <sub>OUT</sub> | I <sub>OUT</sub> = 100 mA (Notes 5 & 8) | _ | - | 1.266 | V | | Quiescent Current | Iq | $I_{OUT} = 100 \mu A$ $T_{J} = 25^{\circ}C$ $T_{J} = -40^{\circ}C \text{ to } +85^{\circ}C$ $T_{J} = -40^{\circ}C \text{ to } 150^{\circ}C$ | -<br>-<br>- | 33<br>33<br>33 | 55<br>60<br>70 | μΑ | | Active Ground Current | I <sub>G(ON)</sub> | I <sub>OUT</sub> = 50 mA (Note 5) | - | 1.5 | 4.0 | mA | | Power Supply Rejection | PSRR | V <sub>RIPPLE</sub> = 0.5 V <sub>P-P</sub> , F = 100 Hz | _ | 67 | - | dB | | Output Capacitor for Stability 5.0 V Version | C <sub>OUT</sub><br>ESR | I <sub>OUT</sub> = 0.1 mA to 100 mA<br>(Notes 5 & 7) | 10<br>- | -<br>- | -<br>9.0 | μF<br>Ω | | Output Capacitor for Stability 3.3 V Version | C <sub>OUT</sub><br>ESR | I <sub>OUT</sub> = 0.1 mA to 100 mA<br>(Notes 5 & 7) | 22<br>- | -<br>- | -<br>16 | μF<br>Ω | ## **PROTECTION** | Current Limit | I <sub>OUT(LIM)</sub> | V <sub>OUT</sub> = 4.5 V (5.0 V Version) (Note 5)<br>V <sub>OUT</sub> = 3.0 V (3.3 V Version) (Note 5) | 150<br>150 | - | 500<br>500 | mA | |-----------------------------|-----------------------|--------------------------------------------------------------------------------------------------------|------------|---|------------|----| | Short Circuit Current Limit | I <sub>OUT(SC)</sub> | V <sub>OUT</sub> = 0 V (Note 5) | 40 | - | 500 | mA | | Thermal Shutdown Threshold | T <sub>TSD</sub> | (Note 7) | 150 | - | 200 | °C | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - 4. 1 oz., 100 mm<sup>2</sup> copper area. - 5. Use pulse loading to limit power dissipation. - 6. Dropout voltage = $(V_{IN} \dot{V}_{OUT})$ , measured when the output voltage has dropped 100 mV relative to the nominal value obtained with $V_{IN} = 13.5 \text{ V}$ . - 7. Not tested in production. Limits are guaranteed by design. - 8. $V_{DO} = V_{IN} \dot{V}_{OUT}$ . For output voltage set to < 4.5 V, $V_{DO}$ will be constrained by the minimum input voltage. Figure 2. Applications Circuit ### TYPICAL CHARACTERISTIC CURVES - 5 V Version Figure 3. ESR Stability vs. Output Current (5 V Version) Figure 4. Quiescent Current vs. Output Current (5 V Version) Figure 5. Quiescent Current vs. Output Current (Light Load) (5 V Version) Figure 6. Dropout Voltage vs. Output Current (5 V Version) Figure 7. Output Voltage vs. Temperature (5 V Version) 150 ## **TYPICAL CHARACTERISTIC CURVES - 5 V Version** Figure 8. Output Current vs. Input Voltage (5 V Version) Figure 9. Output Voltage vs. Input Voltage (5 V Version) Figure 10. Quiescent Current vs. Input Voltage (5 V Version) ### TYPICAL CHARACTERISTIC CURVES - 3.3 V Version 3.6 3.3 3.0 OUTPUT VOLTAGE (V) 2.7 2.4 2.1 1.8 1.5 1.2 0.9 0.6 $I_{out} = 5 \text{ mA}$ 0.3 20 25 0 5 10 15 30 35 40 45 INPUT VOLTAGE (V) **Current (3.3 V Version)** Figure 12. Output Voltage vs. Input Voltage (3.3 V Version) Figure 13. Quiescent Current vs. Input Voltage (3.3 V Version) Figure 14. Output Voltage vs. Temperature (3.3 V Version) Figure 15. Quiescent Current vs. Temperature (3.3 V Version) Figure 16. Output Current vs. Input Voltage (3.3 V Version) ## NCV4264-2 ## TYPICAL CHARACTERISTIC CURVES - 3.3 V Version Figure 17. ESR Stability vs. Output Current (3.3 V Version) #### **Circuit Description** The NCV4264–2 is functionally and pin for pin compatible with NCV4264 with a lower quiescent current consumption. Its output stage supplies 100 mA with $\pm 2.0\%$ output voltage accuracy. Maximum dropout voltage is 500 mV at 100 mA load current. It is internally protected against 45 V input transients, input supply reversal, output overcurrent faults, and excess die temperature. No external components are required to enable these features. #### Regulator The error amplifier compares the reference voltage to a sample of the output voltage ( $V_{OUT}$ ) and drives the base of a PNP series pass transistor by a buffer. The reference is a bandgap design to give it a temperature–stable output. Saturation control of the PNP is a function of the load current and input voltage. Oversaturation of the output power device is prevented, and quiescent current in the ground pin is minimized. #### **Regulator Stability Considerations** The input capacitor C<sub>I1</sub> in Figure 2 is necessary for compensating input line reactance. Possible oscillations caused by input inductance and input capacitance can be damped by using a resistor of approximately 1 $\Omega$ in series with C<sub>I2</sub>. The output or compensation capacitor, C<sub>OUT</sub> helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability. Tantalum, aluminum electrolytic, film, or ceramic capacitors are all acceptable solutions, however, attention must be paid to ESR constraints. The capacitor manufacturer's data sheet usually provides this information. The value for the output capacitor COUT shown in Figure 2 should work for most applications; however, it is not necessarily the optimized solution. Stability is guaranteed at values of $C_0 \ge 10 \,\mu\text{F}$ , with an ESR $\leq$ 9 $\Omega$ for the 5.0 V Version, and $C_O \geq$ 22 $\mu$ F with an ESR $\leq$ 16 $\Omega$ for the 3.3 V Version within the operating temperature range. Actual limits are shown in a graph in the Typical Performance Characteristics section. ## Calculating Power Dissipation in a Single Output Linear Regulator The maximum power dissipation for a single output regulator (Figure 2) is: $$P_{D(max)} = (eq. 1)$$ $$[VIN(max) - VOUT(min)] * IOUT(max) + VIN(max) * Iq$$ Where: $V_{IN(max)}$ is the maximum input voltage, V<sub>OUT(min)</sub> is the minimum output voltage, $I_{OUT(max)}$ is the maximum output current for the application, and $I_q$ is the quiescent current the regulator consumes at $I_{OUT(max)}$ . Once the value of $P_{D(max)}$ is known, the maximum permissible value of $R_{\theta JA}$ can be calculated: $$P_{\theta JA} = \frac{(150^{\circ}C - T_{A})}{P_{D}}$$ (eq. 2) The value of $R_{\theta JA}$ can then be compared with those in the package section of the data sheet. Those packages with $R_{\theta JA}$ 's less than the calculated value in Equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heat sink will be required. The current flow and voltages are shown in the Measurement Circuit Diagram. #### **Heat Sinks** A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of $R_{\rm BIA}$ : $$R_{\theta JA} = R_{\theta JC} + R_{\theta CS} + R_{\theta SA}$$ (eq. 3) Where: $R_{\theta JC}$ = the junction-to-case thermal resistance, $R_{\theta CS}$ = the case-to-heat sink thermal resistance, and $R_{\theta SA}$ = the heat sink-to-ambient thermal resistance. $R_{\theta JA}$ appears in the package section of the data sheet. Like $R_{\theta JA}$ , it too is a function of package type. $R_{\theta CS}$ and $R_{\theta SA}$ are functions of the package type, heat sink and the interface between them. These values appear in data sheets of heat sink manufacturers. Thermal, mounting, and heat sinking are discussed in the ON Semiconductor application note AN1040/D, available on the ON Semiconductor Website. ## NCV4264-2 Figure 18. θJA vs. Copper Spreader Area Figure 19. R(t) vs. Pulse Time #### **ORDERING INFORMATION** | Device* | Package | Shipping† | |------------------|---------------------------|--------------------| | NCV4264-2ST50T3G | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | | NCV4264-2ST33T3G | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel | | NCV4264-2D33R2G | SOIC-8 Fused<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. <sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** DETAIL A A1 SEE DETAIL A #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE. - 4. DATUMS A AND B ARE DETERMINED AT DATUM H. - 5. ALLIS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. - 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61. | | MILLIMETERS | | | | |-----|-------------|----------|------|--| | DIM | MIN. | N□M. | MAX. | | | Α | 1.50 | 1.63 | 1.75 | | | A1 | 0.02 | 0.06 | 0.10 | | | b | 0.60 | 0.75 | 0.89 | | | b1 | 2.90 | 3.06 | 3.20 | | | c | 0.24 | 0.29 | 0.35 | | | D | 6.30 | 6.50 | 6.70 | | | E | 3.30 | 3.50 | 3.70 | | | е | | 2.30 BSC | ; | | | L | 0.20 | | | | | L1 | 1.50 | 1.75 | 2.00 | | | He | 6.70 | 7.00 | 7.30 | | | θ | 0* | | 10° | | RECOMMENDED MOUNTING FOOTPRINT | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 1 OF 2 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ## **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR | STYLE 2: PIN 1. ANODE 2. CATHODE 3. NC 4. CATHODE | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN | STYLE 4: PIN 1. SOURCE 2. DRAIN 3. GATE 4. DRAIN | STYLE 5: PIN 1. DRAIN 2. GATE 3. SOURCE 4. GATE | |-----------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------| | STYLE 6: PIN 1. RETURN 2. INPUT 3. OUTPUT 4. INPUT | STYLE 7: PIN 1. ANODE 1 2. CATHODE 3. ANODE 2 4. CATHODE | STYLE 8: CANCELLED | STYLE 9: PIN 1. INPUT 2. GROUND 3. LOGIC 4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | | STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2 | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR | | | # GENERIC MARKING DIAGRAM\* A = Assembly Location Y = Year W = Work Week XXXXX = Specific Device Code = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 2 OF 2 | ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ## SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 BSC | | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | J | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | М | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | ## **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W = Pb-Free Package XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. ### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. ## SOIC-8 NB CASE 751-07 ISSUE AK ## **DATE 16 FEB 2011** | | | | DITTE TO LED 2 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE | | STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd | STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1 | | STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | | STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE STYLE 22: PIN 1. I/O LINE 1 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1 STYLE 23: PIN 1. LINE 1 IN | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN STYLE 24: PIN 1. BASE | | 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6 | 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN | | STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1 | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in | | |------------------|-------------|----------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative