# # **TFT-LCD DC-DC Converters with Operational Amplifiers** # **General Description** The MAX1516/MAX1517/MAX1518 include a high-performance step-up regulator, two linear-regulator controllers. and high-current operational amplifiers for active-matrix thin-film transistor (TFT) liquid-crystal displays (LCDs). Also included is a logic-controlled, high-voltage switch with adjustable delay. The step-up DC-DC converter provides the regulated supply voltage for the panel source driver ICs. The converter is a high-frequency (1.2MHz) current-mode requlator with an integrated 14V n-channel MOSFET that allows the use of ultra-small inductors and ceramic capacitors. It provides fast transient response to pulsed loads while achieving efficiencies over 85%. The gate-on and gate-off linear-regulator controllers provide regulated TFT gate-on and gate-off supplies using external charge pumps attached to the switching node. The MAX1518 includes five high-performance operational amplifiers, the MAX1517 includes three, and the MAX1516 includes one operational amplifier. These amplifiers are designed to drive the LCD backplane (VCOM) and/or the gamma-correction divider string. The devices feature high output current (±150mA), fast slew rate (13V/μs), wide bandwidth (12MHz), and rail-to-rail inputs and outputs. The MAX1516/MAX1517/MAX1518 are available in 32pin thin QFN packages with a maximum thickness of 0.8mm for ultra-thin LCD panels. # **Applications** Notebook Computer Displays LCD Monitor Panels **Automotive Displays** # **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |------------|-----------------|-----------------------| | MAX1516ETJ | -40°C to +100°C | 32 Thin QFN 5mm x 5mm | | MAX1517ETJ | -40°C to +100°C | 32 Thin QFN 5mm x 5mm | | MAX1518ETJ | -40°C to +100°C | 32 Thin QFN 5mm x 5mm | ## **Features** - ♦ 2.6V to 5.5V Input Supply Range - ♦ 1.2MHz Current-Mode Step-Up Regulator Fast Transient Response to Pulsed Load **High-Accuracy Output Voltage (1.5%)** Built-In 14V, 2.4A, 0.16Ω N-Channel MOSFET High Efficiency (90%) - ♦ Linear-Regulator Controllers for V<sub>GON</sub> and V<sub>GOFF</sub> - **♦ High-Performance Operational Amplifiers** ±150mA Output Short-Circuit Current 13V/µs Slew Rate 12MHz, -3dB Bandwidth Rail-to-Rail Inputs/Outputs - ♦ Logic-Controlled, High-Voltage Switch with **Adjustable Delay** - ♦ Timer-Delay Fault Latch for All Regulator Outputs - **♦ Thermal-Overload Protection** - ♦ 0.6mA Quiescent Current # **Minimal Operating Circuit** Pin Configurations appear at end of data sheet. NIXIN Maxim Integrated Products 1 # **ABSOLUTE MAXIMUM RATINGS** | IN, CTL to AGND | 0.3V to +6V | |-----------------------------|---------------------------------------| | COMP, FB, FBP, FBN, DEL, RE | F to AGND0.3V to $(V_{IN} + 0.3V)$ | | PGND, BGND to AGND | ±0.3V | | LX to PGND | 0.3V to +14V | | SUP to AGND | 0.3V to +14V | | DRVP, SRC to AGND | 0.3V to +30V | | POS_, NEG_, OUT_ to AGND. | 0.3V to (V <sub>SUP</sub> + 0.3V) | | POS1 to NEG1, POS2 to NEG2 | 2, POS3 to NEG3, | | POS4 to NEG4, POS5 to NE | G56V to +6V | | DRVN to AGND | $(V_{IN} - 30V)$ to $(V_{IN} + 0.3V)$ | | COM, DRN to AGND | 0.3V to (V <sub>SRC</sub> + 0.3V) | |-------------------------------------------|-----------------------------------| | DRN to COM | 30V to +30V | | OUT_ Maximum Continuous Output Cu | ırrent±75mA | | LX Switch Maximum Continuous RMS | Output Current1.6A | | Continuous Power Dissipation ( $T_A = +7$ | 70°C) | | 32-Pin Thin QFN (derate 21.2mW/°C | above +70°C)1702mW | | Operating Temperature Range | 40°C to +100°C | | Junction Temperature | | | Storage Temperature Range | | | Lead Temperature (soldering, 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** $(V_{IN}=3V, V_{SUP}=8V, PGND=AGND=BGND=0, I_{REF}=25\mu A, T_A=0^{\circ}C$ to +85°C. Typical values are at $T_A=+25^{\circ}C$ , unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------|--------------------|----------------------------------------------------------------|-----------------------------------------------|-----------------|-------|-------|-------| | IN Supply Range | V <sub>IN</sub> | | | 2.6 | | 5.5 | V | | IN Undervoltage-Lockout<br>Threshold | V <sub>U</sub> VLO | V <sub>IN</sub> rising, typical hysteresis = 150mV | | 2.3 | 2.5 | 2.7 | V | | IN O in a seat Course | | V <sub>FB</sub> = V <sub>FBP</sub> = 1.4V,<br>LX not switching | $V_{FBN} = 0$ , | | 0.6 | 0.8 | | | IN Quiescent Current | IIN | V <sub>FB</sub> = 1.1V, V <sub>FBP</sub> = LX switching | $1.4V, V_{FBN} = 0,$ | | 6 | 11 | mA | | Duration to Trigger Fault<br>Condition | | | | | 55 | | ms | | REF Output Voltage | | -2μA < I <sub>REF</sub> < 50μA | $v_{1}$ , $V_{1}$ N = 2.6V to 5.5V | 1.231 | 1.250 | 1.269 | V | | Thermal Shutdown | | Temperature rising | | | +160 | | °C | | THEITIAI SHULUOWH | Hysteresis | | | 15 | | | | | MAIN STEP-UP REGULATOR | | | | | | | | | Output Voltage Range | V <sub>MAIN</sub> | | | V <sub>IN</sub> | | 13 | V | | Operating Frequency | fosc | | | 1020 | 1200 | 1380 | kHz | | Oscillator Maximum Duty Cycle | | | | 84 | 87 | 90 | % | | ED Degulation Valtage | \/ | No load | $T_A = +25^{\circ}C \text{ to } +85^{\circ}C$ | 1.221 | 1.233 | 1.245 | V | | FB Regulation Voltage | V <sub>FB</sub> | No load | $T_A = 0$ °C to +85°C | 1.218 | 1.233 | 1.247 | | | FB Fault Trip Level | | V <sub>FB</sub> falling | | 0.96 | 1.00 | 1.04 | V | | FB Load Regulation | | 0 < I <sub>MAIN</sub> < full load, transient only | | | -1.6 | | % | | FB Line Regulation | | V <sub>IN</sub> = 2.6V to 5.5V | | | +0.04 | ±0.15 | %/V | | FB Input Bias Current | | V <sub>FB</sub> = 1.4V | | -40 | | +40 | nA | | FB Transconductance | | $\Delta I_{COMP} = 5\mu A$ | | 75 | 150 | 280 | μS | | FB Voltage Gain | | FB to COMP | | | 600 | | V/V | \_\_ /N/XI/N # **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN}=3V, V_{SUP}=8V, PGND=AGND=BGND=0, I_{REF}=25\mu A, T_A=0^{\circ}C$ to +85°C. Typical values are at $T_A=+25^{\circ}C$ , unless otherwise noted.) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------|-------------------------------|------------------------|----------------------|------------------|-------| | LX On-Resistance | R <sub>LX(ON)</sub> | | | | 160 | 250 | mΩ | | LX Leakage Current | ILX | $V_{LX} = 13V$ | | | 0.02 | 40 | μΑ | | LX Current Limit | ILIM | V <sub>FB</sub> = 1V, duty cycle : | = 65% | 2.5 | 3.0 | 3.5 | Α | | Current-Sense<br>Transconductance | | | | 3.0 | 3.8 | 5 | S | | Soft-Start Period | tss | | | | 14 | | ms | | Soft-Start Step Size | | | | | I <sub>LIM</sub> / 8 | | Α | | OPERATIONAL AMPLIFIERS | | | | | | | | | SUP Supply Range | VSUP | | | 4.5 | | 13.0 | V | | SUP Supply Current | I <sub>SUP</sub> | Buffer configuration,<br>VPOS_ = 4V, no load | MAX1518<br>MAX1517<br>MAX1516 | | 3.2<br>2<br>0.7 | 4.8<br>3<br>1.1 | mA | | Input Offset Voltage | Vos | (V <sub>NEG</sub> _, V <sub>POS</sub> _, V <sub>OUT</sub> .<br>T <sub>A</sub> = +25°C | | | 0 | 12 | mV | | Input Bias Current | I <sub>BIAS</sub> | (VNEG_, VPOS_, VOUT | r_) ≅ V <sub>SUP</sub> / 2 | | +1 | ±50 | nA | | Input Common-Mode Range | V <sub>CM</sub> | | | 0 | | V <sub>SUP</sub> | V | | Common-Mode Rejection Ratio | CMRR | $0 \le (V_{NEG\_}, V_{POS\_}) \le$ | V <sub>SUP</sub> | 45 | | | dB | | Open-Loop Gain | | | | | 125 | | dB | | Output Voltage Suine Lligh | Vari | I <sub>OUT</sub> _ = 100μA | | V <sub>SUP</sub> - 15 | V <sub>SUP</sub> - | | m)/ | | Output Voltage Swing, High | Voн | I <sub>OUT</sub> = 5mA | | V <sub>SUP</sub> - 150 | V <sub>SUP</sub> - | | mV | | | .,, | I <sub>OUT</sub> = -100μA | | | 2 | 15 | ., | | Output Voltage Swing, Low | VoL | $I_{OUT} = -5mA$ | | | 70 | 150 | mV | | Short-Circuit Current | | To V <sub>SUP</sub> / 2, source or | r sink | 50 | 150 | | mA | | Output Source and Sink Current | | (V <sub>NEG</sub> , V <sub>POS</sub> , V <sub>OUT</sub><br> ΔV <sub>OS</sub> < 10mV | r_)≅ V <sub>SUP</sub> / 2, | 40 | | | mA | | Power-Supply Rejection Ratio | PSRR | DC, $6V \le V_{SUP} \le 13V$ ,<br>$(V_{NEG}, V_{POS}) \cong V_{SUP}/2$ | | 60 | | | dB | | Slew Rate | | | | | 13 | | V/µs | | -3dB Bandwidth | | $R_L = 10k\Omega$ , $C_L = 10pF$ | F, buffer configuration | | 12 | | MHz | | Gain-Bandwidth Product | GBW | Buffer configuration | | | 8 | | MHz | | GATE-ON LINEAR-REGULATOR | CONTROLL | ER | | | | | | | FBP Regulation Voltage | V <sub>FBP</sub> | $I_{DRVP} = 100\mu A$ | | 1.231 | 1.250 | 1.269 | V | | FBP Fault Trip Level | | V <sub>FBP</sub> falling | | 0.96 | 1.00 | 1.04 | V | | FBP Input Bias Current | I <sub>FBP</sub> | V <sub>FBP</sub> = 1.4V | | -50 | | +50 | nA | | FBP Effective Load-Regulation<br>Error (Transconductance) | | V <sub>DRVP</sub> = 10V, I <sub>DRVP</sub> = | = 50μA to 1mA | | -0.7 | -1.5 | % | # **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = 3V, V_{SUP} = 8V, PGND = AGND = BGND = 0, I_{REF} = 25\mu A, T_A = 0^{\circ}C$ to +85°C. Typical values are at $T_A = +25^{\circ}C$ , unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------|----------------------|-----------------------------------------------------------|------|------------------------|------|-------| | FBP Line (IN) Regulation Error | | I <sub>DRVP</sub> = 100μA, 2.6V < V <sub>IN</sub> < 5.5V | | ±1.5 | ±5 | mV | | DRVP Sink Current | I <sub>DRVP</sub> | V <sub>FBP</sub> = 1.1V, V <sub>DRVP</sub> = 10V | 1 | 5 | | mA | | DRVP Off-Leakage Current | | V <sub>FBP</sub> = 1.4V, V <sub>DRVP</sub> = 28V | | 0.01 | 10 | μΑ | | Soft-Start Period | tss | | | 14 | | ms | | Soft-Start Step Size | | | | V <sub>REF</sub> / 128 | | V | | GATE-OFF LINEAR-REGUALTO | R CONTROLL | <br>_ER | • | | | • | | FBN Regulation Voltage | V <sub>FBN</sub> | I <sub>DRVN</sub> = 100μA | 235 | 250 | 265 | mV | | FBN Fault Trip Level | | V <sub>FBN</sub> rising | 370 | 420 | 470 | mV | | FBN Input Bias Current | I <sub>FBN</sub> | V <sub>FBN</sub> = 0 | -50 | | +50 | nA | | FBN Effective Load-Regulation<br>Error (Transconductance) | | V <sub>DRVN</sub> = -10V, I <sub>DRVN</sub> = 50μA to 1mA | | 11 | 25 | mV | | FBN Line (IN) Regulation Error | | I <sub>DRVN</sub> = 0.1mA, 2.6V < V <sub>IN</sub> < 5.5V | | +0.7 | ±5 | mV | | DRVN Source Current | I <sub>DRVN</sub> | V <sub>FBN</sub> = 500mV, V <sub>DRVN</sub> = -10V | 1 | 4 | | mA | | DRVN Off-Leakage Current | | $V_{FBN} = 0V$ , $V_{DRVN} = -25V$ | | -0.01 | -10 | μΑ | | Soft-Start Period | tss | | | 14 | | ms | | Soft-Start Step Size | | | | V <sub>REF</sub> / 128 | | V | | POSITIVE GATE-DRIVER TIMING | G AND CONT | ROL SWITCHES | | | | I | | DEL Capacitor Charge Current | | During startup, V <sub>DEL</sub> = 1V | 4 | 5 | 6 | μΑ | | DEL Turn-On Threshold | V <sub>TH(DEL)</sub> | | 1.19 | 1.25 | 1.31 | V | | DEL Discharge Switch On-<br>Resistance | | During UVLO, V <sub>IN</sub> = 2.2V | | 20 | | Ω | | CTL Input Low Voltage | | V <sub>IN</sub> = 2.6V to 5.5V | | | 0.6 | V | | CTL Input High Voltage | | V <sub>IN</sub> = 2.6V to 5.5V | 2 | | | V | | CTL Input Leakage Current | | CTL = AGND or IN | -1 | | +1 | μΑ | | CTL-to-SRC Propagation Delay | | | | 100 | | ns | | SRC Input Voltage Range | | | | | 28 | V | | CDC Input Current | lone | V <sub>DEL</sub> = 1.5V, CTL = IN | | 50 | 100 | | | SRC Input Current | ISRC | V <sub>DEL</sub> = 1.5V, CTL = AGND | | 15 | 30 | μA | | SRC to COM Switch On-<br>Resistance | R <sub>SRC(ON)</sub> | V <sub>DEL</sub> = 1.5V, CTL = IN | | 6 | 12 | Ω | | DRN to COM Switch On-<br>Resistance | R <sub>DRN(ON)</sub> | V <sub>DEL</sub> = 1.5V, CTL = AGND | | 35 | 70 | Ω | | COM to PGND Switch On-<br>Resistance | RCOM(ON) | V <sub>DEL</sub> = 1.1V | 350 | 1000 | 1800 | Ω | 4 \_\_\_\_\_\_ *NIXI/*II # **ELECTRICAL CHARACTERISTICS** $(V_{IN} = 3V, V_{SUP} = 8V, PGND = AGND = BGND = 0, I_{REF} = 25\mu A, T_A = -40^{\circ}C$ to +85°C, unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | COND | DITIONS | MIN | MAX | UNITS | | |--------------------------------------|---------------------|-------------------------------------------------------------------------------|----------------------------------|------------------------|-------|-------|--| | IN Supply Range | V <sub>IN</sub> | | | 2.6 | 5.5 | V | | | IN Undervoltage-Lockout<br>Threshold | V <sub>U</sub> VLO | V <sub>IN</sub> rising, typical hysteresis = 150mV | | 2.265 | 2.715 | V | | | INIO : LO L | | V <sub>FB</sub> = V <sub>FBP</sub> = 1.4V, V<br>LX not switching | FBN = 0, | | 0.8 | | | | IN Quiescent Current | I <sub>IN</sub> | V <sub>FB</sub> = 1.1V, V <sub>FBP</sub> = 1.<br>LX switching | .4V, V <sub>FBN</sub> = 0, | | 11 | - mA | | | REF Output Voltage | | -2μA < I <sub>REF</sub> < 50μA, \ | $V_{IN} = 2.6V \text{ to } 5.5V$ | 1.222 | 1.269 | V | | | MAIN STEP-UP REGULATOR | | | | | | | | | Output Voltage Range | V <sub>MAIN</sub> | | | VIN | 13 | V | | | Operating Frequency | fosc | | | 1020 | 1380 | kHz | | | FB Regulation Voltage | V <sub>FB</sub> | No load | | 1.212 | 1.250 | V | | | FB Line Regulation | | $V_{IN} = 2.6V \text{ to } 5.5V$ | | | ±0.15 | %/V | | | FB Input Bias Current | | V <sub>FB</sub> = 1.4V | | -40 | +40 | nA | | | FB Transconductance | | $\Delta I_{COMP} = 5\mu A$ | | 75 | 300 | μS | | | LX On-Resistance | R <sub>LX(ON)</sub> | | | | 250 | mΩ | | | LX Current Limit | I <sub>LIM</sub> | V <sub>FB</sub> = 1V, duty cycle | = 65% | 2.5 | 3.5 | А | | | OPERATIONAL AMPLIFIERS | | | | | | | | | SUP Supply Range | V <sub>SUP</sub> | | | 4.5 | 13.0 | V | | | | | 5 % % | MAX1518 | | 4.8 | | | | SUP Supply Current | ISUP | Buffer configuration,<br>VPOS_ = 4V, no load | MAX1517 | | 3.0 | mA | | | | | VPOS_ = 4V, 110 10au | MAX1516 | | 1.1 | | | | Input Offset Voltage | Vos | (VNEG_, VPOS_, VOUT | _) ≅ V <sub>SUP</sub> / 2 | | 12 | mV | | | Input Common-Mode Range | V <sub>CM</sub> | | | 0 | Vsup | V | | | | | I <sub>OUT</sub> = 100μA | | V <sub>SUP</sub> - | | ., | | | Output Voltage Swing, High | VoH | Iout_ = 5mA | | V <sub>SUP</sub> - 150 | | mV | | | | 1 | I <sub>OUT</sub> _ = -100μA | | | 15 | | | | Output Voltage Swing, Low | V <sub>OL</sub> | I <sub>OUT</sub> = -5mA | | | 150 | mV | | | Short-Circuit Current | | To V <sub>SUP</sub> / 2 | Source<br>Sink | 50<br>50 | | mA | | | Output Source and Sink Current | | $(V_{NEG}, V_{POS}, V_{OUT}) \cong V_{SUP} / 2,$<br>$ \Delta V_{OS} < 10 mV$ | | 40 | | mA | | | GATE-ON LINEAR-REGULATOR | CONTROLL | ER | | • | | | | | FBP Regulation Voltage | V <sub>FBP</sub> | $I_{DRVP} = 100\mu A$ | | 1.218 | 1.269 | V | | # **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = 3V, V_{SUP} = 8V, PGND = AGND = BGND = 0, I_{REF} = 25\mu A, T_A = -40^{\circ}C$ to +85°C, unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS | |-----------------------------------------------------------|----------------------|----------------------------------------------------------|------|------|-------| | FBP Effective Load-Regulation<br>Error (Transconductance) | | $V_{DRVP} = 10V$ , $I_{DRVP} = 50\mu A$ to 1mA | | -2 | % | | FBP Line (IN) Regulation Error | | I <sub>DRVP</sub> = 100μA, 2.6V < V <sub>IN</sub> < 5.5V | | 5 | mV | | DRVP Sink Current | I <sub>DRVP</sub> | V <sub>FBP</sub> = 1.1V, V <sub>DRVP</sub> = 10V | 1 | | mA | | GATE-OFF LINEAR-REGULATOR | CONTROLL | ER | | | | | FBN Regulation Voltage | V <sub>FBN</sub> | $I_{DRVN} = 100\mu A$ | 235 | 265 | mV | | FBN Effective Load-Regulation<br>Error (Transconductance) | | $V_{DRVN} = -10V$ , $I_{DRVN} = 50\mu A$ to 1mA | | 25 | mV | | FBN Line (IN) Regulation Error | | I <sub>DRVN</sub> = 0.1mA, 2.6V < V <sub>IN</sub> < 5.5V | | 5 | mV | | DRVN Source Current | I <sub>DRVN</sub> | V <sub>FBN</sub> = 500mV, V <sub>DRVN</sub> = -10V | 1 | | mA | | POSITIVE GATE-DRIVER TIMING | AND CONTI | ROL SWITCHES | | | | | DEL Capacitor Charge Current | | During startup, V <sub>DEL</sub> = 1V | 4 | 6 | μΑ | | DEL Turn-On Threshold | V <sub>TH(DEL)</sub> | | 1.19 | 1.31 | V | | CTL Input Low Voltage | | V <sub>IN</sub> = 2.6V to 5.5V | | 0.6 | V | | CTL Input High Voltage | | V <sub>IN</sub> = 2.6V to 5.5V | 2 | | V | | SRC Input Voltage Range | | | | 28 | V | | SRC Input Current | 1 | V <sub>DEL</sub> = 1.5V, CTL = IN | | 100 | ^ | | Sho input current | ISRC | V <sub>DEL</sub> = 1.5V, CTL = AGND | | 30 | μA | | SRC to COM Switch On-<br>Resistance | R <sub>SRC(ON)</sub> | V <sub>DEL</sub> = 1.5V, CTL = IN | | 12 | Ω | | DRN to COM Switch On-<br>Resistance | R <sub>DRN(ON)</sub> | V <sub>DEL</sub> = 1.5V, CTL = AGND | | 70 | Ω | | COM to PGND Switch On-<br>Resistance | R <sub>COM(ON)</sub> | V <sub>DEL</sub> = 1.1V | 350 | 1800 | Ω | Note 1: Specifications to -40°C are guaranteed by design, not production tested. \_\_\_\_\_/N/XI/VI # Typical Operating Characteristics (Circuit of Figure 1. $V_{IN} = 5V$ , $V_{MAIN} = 13V$ , $V_{GON} = 24V$ , $V_{GOFF} = -8V$ , $V_{OUT1} = V_{OUT2} = V_{OUT3} = V_{OUT4} = V_{OUT5} = 6.5V$ , $V_{A} = +25^{\circ}C$ unless otherwise noted.) # STEP-UP REGULATOR SOFT-START (HEAVY LOAD) A: V<sub>IN</sub>, 5V/div B: V<sub>MAIN</sub>, 5V/div C: INDUCTOR CURRENT, 1A/div # STEP-UP REGULATOR PULSED LOAD-TRANSIENT RESPONSE A: LOAD CURRENT, 1A/div B: V<sub>MAIN</sub>, 200mV/div, AC-COUPLED C: INDUCTOR CURRENT, 1A/div 10µs/div # **Typical Operating Characteristics (continued)** (Circuit of Figure 1. $V_{IN} = 5V$ , $V_{MAIN} = 13V$ , $V_{GON} = 24V$ , $V_{GOFF} = -8V$ , $V_{OUT1} = V_{OUT2} = V_{OUT3} = V_{OUT4} = V_{OUT5} = 6.5V$ , $V_{A} = +25^{\circ}C$ unless otherwise noted.) # Typical Operating Characteristics (continued) (Circuit of Figure 1. V<sub>IN</sub> = 5V, V<sub>MAIN</sub> = 13V, V<sub>GON</sub> = 24V, V<sub>GOFF</sub> = -8V, V<sub>OUT1</sub> = V<sub>OUT2</sub> = V<sub>OUT3</sub> = V<sub>OUT4</sub> = V<sub>OUT5</sub> = 6.5V, T<sub>A</sub> = +25°C unless otherwise noted.) # POWER-UP SEQUENCE A OV B OV OV С D 4.5 6.0 # MAX1518 OPERATIONAL-AMPLIFIER SUPPLY CURRENT vs. SUPPLY VOLTAGE 6 5 NO-LOAD BUFFER CONFIGURATION — VPOS1 TO VPOSS = VSUP / 2 **OPERATIONAL-AMPLIFIER** A: INPUT SIGNAL, 2V/div B: OUTPUT SIGNAL, 2V/div # OPERATIONAL-AMPLIFIER LOAD-TRANSIENT RESPONSE 4ms/div A: OUTPUT VOLTAGE, 1V/div, AC-COUPLED B: OUTPUT CURRENT, 50mA/div ## OPERATIONAL-AMPLIFIER Large-signal step response 7.0 7.5 SUPPLY VOLTAGE (V) 8.0 A: INPUT SIGNAL, 2V/div B: OUTPUT SIGNAL, 2V/div # OPERATIONAL-AMPLIFIER SMALL-SIGNAL STEP RESPONSE A: INPUT SIGNAL, 100mV/div B: OUTPUT SIGNAL, 100mV/div # Pin Description | | NAME | | | | |-----|---------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | MAX1516 | MAX1517 | MAX1518 | FUNCTION | | 1 | SRC | SRC | SRC | Switch Input. Source of the internal high-voltage p-channel MOSFET. Bypass SRC to PGND with a minimum 0.1µF capacitor close to the pins. | | 2 | REF | REF | REF | Reference Bypass Terminal. Bypass REF to AGND with a minimum of 0.22µF close to the pins. | | 3 | AGND | AGND | AGND | Analog Ground for Step-Up Regulator and Linear Regulators. Connect to power ground (PGND) underneath the IC. | | 4 | PGND | PGND | PGND | Power Ground. PGND is the source of the main step-up n-channel power MOSFET. Connect PGND to the input-capacitor ground terminals through a short, wide PC board trace. Connect to analog ground (AGND) underneath the IC. | | 5 | OUT1 | OUT1 | OUT1 | Operational-Amplifier 1 Output | | 6 | NEG1 | NEG1 | NEG1 | Operational-Amplifier 1 Inverting Input | | 7 | POS1 | POS1 | POS1 | Operational-Amplifier 1 Noninverting Input | | 8 | N.C. | OUT2 | OUT2 | Operational-Amplifier 2 Output for the MAX1518 and MAX1517. Not Internally Connected for the MAX1516. | | 9 | N.C. | NEG2 | NEG2 | Operational-Amplifier 2 Inverting Input for the MAX1518 and MAX1517. Not Internally Connected for the MAX1516. | | 10 | I. C. | POS2 | POS2 | Operational-Amplifier 2 Noninverting Input for the MAX1518 and MAX1517. Internally Connected for the MAX1516. Connect this pin to GND for the MAX1516. | | 11 | BGND | BGND | BGND | Analog Ground for Operational Amplifiers. Connect to power ground (PGND) underneath the IC. | | 12 | N.C. | N.C. | POS3 | Operational-Amplifier 3 Noninverting Input for the MAX1518. Not Internally Connected for the MAX1517 and MAX1516. | | 13 | N.C. | N.C. | OUT3 | Operational-Amplifier 3 Output. Not Internally Connected for the MAX1517 and MAX1516. | | 14 | SUP | SUP | SUP | Operational-Amplifier Power Input. Positive supply rail for the operational amplifiers. Typically connected to $V_{MAIN}$ . Bypass SUP to BGND with a $0.1\mu F$ capacitor. | | 15 | N.C. | POS3 | POS4 | Operational-Amplifier 4 Noninverting Input for the MAX1518. Operational-Amplifier 3 Noninverting Input for the MAX1517. Not Internally Connected for the MAX1516. | | 16 | N.C. | NEG3 | NEG4 | Operational-Amplifier 4 Inverting Input for the MAX1518. Operational-Amplifier 3 Inverting Input for the MAX1517. Not Internally Connected for the MAX1516. | | 17 | N.C. | OUT3 | OUT4 | Operational-Amplifier 4 Output for the MAX1518. Operational-Amplifier 3 Output for the MAX1517. Not Internally Connected for the MAX1516. | | 18 | I. C. | I. C. | POS5 | Operational-Amplifier 5 Noninverting Input for the MAX1518. Internally Connected for the MAX1517 and MAX1516. Connect this pin to GND for the MAX1517 and MAX1516. | | 19 | N.C. | N.C. | NEG5 | Operational-Amplifier 5 Inverting Input. Not Internally Connected for the MAX1517 and MAX1516. | 10 \_\_\_\_\_\_\_ /VIXI/VI # Pin Description (continued) | DIN | NAME | | | FUNCTION | | |-----|---------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PIN | MAX1516 | MAX1517 | MAX1518 | FUNCTION | | | 20 | N.C. | N.C. | OUT5 | Operational-Amplifier 5 Output. Not Internally Connected for the MAX1517 and MAX1516. | | | 21 | LX | LX | LX | N-Channel Power MOSFET Drain and Switching Node. Connect the inductor and Schottky diode to LX and minimize the trace area for lowest EMI. | | | 22 | IN | IN | IN | Supply Voltage Input. IN can range from 2.6V to 5.5V. | | | 23 | FB | FB | FB | Step-Up Regulator Feedback Input. Regulates to 1.236V (nominal). Connect a resistive voltage-divider from the output (V <sub>MAIN</sub> ) to FB to analog ground (AGND). Place the divider within 5mm of FB. | | | 24 | COMP | COMP | COMP | Step-Up Regulator Error-Amplifier Compensation Point. Connect a series RC from COMP to AGND. See the <i>Loop Compensation</i> section for component selection guidelines. | | | 25 | FBP | FBP | FBP | Gate-On Linear-Regulator Feedback Input. FBP regulates to 1.25V (nominal). Connect FBP to the center of a resistive voltage-divider between the regulator output and AGND to set the gate-on linear-regulator output voltage. Place the resistive voltage-divider close to the pin. | | | 26 | DRVP | DRVP | DRVP | Gate-On Linear-Regulator Base Drive. Open drain of an internal n-channel MOSFET. Connect DRVP to the base of an external pnp pass transistor. See the <i>Pass-Transistor Selection</i> section. | | | 27 | FBN | FBN | FBN | Gate-Off Linear-Regulator Feedback Input. FBN regulates to 250mV (nominal). Connect FBN to the center of a resistive voltage-divider between the regulator output and REF to set the gate-off linear-regulator output voltage. Place the resistive voltage-divider close to the pin. | | | 28 | DRVN | DRVN | DRVN | Gate-Off Linear-Regulator Base Drive. Open drain of an internal p-channel MOSFET. Connect DRVN to the base of an external npn pass transistor. See the <i>Pass-Transistor Selection</i> section. | | | 29 | DEL | DEL | DEL | High-Voltage Switch Delay Input. Connect a capacitor from DEL to AGND to set the high-voltage switch startup delay. | | | 30 | CTL | CTL | CTL | High-Voltage Switch Control Input. When CTL is high, the high-voltage switch between COM and SRC is on and the high-voltage switch between COM and DRN is off. When CTL is low, the high-voltage switch between COM and SRC is off and the high-voltage switch between COM and DRN is on. CTL is inhibited by the undervoltage lockout and when the voltage on DEL is less than 1.25V. | | | 31 | DRN | DRN | DRN | Switch Input. Drain of the internal high-voltage back-to-back p-channel MOSFETs connected to COM. | | | 32 | СОМ | СОМ | COM | Internal High-Voltage MOSFET Switch Common Terminal. Do not allow the voltage on COM to exceed V <sub>SRC</sub> . | | # Typical Operating Circuit The MAX1518 Typical Operating Circuit (Figure 1) is a complete power-supply system for TFT LCDs. The circuit generates a +13V source-driver supply and +24V and -8V gate-driver supplies. The input voltage range for the IC is from +2.6V to +5.5V. The listed load currents in Figure 1 are available from a +4.5V to +5.5V supply. Table 1 lists some recommended components, and Table 2 lists the contact information of component suppliers. # **Detailed Description** The MAX1516/MAX1517/MAX1518 contain a high-performance step-up switching regulator, two low-cost linear-regulator controllers, multiple high-current operational amplifiers, and startup timing and level-shifting functionality useful for active-matrix TFT LCDs. Figure 2 shows the MAX1518 Functional Diagram. #### Main Step-Up Regulator The main step-up regulator employs a current-mode, fixed-frequency PWM architecture to maximize loop bandwidth and provide fast transient response to pulsed loads typical of TFT-LCD panel source drivers. The 1.2MHz switching frequency allows the use of low-profile inductors and ceramic capacitors to minimize the thickness of LCD panel designs. The integrated high-efficiency MOSFET and the IC's built-in digital soft-start functions reduce the number of external components required while controlling inrush currents. The output voltage can be set from $V_{\rm IN}$ to 13V with an external resistive voltage-divider. To generate an output voltage greater than 13V, an external cascoded MOSFET is needed. See the *Generating Output Voltages > 13V* section in the *Design Procedures*. The regulator controls the output voltage and the power delivered to the output by modulating the duty cycle (D) of the internal power MOSFET in each switching cycle. The duty cycle of the MOSFET is approximated by: $$D \approx \frac{V_{MAIN} - V_{IN}}{V_{MAIN}}$$ **Table 1. Component List** | DESIGNATION | DESCRIPTION | |-------------|---------------------------------------------------------------------| | C1 | 22μF, 6.3V X5R ceramic capacitor (1210)<br>TDK C3225X5R0J227M | | C2 | 22μF, 16V X5R ceramic capacitor (1812)<br>TDK C4532X5X1C226M | | D1 | 3A, 30V Schottky diode (M-flat)<br>Toshiba CMS02 | | D2, D3 | 200mA, 100V, dual ultra-fast diodes (SOT23)<br>Fairchild MMBD4148SE | | L1 | 3.0µH, 3A inductor<br>Sumida CDRH6D28-3R0 | | Q1 | 200mA, 40V pnp bipolar transistor (SOT23)<br>Fairchild MMBT3906 | | Q2 | 200mA, 40V npn bipolar transistor (SOT23)<br>Fairchild MMBT3904 | Figure 3 shows the *Functional Diagram* of the step-up regulator. An error amplifier compares the signal at FB to 1.236V and changes the COMP output. The voltage at COMP sets the peak inductor current. As the load varies, the error amplifier sources or sinks current to the COMP output accordingly to produce the inductor peak current necessary to service the load. To maintain stability at high duty cycles, a slope-compensation signal is summed with the current-sense signal. On the rising edge of the internal clock, the controller sets a flip-flop, turning on the n-channel MOSFET and applying the input voltage across the inductor. The current through the inductor ramps up linearly, storing energy in its magnetic field. Once the sum of the current-feedback signal and the slope compensation exceeds the COMP voltage, the controller resets the flip-flop and turns off the MOSFET. Since the inductor current is continuous, a transverse potential develops across the inductor that turns on the diode (D1). The voltage across the inductor then becomes the difference between the output voltage and the input voltage. **Table 2. Component Suppliers** | SUPPLIER | PHONE | FAX | WEBSITE | |-----------|--------------|--------------|-----------------------| | Fairchild | 408-822-2000 | 408-822-2102 | www.fairchildsemi.com | | Sumida | 847-545-6700 | 847-545-6720 | www.sumida.com | | TDK | 847-803-6100 | 847-390-4405 | www.component.tdk.com | | Toshiba | 949-455-2000 | 949-859-3963 | www.toshiba.com/taec | 12 \_\_\_\_\_\_\_ /V|/X|/V| Figure 1. Typical Operating Circuit Figure 2. MAX1518 Functional Diagram 14 \_\_\_\_\_\_\_ /VI/XI/VI Figure 3. Step-Up Regulator Functional Diagram This discharge condition forces the current through the inductor to ramp back down, transferring the energy stored in the magnetic field to the output capacitor and the load. The MOSFET remains off for the rest of the clock cycle. #### Gate-On Linear-Regulator Controller, REG P The gate-on linear-regulator controller (REG P) is an analog gain block with an open-drain n-channel output. It drives an external pnp pass transistor with a $6.8 k\Omega$ base-to-emitter resistor (Figure 1). Its guaranteed base-drive sink current is at least 1mA. The regulator including Q1 in Figure 1 uses a $0.47 \mu F$ ceramic output capacitor and is designed to deliver 20mA at 24V. Other output voltages and currents are possible with the proper pass transistor and output capacitor. See the *Pass-Transistor Selection* and *Stability Requirements* sections. REG P is typically used to provide the TFT-LCD gate drivers' gate-on voltage. Use a charge pump with as many stages as necessary to obtain a voltage exceeding the required gate-on voltage (see the *Selecting the Number of Charge-Pump Stages* section). Note the voltage rating of the DRVP is 28V. If the charge-pump output voltage can exceed 28V, an external cascode npn transistor should be added as shown in Figure 4. Alternately, the linear regulator can control an intermediate charge-pump stage while regulating the final charge-pump output (Figure 5). REG P is enabled after the REF voltage exceeds 1.0V. Each time it is enabled, the controller goes through a soft-start routine that ramps up its internal reference DAC in 128 steps. Figure 4. Using Cascoded npn for Charge-Pump Output Voltages >28V ## Gate-Off Linear-Regulator Controller, REG N The gate-off linear-regulator controller (REG N) is an analog gain block with an open-drain p-channel output. It drives an external npn pass transistor with a $6.8k\Omega$ base-to-emitter resistor (Figure 1). Its guaranteed base-drive source current is at least 1mA. The regulator including Q2 in Figure 1 uses a $0.47\mu F$ ceramic output capacitor and is designed to deliver 50mA at -8V. Other output voltages and currents are possible with the proper pass transistor and output capacitor (see the *Pass-Transistor Selection* and *Stability Requirements* sections). REG N is typically used to provide the TFT-LCD gate drivers' gate-off voltage. A negative voltage can be produced using a charge-pump circuit as shown in Figure 1. REG N is enabled after the voltage on REF exceeds 1.0V. Each time it is enabled, the control goes through a soft-start routine that ramps down its internal reference DAC from VREF to 250mV in 128 steps. ## **Operational Amplifiers** The MAX1518 has five operational amplifiers, the MAX1517 has three operational amplifiers, and the MAX1516 has one operational amplifier. The operational amplifiers are typically used to drive the LCD backplane (VCOM) or the gamma-correction divider string. They feature ±150mA output short-circuit current, 13V/µs slew rate, and 12MHz bandwidth. The rail-to-rail input and output capability maximizes system flexibility. Figure 5. The linear regulator controls the intermediate chargepump stage. #### Short-Circuit Current Limit The operational amplifiers limit short-circuit current to approximately $\pm 150 \text{mA}$ if the output is directly shorted to SUP or to BGND. If the short-circuit condition persists, the junction temperature of the IC rises until it reaches the thermal-shutdown threshold ( $\pm 160^{\circ}\text{C}$ typ). Once the junction temperature reaches the thermal-shutdown threshold, an internal thermal sensor immediately sets the thermal fault latch, shutting off all the IC's outputs. The device remains inactive until the input voltage is cycled. #### **Driving Pure Capacitive Load** The operational amplifiers are typically used to drive the LCD backplane (VCOM) or the gamma-correction divider string. The LCD backplane consists of a distributed series capacitance and resistance, a load that can be easily driven by the operational amplifier. However, if the operational amplifier is used in an application with a pure capacitive load, steps must be taken to ensure stable operation. As the operational amplifier's capacitive load increases, the amplifier's bandwidth decreases and gain peaking increases. A $5\Omega$ to $50\Omega$ small resistor placed between OUT\_ and the capacitive load reduces peaking but also reduces the gain. An alternative method of reducing peaking is to place a series RC network (snubber) in parallel with the capacitive load. The RC network does not continuously load the output or reduce the gain. Typical values of the resistor are between $100\Omega$ and $200\Omega$ , and the typical value of the capacitor is 10nF. #### **Undervoltage Lockout (UVLO)** The undervoltage-lockout (UVLO) circuit compares the input voltage at IN with the UVLO threshold (2.5V rising, 2.35V falling, typ) to ensure the input voltage is high enough for reliable operation. The 150mV (typ) hysteresis prevents supply transients from causing a restart. Once the input voltage exceeds the UVLO rising threshold, startup begins. When the input voltage falls below the UVLO falling threshold, the controller turns off the main step-up regulator, turns off the linear-regulator outputs, and disables the switch control block; the operational-amplifier outputs are high impedance. #### Reference Voltage (REF) The reference output is nominally 1.25V and can source at least 50µA (see the *Typical Operating Characteristics*). Bypass REF with a 0.22µF ceramic capacitor connected between REF and AGND. ### Power-Up Sequence and Soft-Start Once the voltage on IN exceeds approximately 1.7V, the reference turns on. With a 0.22µF REF bypass capacitor, the reference reaches its regulation voltage of 1.25V in approximately 1ms. When the reference voltage exceeds 1.0V, the ICs enable the main step-up regulator, the gate-on linear-regulator controller, and the gate-off linear-regulator controller simultaneously. The IC employs soft-start for each regulator to minimize inrush current and voltage overshoot and to ensure a well-defined startup behavior. During the soft-start, the main step-up regulator directly limits the peak inductor current. The current-limit level is increased through the soft-start period from 0 up to the full current-limit value in eight equal current steps (ILIM / 8). The maximum load current is available after the output voltage reaches regulation (which terminates soft-start), or after the soft-start timer expires. Both linear-regulator controllers use a 7-bit soft-start DAC. For the gate-on linear regulator, the DAC output is stepped in 128 steps from zero up to the reference voltage. For the gate-off linear regulator, the DAC output steps from the reference down to 250mV in 128 steps. The soft-start duration is 14ms (typ) for all three regulators. A capacitor (CDEL) from DEL to AGND determines the switch-control-block startup delay. After the input voltage exceeds the UVLO threshold (2.5V typ) and the soft-start routine for each regulator is complete and there is no fault detected, a 5µA current source starts charging CDEL. Once the capacitor voltage exceeds Figure 6. Power-Up Sequence 1.25V (typ), the switch-control block is enabled as shown in Figure 6. After the switch-control block is enabled, COM can be connected to SRC or DRN through the internal p-channel switches, depending upon the state of CTL. Before startup and when IN is less than V<sub>UVLO</sub>, DEL is internally connected to AGND to discharge C<sub>DEL</sub>. Select C<sub>DEL</sub> to set the delay time using the following equation: $$C_{DEL} = DELAY\_TIME \times \frac{5\mu A}{1.25V}$$ #### **Switch-Control Block** The switch-control input (CTL) is not activated until all four of the following conditions are satisfied: the input voltage exceeds $V_{UVLO}$ , the soft-start routine of all the regulators is complete, there is no fault condition detected, and $V_{DEL}$ exceeds its turn-on threshold. As shown in Figure 7, COM is pulled down to PGND through a 1k $\Omega$ resistor when the switch control is not activated. Once activated and if CTL is high, the $5\Omega$ internal p-channel switch (Q1) between COM and SRC turns on and the $30\Omega$ p-channel switch (Q2) between DRN and COM turns off. If CTL is low, Q1 turns off and Q2 turns on. Figure 7. Switch-Control Block #### **Fault Protection** During steady-state operation, if the output of the main regulator or any of the linear-regulator outputs does not exceed its respective fault-detection threshold, the MAX1516/MAX1517/MAX1518 activate an internal fault timer. If any condition or combination of conditions indicates a continuous fault for the fault-timer duration (55ms typ), the MAX1516/MAX1517/MAX1518 set the fault latch to shut down all the outputs except the reference. Once the fault condition is removed, cycle the input voltage (below the UVLO falling threshold) to clear the fault latch and reactivate the device. The fault-detection circuit is disabled during the soft-start time. ## **Thermal-Overload Protection** Thermal-overload protection prevents excessive power dissipation from overheating the MAX1516/MAX1517/MAX1518. When the junction temperature exceeds $T_J = +160^{\circ}\text{C}$ , a thermal sensor immediately activates the fault protection, which shuts down all outputs except the reference, allowing the device to cool down. Once the device cools down by approximately 15°C, cycle the input voltage (below the UVLO falling threshold) to clear the fault latch and reactivate the device. The thermal-overload protection protects the controller in the event of fault conditions. For continuous operation, do not exceed the absolute maximum junction temperature rating of $T_J = +150$ °C. # **Design Procedure** ## Main Step-Up Regulator #### Inductor Selection The minimum inductance value, peak current rating, and series resistance are factors to consider when selecting the inductor. These factors influence the converter's efficiency, maximum output load capability, transient-response time, and output voltage ripple. Size and cost are also important factors to consider. The maximum output current, input voltage, output voltage, and switching frequency determine the inductor value. Very high inductance values minimize the current ripple and therefore reduce the peak current, which decreases core losses in the inductor and I<sup>2</sup>R<sup>®</sup> losses in the entire power path. However, large inductor values also require more energy storage and more turns of wire, which increases size and can increase I<sup>2</sup>R losses in the inductor. Low inductance values decrease the size but increase the current ripple and peak current. Finding the best inductor involves choosing the best compromise between circuit efficiency, inductor size, and cost. The equations used here include a constant LIR, which is the ratio of the inductor peak-to-peak ripple current to the average DC inductor current at the full load current. The best trade-off between inductor size and circuit efficiency for step-up regulators generally has an LIR between 0.3 and 0.5. However, depending on the AC characteristics of the inductor core material and ratio of inductor resistance to other power-path resistances, the best LIR can shift up or down. If the inductor resistance is relatively high, more ripple can be accepted to reduce the number of turns required and increase the wire diameter. If the inductor resistance is relatively low, increasing inductance to lower the peak current can decrease losses throughout the power path. If extremely thin high-resistance inductors are used, as is common for LCD-panel applications, the best LIR can increase to between 0.5 and 1.0. Once a physical inductor is chosen, higher and lower values of the inductor should be evaluated for efficiency improvements in typical operating regions. Calculate the approximate inductor value using the typical input voltage ( $V_{IN}$ ), the maximum output current ( $I_{MAIN(MAX)}$ ), the expected efficiency ( $\eta_{TYP}$ ) taken from an appropriate curve in the *Typical Operating Characteristics* section, and an estimate of LIR based on the above discussion: $$L = \left(\frac{V_{IN}}{V_{MAIN}}\right)^{2} \left(\frac{V_{MAIN} - V_{IN}}{I_{MAIN(MAX)} \times f_{OSC}}\right) \left(\frac{\eta_{TYP}}{LIR}\right)$$ Choose an available inductor value from an appropriate inductor family. Calculate the maximum DC input current at the minimum input voltage ( $V_{IN(MIN)}$ ) using conservation of energy and the expected efficiency at that operating point ( $\eta_{MIN}$ ) taken from the appropriate curve in the *Typical Operating Characteristics*: $$I_{IN(DC,MAX)} = \frac{I_{MAIN(MAX)} \times V_{MAIN}}{V_{IN(MIN)} \times \eta_{MIN}}$$ Calculate the ripple current at that operating point and the peak current required for the inductor: $$\begin{split} I_{\text{RIPPLE}} &= \frac{V_{\text{IN(MIN)}} \times (V_{\text{MAIN}} - V_{\text{IN(MIN)}})}{L \times V_{\text{MAIN}} \times f_{\text{OSC}}} \\ I_{\text{PEAK}} &= I_{\text{IN(DC,MAX)}} + \frac{I_{\text{RIPPLE}}}{2} \end{split}$$ The inductor's saturation current rating and the MAX1516/MAX1517/MAX1518s' LX current limit (ILIM) should exceed IPEAK, and the inductor's DC current rating should exceed IIN(DC,MAX). For good efficiency, choose an inductor with less than $0.1\Omega$ series resistance. Considering the *Typical Operating Circuit*, the maximum load current (I<sub>MAIN(MAX)</sub>) is 500mA with a 13V output and a typical input voltage of 5V. Choosing an LIR of 0.5 and estimating efficiency of 85% at this operating point: $$L = \left(\frac{5V}{13V}\right)^2 \left(\frac{13V - 5V}{0.5A \times 1.2MHz}\right) \left(\frac{0.85}{0.5}\right) \approx 3.3\mu H$$ Using the circuit's minimum input voltage (4.5V) and estimating efficiency of 80% at that operating point: $$I_{IN(DC,MAX)} = \frac{0.5A \times 13V}{4.5V \times 0.8} \approx 1.8A$$ The ripple current and the peak current are: $$I_{RIPPLE} = \frac{4.5V \times (13V - 4.5V)}{3.3\mu H \times 13V \times 1.2MHz} \approx 0.74A$$ $I_{PEAK} = 1.8A + \frac{0.74A}{2} \approx 2.2A$ $\it l^2R$ is a registered trademark of Instruments for Research and Industry, Inc. #### **Output-Capacitor Selection** The total output voltage ripple has two components: the capacitive ripple caused by the charging and discharging of the output capacitance, and the ohmic ripple due to the capacitor's equivalent series resistance (ESR). $$V_{RIPPLE} = V_{RIPPLE(C)} + V_{RIPPLE(ESR)}$$ $$V_{RIPPLE(C)} \approx \frac{I_{MAIN}}{C_{OUT}} \bigg( \frac{V_{MAIN} - V_{IN}}{V_{MAIN} f_{OSC}} \bigg), \text{ and }$$ VRIPPLE(ESR) ≈ PEAKRESR(COUT) where IPEAK is the peak inductor current (see the *Inductor Selection* section). For ceramic capacitors, the output voltage ripple is typically dominated by $V_{RIPPLE(C)}$ . The voltage rating and temperature characteristics of the output capacitor must also be considered. ### Input-Capacitor Selection The input capacitor (C<sub>IN</sub>) reduces the current peaks drawn from the input supply and reduces noise injection into the IC. A 22µF ceramic capacitor is used in the *Typical Applications Circuit* (Figure 1) because of the high source impedance seen in typical lab setups. Actual applications usually have much lower source impedance since the step-up regulator often runs directly from the output of another regulated supply. Typically, C<sub>IN</sub> can be reduced below the values used in the *Typical Applications Circuit*. Ensure a low-noise supply at IN by using adequate C<sub>IN</sub>. Alternately, greater voltage variation can be tolerated on C<sub>IN</sub> if IN is decoupled from C<sub>IN</sub> using an RC lowpass filter (see R10 and C18 in Figure 1). #### Rectifier Diode The MAX1516/MAX1517/MAX1518s' high switching frequency demands a high-speed rectifier. Schottky diodes are recommended for most applications because of their fast recovery time and low forward voltage. In general, a 2A Schottky diode complements the internal MOSFET well. #### **Output-Voltage Selection** The output voltage of the main step-up regulator can be adjusted by connecting a resistive voltage-divider from the output (V<sub>MAIN</sub>) to AGND with the center tap connected to FB (see Figure 1). Select R2 in the $10k\Omega$ to $50k\Omega$ range. Calculate R1 with the following equation: $$R1 = R2 \times \left(\frac{V_{MAIN}}{V_{FB}} - 1\right)$$ where V<sub>FB</sub>, the step-up regulator's feedback set point, is 1.236V. Place R1 and R2 close to the IC. #### Generating Output Voltages >13V The maximum output voltage of the step-up regulator is 13V, which is limited by the absolute maximum rating of the internal power MOSFET. To achieve higher output voltages, an external n-channel MOSFET can be cascoded with the internal FET (Figure 8). Since the gate of the external FET is biased from the input supply, use a logic-level FET to ensure that the FET is fully enhanced at the minimum input voltage. The current rating of the FET needs to be higher than the IC's internal current limit. #### **Loop Compensation** Choose R<sub>COMP</sub> to set the high-frequency integrator gain for fast transient response. Choose C<sub>COMP</sub> to set the integrator zero to maintain loop stability. For low-ESR output capacitors, use the following equations to obtain stable performance and good transient response: $$R_{COMP} \approx \frac{315 \times V_{IN} \times V_{OUT} \times C_{OUT}}{L \times I_{MAIN(MAX)}}$$ $$C_{COMP} \approx \frac{V_{OUT} \times C_{OUT}}{10 \times I_{MAIN(MAX)} \times R_{COMP}}$$ To further optimize transient response, vary R<sub>COMP</sub> in 20% steps and C<sub>COMP</sub> in 50% steps while observing transient-response waveforms. #### **Charge Pumps** ## Selecting the Number of Charge-Pump Stages For highest efficiency, always choose the lowest number of charge-pump stages that meet the output requirement. Figures 9 and 10 show the positive and negative charge-pump output voltages for a given V<sub>MAIN</sub> for one-, two-, and three-stage charge pumps. The number of positive charge-pump stages is given by: $$n_{POS} = \frac{V_{GON} + V_{DROPOUT} - V_{MAIN}}{V_{MAIN} - 2 \times V_{D}}$$ where npos is the number of positive charge-pump stages, VGON is the gate-on linear-regulator REG P output, VMAIN is the main step-up regulator output, VD is the forward-voltage drop of the charge-pump diode, and VDROPOUT is the dropout margin for the linear regulator. Use VDROPOUT = 0.3V. MIXIM Figure 8. Operation with Output Voltages >13V Using Cascoded MOSFET The number of negative charge-pump stages is given by: $$n_{NEG} = \frac{-V_{GOFF} + V_{DROPOUT}}{V_{MAIN} - 2 \times V_{D}}$$ where n<sub>NEG</sub> is the number of negative charge-pump stages, V<sub>GOFF</sub> is the gate-off linear-regulator REG N output, V<sub>MAIN</sub> is the main step-up regulator output, V<sub>D</sub> is the forward-voltage drop of the charge-pump diode, and V<sub>DROPOUT</sub> is the dropout margin for the linear regulator. Use V<sub>DROPOUT</sub> = 0.3V. The above equations are derived based on the assumption that the first stage of the positive charge pump is connected to V<sub>MAIN</sub> and the first stage of the negative charge pump is connected to ground. Sometimes fractional stages are more desirable for better efficiency. This can be done by connecting the first stage to V<sub>IN</sub> or another available supply. If the first charge-pump stage is powered from V<sub>IN</sub>, then the above equations become: $$\begin{split} n_{POS} &= \frac{V_{GON} + V_{DROPOUT} + V_{IN}}{V_{MAIN} - 2 \times V_{D}} \\ n_{NEG} &= \frac{-V_{GOFF} + V_{DROPOUT} + V_{IN}}{V_{MAIN} - 2 \times V_{D}} \end{split}$$ #### Flying Capacitors Increasing the flying-capacitor (C<sub>X</sub>) value lowers the effective source impedance and increases the output-current capability. Increasing the capacitance indefi- nitely has a negligible effect on output-current capability because the internal switch resistance and the diode impedance place a lower limit on the source impedance. A $0.1\mu F$ ceramic capacitor works well in most low-current applications. The flying capacitor's voltage rating must exceed the following: $$V_{CX} > n \times V_{MAIN}$$ where n is the stage number in which the flying capacitor appears, and $V_{MAIN}$ is the output voltage of the main step-up regulator. ## Charge-Pump Output Capacitor Increasing the output capacitance or decreasing the ESR reduces the output ripple voltage and the peak-to-peak transient voltage. With ceramic capacitors, the output voltage ripple is dominated by the capacitance value. Use the following equation to approximate the required capacitor value: $$C_{OUT\_CP} \ge \frac{I_{LOAD\_CP}}{2f_{OSC} V_{RIPPLE\_CP}}$$ where C<sub>OUT\_CP</sub> is the output capacitor of the charge pump, I<sub>LOAD\_CP</sub> is the load current of the charge pump, and V<sub>RIPPLE\_CP</sub> is the peak-to-peak value of the output ripple. #### Charge-Pump Rectifier Diodes Use low-cost silicon switching diodes with a current rating equal to or greater than two times the average charge-pump input current. If it helps avoid an extra stage, some or all of the diodes can be replaced with Schottky diodes with an equivalent current rating. # Linear-Regulator Controllers ## Output-Voltage Selection Adjust the gate-on linear-regulator (REG P) output voltage by connecting a resistive voltage-divider from the REG P output to AGND with the center tap connected to FBP (Figure 1). Select the lower resistor of the divider R5 in the range of $10k\Omega$ to $30k\Omega$ . Calculate the upper resistor R4 with the following equation: $$R4 = R5 \times \left(\frac{V_{GON}}{V_{FBP}} - 1\right)$$ where $V_{FBP} = 1.25V$ (typ). Figure 9. Positive Charge-Pump Output Voltage vs. VMAIN Adjust the gate-off linear-regulator REG N output voltage by connecting a resistive voltage-divider from VGOFF to REF with the center tap connected to FBN (Figure 1). Select R8 in the range of $20k\Omega$ to $50k\Omega$ . Calculate R7 with the following equation: $$R7 = R8 \times \frac{V_{FBN} - V_{GOFF}}{V_{REF} - V_{FBN}}$$ where V<sub>FBN</sub> = 250mV, V<sub>REF</sub> = 1.25V. Note that REF can only source up to 50 $\mu$ A; using a resistor less than 20k $\Omega$ for R8 results in higher bias current than REF can supply. #### Pass-Transistor Selection The pass transistor must meet specifications for current gain (hFE), input capacitance, collector-emitter saturation voltage and power dissipation. The transistor's current gain limits the guaranteed maximum output current to: $$I_{LOAD(MAX)} = \left(I_{DRV} - \frac{V_{BE}}{R_{BE}}\right) \times h_{FE(MIN)}$$ where I<sub>DRV</sub> is the minimum guaranteed base-drive current, V<sub>BE</sub> is the transistor's base-to-emitter forward voltage drop, and R<sub>BE</sub> is the pullup resistor connected between the transistor's base and emitter. Furthermore, the transistor's current gain increases the linear regulator's DC loop gain (see the *Stability Requirements* section), so excessive gain destabilizes the output. Figure 10. Negative Charge-Pump Output Voltage vs. VMAIN Therefore, transistors with current gain over 100 at the maximum output current can be difficult to stabilize and are not recommended unless the high gain is needed to meet the load-current requirements. The transistor's saturation voltage at the maximum output current determines the minimum input-to-output voltage differential that the linear regulator can support. Also, the package's power dissipation limits the usable maximum input-to-output voltage differential. The maximum power-dissipation capability of the transistor's package and mounting must exceed the actual power dissipated in the device. The power dissipated equals the maximum load current (ILOAD(MAX)\_LR) multiplied by the maximum input-to-output voltage differential: where $V_{IN(MAX)\_LR}$ is the maximum input voltage of the linear regulator, and $V_{OUT\_LR}$ is the output voltage of the linear regulator. #### Stability Requirements The MAX1516/MAX1517/MAX1518 linear-regulator controllers use an internal transconductance amplifier to drive an external pass transistor. The transconductance amplifier, the pass transistor, the base-emitter resistor, and the output capacitor determine the loop stability. The following applies to both linear-regulator controllers in the MAX1516/MAX1517/MAX1518. The transconductance amplifier regulates the output voltage by controlling the pass transistor's base current. The total DC loop gain is approximately: $$A_{V\_LR} \cong \left(\frac{10}{V_T}\right) \times \left[1 + \left(\frac{I_{BIAS} \times h_{FE}}{I_{LOAD\_LR}}\right)\right] \times V_{REF}$$ where V<sub>T</sub> is 26mV at room temperature, and I<sub>BIAS</sub> is the current through the base-to-emitter resistor (R<sub>BE</sub>). For the MAX1516/MAX1517/MAX1518, the bias currents for both the gate-on and gate-off linear-regulator controllers are 0.1mA. Therefore, the base-to-emitter resistor for both linear regulators should be chosen to set 0.1mA bias current: $$R_{BE} = \frac{V_{BE}}{0.1 \text{mA}} = \frac{0.7 \text{V}}{0.1 \text{mA}} \approx 6.8 \text{k}\Omega$$ The output capacitor and the load resistance create the dominant pole in the system. However, the internal amplifier delay, pass transistor's input capacitance, and the stray capacitance at the feedback node create additional poles in the system, and the output capacitor's ESR generates a zero. For proper operation, use the following equations to verify the linear regulator is properly compensated: 1) First, determine the dominant pole set by the linear regulator's output capacitor and the load resistor: $$f_{POLE\_LR} = \frac{I_{LOAD(MAX)\_LR}}{2\pi \times C_{OUT\_LR} \times V_{OUT\_LR}}$$ The unity-gain crossover of the linear regulator is: 2) The pole created by the internal amplifier delay is approximately 1MHz: $$f_{POLE\_AMP} = 1MHz$$ 3) Next, calculate the pole set by the transistor's input capacitance, the transistor's input resistance, and the base-to-emitter pullup resistor: $$f_{POLE\_IN} = \frac{1}{2\pi \times C_{IN} \times (R_{BF} \parallel R_{IN})}$$ where $$C_{IN} = \frac{g_m}{2\pi f_T}$$ , $R_{IN} = \frac{h_{FE}}{g_m}$ , $g_{\text{m}}$ is the transconductance of the pass transistor, and $f_{\text{T}}$ is the transition frequency. Both parameters can be found in the transistor's data sheet. Because RBE is much greater than RIN, the above equation can be simplified: $$f_{POLE\_IN} = \frac{1}{2\pi \times C_{IN} \times R_{IN}}$$ Substituting for CIN and RIN yields: $$f_{POLE\_IN} = \frac{f_T}{h_{FE}}$$ 4) Next, calculate the pole set by the linear regulator's feedback resistance and the capacitance between FB\_ and AGND (including stray capacitance): $$f_{POLE\_FB} = \frac{1}{2\pi \times C_{FB} \times (R_{UPPER} ||R_{UOWER})}$$ where CFB is the capacitance between FB\_ and AGND, RUPPER is the upper resistor of the linear regulator's feedback divider, and RLOWER is the lower resistor of the divider. 5) Next, calculate the zero caused by the output capacitor's ESR: $$f_{POLE\_ESR} = \frac{1}{2\pi \times C_{OUT\_LR} \times R_{ESR}}$$ where $R_{\text{ESR}}$ is the equivalent series resistance of $C_{\text{OUT\_LR}}$ . To ensure stability, choose C<sub>OUT\_LR</sub> large enough so the crossover occurs well before the poles and zero calculated in steps 2 to 5. The poles in steps 3 and 4 generally occur at several megahertz, and using ceramic capacitors ensures the ESR zero occurs at several megahertz as well. Placing the crossover below 500kHz is sufficient to avoid the amplifier-delay pole and generally works well, unless unusual component choices or extra capacitances move one of the other poles or the zero below 1MHz. # **Applications Information** ## **Power Dissipation** An IC's maximum power dissipation depends on the thermal resistance from the die to the ambient environment and the ambient temperature. The thermal resistance depends on the IC package, PC board copper area, other thermal mass, and airflow. The MAX1516/MAX1517/MAX1518, with their exposed backside pad soldered to 1in² of PC board copper, can dissipate about 1.7W into +70°C still air. More PC board copper, cooler ambient air, and more airflow increase the possible dissipation, while less copper or warmer air decreases the IC's dissipation capability. The major components of power dissipation are the power dissipated in the step-up regulator and the power dissipated by the operational amplifiers. #### Step-Up Regulator The largest portions of power dissipation in the step-up regulator are the internal MOSFET, the inductor, and the output diode. If the step-up regulator has 90% efficiency, about 3% to 5% of the power is lost in the internal MOSFET, about 3% to 4% in the inductor, and about 1% in the output diode. The remaining 1% to 3% is distributed among the input and output capacitors and the PC board traces. If the input power is about 5W, the power lost in the internal MOSFET is about 150mW to 250mW. #### **Operational Amplifier** The power dissipated in the operational amplifiers depends on their output current, the output voltage, and the supply voltage: where $I_{OUT\_(SOURCE)}$ is the output current sourced by the operational amplifier, and $I_{OUT\_(SINK)}$ is the output current that the operational amplifier sinks. In a typical case where the supply voltage is 13V and the output voltage is 6V with an output source current of 30mA, the power dissipated is 180mV. #### **PC Board Layout and Grounding** Careful PC board layout is important for proper operation. Use the following guidelines for good PC board layout: Minimize the area of high-current loops by placing the inductor, the output diode, and the output capacitors near the input capacitors and near the LX and PGND pins. The high-current input loop goes from the positive terminal of the input capacitor to the inductor, to the IC's LX pin, out of PGND, and to the input capacitor's negative terminal. The high-current output loop is from the positive terminal of the input capacitor to the inductor, to the output diode (D1), and to the positive terminal of the output capacitors, reconnecting between the output capacitor and input capacitor ground terminals. Connect these loop components with short, wide connections. Avoid using vias in the high-current paths. If vias are unavoidable, use many vias in parallel to reduce resistance and inductance. - Create a power-ground island (PGND) consisting of the input and output capacitor grounds, PGND pin, and any charge-pump components. Connect all of these together with short, wide traces or a small ground plane. Maximizing the width of the powerground traces improves efficiency and reduces output voltage ripple and noise spikes. Create an analog ground plane (AGND) consisting of the AGND pin, all the feedback-divider ground connections, the operational-amplifier divider ground connections, the COMP and DEL capacitor ground connections, and the device's exposed backside pad. Connect the AGND and PGND islands by connecting the PGND pin directly to the exposed backside pad. Make no other connections between these separate ground planes. - Place all feedback voltage-divider resistors as close to their respective feedback pins as possible. The divider's center trace should be kept short. Placing the resistors far away causes their FB traces to become antennas that can pick up switching noise. Take care to avoid running any feedback trace near LX or the switching nodes in the charge pumps. - Place the IN pin and REF pin bypass capacitors as close to the device as possible. The ground connection of the IN bypass capacitor should be connected directly to the AGND pin with a wide trace. - Minimize the length and maximize the width of the traces between the output capacitors and the load for best transient responses. - Minimize the size of the LX node while keeping it wide and short. Keep the LX node away from feedback nodes (FB, FBP, and FBN) and analog ground. Use DC traces to shield if necessary. Refer to the MAX1518 evaluation kit for an example of proper PC board layout. Chip Information TRANSISTOR COUNT: 4608 PROCESS: BICMOS \_\_ /N/XI/N Pin Configurations # Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.) | | | | | | C | OMM | ON D | IMENS | SIONS | 3 | | | | | | | | EXI | POSED | PAD | VARIA | TIONS | 3 | | |--------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|---------------------------|-----------------------------------|----------------------------|---------|--------------------|------|-------|------|-------|-------|------|------------------| | PKG. | 16L 5x5 | | 20L 5x5 | | | 28L 5x5 | | | 32L 5x5 | | | 40L 5x5 | | | 1 | PKG. | D2 | | | E2 | | | DOWN | | | YMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | 1 | CODES | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | BONDS<br>ALLOWED | | A | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 1 | T1655-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | NO | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | - | 0.05 | 1 | T1655-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | YES | | A3 | 0.20 REF. | | 0.20 REF. | | | 0.20 REF. | | | 0.20 REF. | | | 0.20 REF. | | | 1 | T2055-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | NO | | | b | 0.25 | 0.30 | 0.35 | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | 1 | T2055-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | YES | | D | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 1 | T2055-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | NO | | E | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 1 | T2855-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | NO | | е | 0 | 80 BS | SC. | 0 | .65 BS | SC. | 0 | .50 BS | SC. | 0 | 50 BS | SC. | 0 | .40 B | SC. | ] | T2855-2<br>T2855-3 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | NO<br>YES | | k | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | 0.35 | 0.45 | 1 | T2855-3 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | YES | | L | 0.30 | 0.40 | 0.50 | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.40 | 0.50 | 0.60 | 1 | T2855-5 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | NO. | | L1 | - | - | - | - | - | - | - | - | - | - | - | - | 0.30 | 0.40 | 0.50 | 1 | T2855-6 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 | NO. | | N | | 16 | | | 20 | _ | | 28 | _ | | 32 | _ | | 40 | _ | 1 | T2855-7 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 | YES | | ND | | 4 | | 5 | | | 7 | | | 8 | | | 10 | | | 1 | T3255-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | NO | | NE | | 4 | | 5 | | 7 | | | 8 | | | 10 | | | ] | T3255-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | YES | | | JEDEC | 1 | WHHE | 3 | ١ | WHHC | ; | ١ | VHHD | -1 | l v | VHHD | -2 | | | | | TOOLE 4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 | NO | | | | | | | | | | | | | | | | | | J | T3255-4<br>T4055-1 | 3.20 | 3.30 | 3.40 | 3.20 | 3.30 | 3.40 | YES | | SPF | THE TERM | ISIONS<br>TOTAL<br>IINAL #<br>DETAII | S ARE I<br>NUMBI | N MILL<br>ER OF<br>ITIFIER<br>TERMIT | TERMI<br>R AND TABLE | RS. AN<br>NALS.<br>FERMII<br>IDENT | NAL NU | ARE IN | N DEGI | REES.<br>ONVEN | ITION : | SHALL<br>T BE L | OCATE | D WIT | TO JESI<br>THIN TH<br>JRE. | | T4055-1 | | - | - | | - | - | | | 1. DIM 2. ALL 3. N IS THE SPF ZOI DIM FRO | THE | ISIONS FOTAL IINAL # DETAII ICATEI N b AP RMINAL | NUMBE<br>H IDEN<br>LS OF D. THE<br>PLIES<br>LTIP. | N MILL<br>ER OF<br>ITIFIER<br>TERMI<br>TERMI<br>TO ME | IMETE<br>TERMI<br>R AND T<br>NAL #1<br>INAL # | RS. AN<br>NALS.<br>FERMII<br>IDENT<br>1 IDEN<br>ED TE | VAL NU<br>TIFIER<br>TIFIER<br>RMINA | JMBER<br>ARE OI<br>MAY E | N DEGI<br>RING C<br>PTION.<br>BE EITH<br>IS ME | ONVEN<br>AL, BU<br>HER A<br>ASURE | ITION :<br>T MUS<br>MOLD<br>ED BET | SHALL<br>T BE L<br>OR MA | OCATE<br>RKED<br>0.25 n | ED WIT<br>FEATI | HIN TH<br>JRE.<br>D 0.30 r | ΗE | T4055-1 | | - | - | | - | - | | | 1. DIM 2. ALL 3. N IS A THE SPF ZOI A DIM FRO ND | THE 1<br>TERM<br>-012.<br>NE IND<br>ENSIO<br>OM TER | ISIONS TOTAL IINAL # DETAII ICATEI N b AP RMINAL E REFI | NUMBE<br>H IDEN<br>S OF D. THE<br>PLIES<br>TIP.<br>ER TO | N MILL<br>ER OF<br>ITIFIER<br>TERMI<br>TERMI<br>TO ME | TERMI<br>R AND NAL #1<br>INAL #<br>TALLIZ | RS. AN<br>NALS.<br>FERMII<br>IDENT<br>I IDENT<br>ED TE | NAL NUTER TIFIER RMINA | ARE III JMBER ARE OI MAY E AL AND | N DEGI<br>RING C<br>PTION<br>BE EITH<br>IS ME | ONVEN<br>AL, BU<br>HER A<br>ASURE | ITION :<br>T MUS<br>MOLD<br>ED BET | SHALL<br>T BE L<br>OR MA | OCATE<br>RKED<br>0.25 n | ED WIT<br>FEATI | HIN TH<br>JRE.<br>D 0.30 r | ΗE | T4055-1 | | - | - | | - | - | | | 1. DIM 2. ALL 3. N IS ATHE SPF ZOI A DIM FRO ND 7. DEF | DIMENTHE 1 THE 1 TERM -012. NE IND ENSIO OM TER AND N | NSIONS FOTAL IINAL # DETAII ICATEI N 6 AP RMINAL E REFI | NUMBE<br>I IDEN<br>S OF D. THE<br>PLIES<br>TIP.<br>ER TO | N MILL ER OF ITIFIER TERMIT TERMIT TO ME THE NI | TERMI<br>R AND NAL #1<br>INAL #<br>TALLIZ<br>UMBEF<br>IN A S | RS. AN<br>NALS.<br>FERMII<br>IDENT<br>1 IDEN<br>ED TE<br>R OF TI | NAL NU<br>IFIER<br>TIFIER<br>RMINA<br>ERMIN | ARE IN JMBER ARE OF MAY E AL AND ALS OF FASH | N DEGI<br>RING CO<br>PTION,<br>BE EITH<br>IS ME<br>N EACH | ONVEN<br>AL, BU<br>HER A<br>ASURE | ITION :<br>T MUS<br>MOLD<br>ED BET<br>D E SI | SHALL<br>T BE L'<br>OR MA<br>TWEEN<br>DE RES | OCATE<br>RKED<br>0.25 n | ED WIT<br>FEATI<br>nm AN | HIN TH<br>JRE.<br>D 0.30 r | ΗE | T4055-1 | 3.20 | 3.30 | 3.40 | 3.20 | 3.30 | 3.40 | YES | | 1. DIM 2. ALL 3. N IS ATHE SPF ZOI A DIM FRO ND 7. DEF | DIMEN<br>THE 1<br>TERM<br>-012.<br>NE IND<br>ENSIO<br>DM TER<br>AND N | ISIONS TOTAL IINAL # DETAII ICATEI N b AP RMINAL E REFI ATION RITY A | NUMBE<br>1 IDEN<br>S OF TO<br>THE<br>PLIES<br>TIP.<br>ER TO<br>IS POS | N MILL ER OF ITIFIER ITERMIT TERMIT TO ME THE NI SSIBLE | TERMI<br>R AND NAL #1<br>INAL #<br>TALLIZ<br>UMBER<br>IN A S | RS. AN<br>NALS.<br>TERMII<br>IDENT<br>1 IDENT<br>2ED TE<br>R OF TE<br>YMME<br>POSED | NAL NUTER TIFIER RMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINATERMINAT | ARE IN JMBER ARE OI MAY E AL AND ALS ON FASH SINK S | N DEGI<br>RING C<br>PTION<br>BE EITH<br>IS ME<br>N EACH<br>IION. | ONVEN<br>AL, BU<br>HER A<br>ASURE<br>H D AN | ITION:<br>T MUS<br>MOLD<br>ED BET<br>D E SII | SHALL<br>T BE L<br>OR MA<br>TWEEN<br>DE RES | OCATE RKED 0.25 n SPECT | ED WIT<br>FEATI<br>nm AN<br>IVELY | HIN TH<br>JRE.<br>D 0.30 r | ΗE | T4055-1 | 3.20 | 3.30 | 3.40 | 3.20 | 3.30 | 3.40 | | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. \_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 26