# 60V 4-Switch Synchronous Buck-Boost Controller #### **FEATURES** - 4-Switch Single Inductor Architecture Allows V<sub>IN</sub> Above, Below or Equal to V<sub>OUT</sub> - Synchronous Switching: Up to 98.5% Efficiency - Wide V<sub>IN</sub> Range: 4.7V to 60V - 2% Output Voltage Accuracy: 1.2V ≤ V<sub>OUT</sub> < 60V</p> - 6% Output Current Accuracy: 0V ≤ V<sub>OUT</sub> < 60V</p> - Input and Output Current Regulation with Current Monitor Outputs - No Top FET Refresh in Buck or Boost - V<sub>OUT</sub> Disconnected from V<sub>IN</sub> During Shutdown - C/10 Charge Termination and Output Shorted Flags - Capable of 100W or greater per IC - 38-Lead TSSOP with Exposed Pad #### **APPLICATIONS** - Automotive, Telecom, Industrial Systems - High Power Battery-Powered System #### DESCRIPTION The LT®3791-1 is a synchronous 4-switch buck-boost voltage/current regulator controller. The controller can regulate output voltage, output current, or input current with input voltages above, below, or equal to the output voltage. The constant-frequency, current mode architecture allows its frequency to be adjusted or synchronized from 200kHz to 700kHz. No top FET refresh switching cycle is needed in buck or boost operation. With 60V input, 60V output capability and seamless transitions between operating regions, the LT3791-1 is ideal for voltage regulator, battery/super-capacitor charger applications in automotive, industrial, telecom, and even battery-powered systems. For new designs we recommend the LT8390: 60V synchronous 4-switch buck-boost controller due to its numerous performance improvements over the LT3791-1. T, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Analog Devices, Inc. All other trademarks are the property of their respective owners. #### TYPICAL APPLICATION 120W (24V 5A) Buck-Boost Voltage Regulator #### **ABSOLUTE MAXIMUM RATINGS** #### (Note 1) | Supply Voltages | |-------------------------------------------------| | Input Supply (V <sub>IN</sub> )60V | | SW1, SW21V to 60V | | C/10, SHORT | | EN/UVLO, IVINP, IVINN, ISP, ISN60V | | INTV <sub>CC</sub> , (BST1-SW1), (BST2-SW2)6V | | CCM, SYNC, RT, CTRL, OVLO, PWM6V | | IVINMON, ISMON, FB, SS, VC, V <sub>REF</sub> 6V | | IVINP-IVINN, ISP-ISN, SNSP-SNSN±0.5V | | SNSP, SNSN±0.3V | | Operating Junction Temperature (Notes 2, 3) | | LT3791E-1/LT3791I-140°C to 125°C | | LT3791H-140°C to 150°C | | LT3791MP-155°C to 150°C | | Storage Temperature Range65°C to 150°C | | Lead Temperature (Soldering, 10 sec)300°C | | | #### PIN CONFIGURATION ## ORDER INFORMATION http://www.linear.com/product/LT3791-1#orderinfo | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |------------------|--------------------|---------------|-----------------------|-------------------| | LT3791EFE-1#PBF | LT3791EFE-1#TRPBF | LT3791FE-1 | 38-Lead Plastic TSSOP | -40°C to 125°C | | LT3791IFE-1#PBF | LT3791IFE-1#TRPBF | LT3791FE-1 | 38-Lead Plastic TSSOP | -40°C to 125°C | | LT3791HFE-1#PBF | LT3791HFE-1#TRPBF | LT3791FE-1 | 38-Lead Plastic TSSOP | -40°C to 150°C | | LT3791MPFE-1#PBF | LT3791MPFE-1#TRPBF | LT3791FE-1 | 38-Lead Plastic TSSOP | -55°C to 150°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix. ## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 2). $V_{IN} = 12V$ , $V_{EN/IIVLO} = 12V$ unless otherwise noted. | PARAMETER CONDITIONS | | | | TYP | MAX | UNITS | |----------------------------------------------------------|-----------------------------------|--|-----|-----|-----|-------| | Input | | | | | | | | V <sub>IN</sub> Operating Voltage | | | 4.7 | | 60 | V | | V <sub>IN</sub> Shutdown I <sub>Q</sub> | V <sub>EN/UVLO</sub> = 0V | | | 0.1 | 1 | μА | | V <sub>IN</sub> Operating I <sub>Q</sub> (Not Switching) | FB = 1.3V, R <sub>T</sub> = 59.0k | | | 3.0 | 4 | mA | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ (Note 2). $V_{IN} = 12\text{V}$ , $V_{EN/UVL0} = 12\text{V}$ unless otherwise noted. | Legic Implies | PARAMETER CONDITIONS | | MIN | TYP | MAX | UNITS | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------|-----|------|-------|-------|-----| | ENUVLO Rising Hysteresis | Logic Inputs | | | | | | | | EN/UVLO Input Low Voltage | EN/UVLO Falling Threshold | | • | 1.16 | 1.2 | 1.24 | V | | ENUVLO Pin Bias Current Low V_ENUVLO = IV 2 3 4 | EN/UVLO Rising Hysteresis | | | | 15 | | mV | | ENUVLO Pin Bias Current High Venuvuo = 1.6V 10 100 nA | EN/UVLO Input Low Voltage | I <sub>VIN</sub> Drops Below 1µA | | | | 0.3 | V | | CCM Threshold Voltage | EN/UVLO Pin Bias Current Low | $V_{EN/UVLO} = 1V$ | | 2 | 3 | 4 | μΑ | | CTRL Input Bias Current | EN/UVLO Pin Bias Current High | $V_{EN/UVLO} = 1.6V$ | | | 10 | 100 | nA | | CTRL Latch-Off Threshold 175 mV OVLO Rising Shutdown Voltage ● 2.85 3 3.15 V OVLO Falling Hystersis 75 mV Regulation Vage Voltage ● 1.96 2.00 2.04 V Vage Line Regulation 4.7V < V <sub>IN</sub> < 60V | CCM Threshold Voltage | | | 0.3 | | 1.5 | V | | OVLO Rising Shutdown Voltage | CTRL Input Bias Current | V <sub>CTRL</sub> = 1V | | | 20 | 50 | nA | | Note | CTRL Latch-Off Threshold | | | | 175 | | mV | | Negr Voltage | OVLO Rising Shutdown Voltage | | • | 2.85 | 3 | 3.15 | V | | VREF Voltage 4.7V < V <sub>IN</sub> < 60V 0.002 0.04 V V <sub>ISP-ISIN</sub> ) Threshold VCTRL = 2V 97.5 100 102.5 mV V <sub>CTRL</sub> = 1100mV 97.5 100 102.5 mV V <sub>CTRL</sub> = 1100mV 87 90 93 mV V <sub>CTRL</sub> = 700mV 47.5 50 52.5 mV V <sub>CTRL</sub> = 300mV 6.5 10 13.5 mV ISP Bias Current 1110 μA ISN Bias Current 20 μA ISN Bias Current 20 μA ISM Bias Current 20 μA ISM Bias Current 20 μA ISM Bias Current 20 μA ISM Bias Current 90 60 V Untput Current Sense Amplifier g <sub>m</sub> 890 μS ISMON Monitor Voltage V(ISP-ISN) = 100mV 0.96 1 1.04 V Input Current Sense Threshold V(IVINP-IVINN) 3V ≤ V <sub>IVINP</sub> ≤ 60V 46.5 50 54 mV | OVLO Falling Hysteresis | | | | 75 | | mV | | VREF Line Regulation 4.7V < V <sub>IN</sub> < 60V 0.002 0.04 %/V V <sub>(ISP-ISN)</sub> Threshold V <sub>CTRL</sub> = 2V 97.5 100 102.5 mV V <sub>CTRL</sub> = 1100mV 87 90 93 mV V <sub>CTRL</sub> = 700mV 47.5 50 52.5 mV V <sub>CTRL</sub> = 300mV 6.5 10 13.5 mV V <sub>CTRL</sub> = 300mV 6.5 10 13.5 mV ISP Bias Current 1110 µA ISN Bias Current 20 µA Output Current Sense Rose Scommon Mode Range 0 60 V Output Current Sense Amplifier g <sub>m</sub> 890 µS ISMON Monitor Voltage V <sub>(ISP-ISN)</sub> = 100mV • 0.96 1 1.04 V VINP Bias Current 90 µA 1.04 V V V V Input Current Sense Amplifier g <sub>m</sub> 90 µA ISMON Monitor Voltage V <sub>(INP-INN)</sub> = 60V • 46.5 50 54 mV VINP Bias Current 90 µA | Regulation | | | | | | | | V <sub>(ISP-ISN)</sub> Threshold V <sub>CTRL</sub> = 2V 97.5 by 94 to 100 to 102.5 mV mV mV V <sub>CTRL</sub> = 1100mV 87 90 93 93 mV 90 96 mV V <sub>CTRL</sub> = 700mV 47.5 50 52.5 mV mV V <sub>CTRL</sub> = 300mV 6.5 10 13.5 mV mV ISP Bias Current 1110 μA μA ISN Bias Current 20 μA μA Output Current Sense Common Mode Range 0 60 V Output Current Sense Amplifier g <sub>m</sub> 890 μS ISMON Monitor Voltage V <sub>(ISP-ISN)</sub> = 100mV 46.5 50 54 mV VINP Bias Current 9.96 1 1.0.4 V Input Current Sense Threshold V <sub>(VINIP-IVININ)</sub> 3V ≤ V <sub>IVINP</sub> ≤ 60V 46.5 50 54 mV VINP Bias Current 90 μA VININ Bias Current 90 μA VININ Bias Current 90 μA Input Current Sense Common Mode Range 3 60 V Input Current Sense Amplifier g <sub>m</sub> 2.12 mS IVINMON Monitor Voltage V <sub>(IVINP-IVINI)</sub> = 50mV 9.096 1 1.0.4 V FB Regulation Voltage V <sub>(IVINP-IVINI)</sub> = 50mV 9.096 1 1.0.4 V FB Amplifier g <sub>m</sub> 565 μS μS | V <sub>REF</sub> Voltage | | • | 1.96 | 2.00 | 2.04 | V | | V <sub>CTRL</sub> = 1100mV 87 90 93 mV W <sub>CTRL</sub> = 700mV 47.5 50 52.5 mV W <sub>CTRL</sub> = 300mV 6.5 10 13.5 mV W <sub>CTRL</sub> = 300mV 6.5 10 13.5 mV W <sub>CTRL</sub> = 300mV 6.5 10 15 <sub>CT</sub> | V <sub>REF</sub> Line Regulation | $4.7V < V_{IN} < 60V$ | | | 0.002 | 0.04 | %/V | | VCTRL = 700mV 47.5 50 52.5 mV VCTRL = 300mV √CTRL = 300mV 6.5 10 13.5 mV VCTRL = 300mV 6.5 10 13.5 mV VCTRL = 300mV 6.5 10 13.5 mV ISP Bias Current 110 µA ISN Bias Current 20 µA Uniquit Current Sense Common Mode Range 0 60 V Uniquit Current Sense Ampliffer g <sub>m</sub> 890 µS ISMON Monitor Voltage V(ISP-ISN) = 100mV 0.96 1 1.04 V Input Current Sense Threshold V(IVINP-IVINN) 3V ≤ V(IVINP ≤ 60V 0.96 1 1.04 V Input Current Sense Common Mode Range 3 60 V Input Current Sense Common Mode Range 2.12 mS Input Current Sense Ampliffer g <sub>m</sub> 2.12 mS Input Current Sense Ampliffer g <sub>m</sub> 2.12 mS Input Current Sense Ampliffer g <sub>m</sub> 1.04 V Input Current Sense Ampliffer g <sub>m</sub> 2.12 mS VINMON Monitor Voltage V(IVINP-IVINN) = 50mV 0.96 1 1.04 V Input Current Sense Ampliffer g <sub>m</sub> 2.12 1.220 V Input Current Sense Ampliffer g <sub>m</sub> 565 µS Input Bias Current 565 µS B Pampliffer g <sub>m</sub> 565 µS B In Input Bias Current FB in Regulation 100 200 nA V <sub>C</sub> Standby Input Bias Current PWM = 0V −20 20 nA V <sub>SENSE(MAX)</sub> (V <sub>SNSP-SNSN</sub> ) Boost 42 51 60 mV Fault | V <sub>(ISP-ISN)</sub> Threshold | V <sub>CTRL</sub> = 2V | • | | | | | | VCTRL = 300mV 30 | | V <sub>CTRL</sub> = 1100mV | • | | | | | | VCTRL = 300mV SP Bias Current FB in Regulation VCTRL = 300mV STR Bias Current Sense Common Mode Range Discovered Disc | | V <sub>CTRL</sub> = 700mV | • | | | | | | $ \begin{array}{ c c c c c } \hline \text{ISP Bias Current} & & & 110 & & \mu A \\ \hline \text{ISN Bias Current} & & & 20 & & \mu A \\ \hline \text{Output Current Sense Common Mode Range} & & 0 & 60 & V \\ \hline \text{Output Current Sense Amplifier $g_m$} & & & 890 & & \mu S \\ \hline \text{ISMON Monitor Voltage} & V_{\text{(ISP-ISN)}} = 100\text{mV} & \bullet & 0.96 & 1 & 1.04 & V \\ \hline \text{Input Current Sense Threshold $V_{\text{(IVINP-IVINN)}}$} & 3V \leq V_{\text{IVINP}} \leq 60V & \bullet & 46.5 & 50 & 54 & \text{mV} \\ \hline \text{IVINP Bias Current} & & 90 & & \mu A \\ \hline \text{IVIND Bias Current} & & 20 & & \mu A \\ \hline \text{Input Current Sense Common Mode Range} & & 3 & 60 & V \\ \hline \text{Input Current Sense Common Mode Range} & & 2.12 & & mS \\ \hline \text{IVINMON Monitor Voltage} & V_{\text{(IVINP-IVINN)}} = 50\text{mV} & \bullet & 0.96 & 1 & 1.04 & V \\ \hline \text{FB Regulation Voltage} & V_{\text{(IVINP-IVINN)}} = 50\text{mV} & \bullet & 0.96 & 1 & 1.04 & V \\ \hline \text{FB Line Regulation} & 4.7\text{V} < \text{V}_{\text{IN}} < 60\text{V} & 0.002 & 0.025 & \%/V \\ \hline \text{FB Amplifier $g_m$} & & 565 & & \mu S \\ \hline \text{FB Pin Input Bias Current} & \text{FB in Regulation} & 100 & 200 & \text{nA} \\ \hline V_{\text{C} Standby Input Bias Current} & \text{FB in Regulation} & 100 & 200 & \text{nA} \\ \hline V_{\text{C} Standby Input Bias Current} & \text{PWM} = 0\text{V} & -20 & 20 & \text{nA} \\ \hline V_{\text{SENSE(MAX)}} & 0.002 & 0.75 & -39 & \text{mV} \\ \hline \text{Fault} & & \bullet & -56 & -47.5 & -39 & \text{mV} \\ \hline \end{array}$ | | V <sub>CTRL</sub> = 300mV | | 6.5 | 10 | 13.5 | mV | | SN Bias Current 20 | ISP Bias Current | | | | | | | | Output Current Sense Common Mode Range 0 60 V Output Current Sense Amplifier g <sub>m</sub> 890 μS ISMON Monitor Voltage V <sub>(ISP-ISN)</sub> = 100mV 0.96 1 1.04 V Input Current Sense Threshold V <sub>(IVINP-IVINN)</sub> 3V ≤ V <sub>IVINP</sub> ≤ 60V 46.5 50 54 mV IVINP Bias Current 90 μA IVINN Bias Current 20 μA Input Current Sense Common Mode Range 3 60 V Input Current Sense Amplifier g <sub>m</sub> 2.12 mS IVINMON Monitor Voltage V <sub>(IVINP-IVINN)</sub> = 50mV 0.96 1 1.04 V FB Regulation Voltage V <sub>(IVINP-IVINN)</sub> = 50mV 0.96 1 1.04 V FB Line Regulation Voltage 4.7V < V <sub>IN</sub> < 60V | | | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | 0 | | 60 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | 890 | | μS | | $ \begin{array}{ c c c c c }\hline \text{Input Current Sense Threshold $V_{\text{(IVINP-IVINN)}}$} & 3V \leq V_{\text{IVINP}} \leq 60V & & 46.5 & 50 & 54 & \text{mV}\\\hline \hline \text{IVINP Bias Current} & & & 90 & & \mu A\\\hline \text{IVINN Bias Current} & & & 20 & & \mu A\\\hline \text{Input Current Sense Common Mode Range} & & 3 & 60 & V\\\hline \text{Input Current Sense Amplifier $g_m$} & & & 2.12 & & mS\\\hline \text{IVINMON Monitor Voltage} & V_{\text{(IVINP-IVINN)}} = 50\text{mV} & & 0.96 & 1 & 1.04 & V\\\hline \text{FB Regulation Voltage} & V_{\text{(IVINP-IVINN)}} = 50\text{mV} & & 0.96 & 1 & 1.206 & V\\\hline \text{FB Line Regulation} & 4.7V < V_{\text{IN}} < 60V & & 0.002 & 0.025 & \%/V\\\hline \text{FB Amplifier $g_m$} & & 565 & & \mu S\\\hline \text{FB Pin Input Bias Current} & \text{FB in Regulation} & & 100 & 200 & \text{nA}\\\hline V_{\text{C}} \text{ Standby Input Bias Current} & \text{PWM} = 0V & -20 & 20 & \text{nA}\\\hline V_{\text{SENSE}(MAX)} & V_{\text{SNSP-SNSN}} & Boost & 42 & 51 & 60 & \text{mV}\\ Buck & & -56 & -47.5 & -39 & \text{mV}\\\hline \hline \textbf{Fault} \\\hline \end{array}$ | | $V_{(ISP-ISN)} = 100 \text{mV}$ | • | 0.96 | | 1.04 | | | $ \begin{array}{ c c c c c c } \hline IVINP Bias Current & 90 & \mu A \\ \hline IVINN Bias Current & 20 & \mu A \\ \hline Input Current Sense Common Mode Range & 3 & 60 & V \\ \hline Input Current Sense Amplifier g_m & 2.12 & mS \\ \hline IVINMON Monitor Voltage & V_{(IVINP-IVINN)} = 50mV & 0.96 & 1 & 1.04 & V \\ \hline FB Regulation Voltage & 1.194 & 1.2 & 1.206 & V \\ & & 1.176 & 1.2 & 1.220 & V \\ \hline FB Line Regulation & 4.7V < V_{IN} < 60V & 0.002 & 0.025 & \%/V \\ \hline FB Amplifier g_m & 565 & \muS \\ \hline FB Pin Input Bias Current & FB in Regulation & 100 & 200 & nA \\ \hline V_C Standby Input Bias Current & PWM = 0V & -20 & 20 & nA \\ \hline V_{SENSE(MAX)} & V_{SNSP-SNSN} & 0.002 & 0.002 & 0.002 & 0.002 \\ \hline Fault & & -56 & -47.5 & -39 & mV \\ \hline \hline Fault & & -56 & -47.5 & -39 & mV \\ \hline \end{array} $ | | <del> ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' '</del> | • | 46.5 | 50 | 54 | mV | | $ \begin{array}{ c c c c c } \hline \text{IVINN Bias Current} & 20 & \mu A \\ \hline \hline \\ \hline$ | , | | | | 90 | | | | $ \begin{array}{ l c c c c c } \hline \text{Input Current Sense Common Mode Range} & 3 & 60 & V \\ \hline \text{Input Current Sense Amplifier $g_m$} & 2.12 & mS \\ \hline \hline \hline \text{IVINMON Monitor Voltage} & V_{\text{(IVINP-IVINN)}} = 50\text{mV} & 0.96 & 1 & 1.04 & V \\ \hline FB \ \text{Regulation Voltage} & 1.194 & 1.2 & 1.206 & V \\ \hline \bullet & 1.176 & 1.2 & 1.220 & V \\ \hline FB \ \text{Line Regulation} & 4.7V < V_{\text{IN}} < 60V & 0.002 & 0.025 & \%/V \\ \hline FB \ \text{Amplifier $g_m$} & 565 & \muS \\ \hline FB \ \text{Pin Input Bias Current} & FB \ \text{in Regulation} & 100 & 200 & \text{nA} \\ \hline V_C \ \text{Standby Input Bias Current} & PWM = 0V & -20 & 20 & \text{nA} \\ \hline V_{\text{SENSE(MAX)}} \ (V_{\text{SNSP-SNSN}}) & Boost & 0.26 & -47.5 & -39 & \text{mV} \\ \hline \textbf{Fault} & & & & & & & & & & & & & & & & & & &$ | IVINN Bias Current | | | | 20 | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Input Current Sense Common Mode Range | | | 3 | | 60 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Input Current Sense Amplifier g <sub>m</sub> | | | | 2.12 | | mS | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | IVINMON Monitor Voltage | V <sub>(IVINP-IVINN)</sub> = 50mV | • | 0.96 | 1 | 1.04 | V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | FB Regulation Voltage | | • | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | FB Line Regulation | 4.7V < V <sub>IN</sub> < 60V | | | | | %/V | | FB Pin Input Bias Current V <sub>C</sub> Standby Input Bias Current PWM = 0V PWM = 0V V_SENSE(MAX) (V_SNSP-SNSN) Boost Buck Buck Fault | | iiv | | | | | | | V <sub>C</sub> Standby Input Bias Current PWM = 0V −20 20 nA V <sub>SENSE(MAX)</sub> (V <sub>SNSP-SNSN</sub> ) Boost Buck 42 51 60 mV Fault Fault -56 -47.5 -39 mV | | FB in Regulation | | | 100 | 200 | | | V <sub>SENSE(MAX)</sub> (V <sub>SNSP-SNSN</sub> ) Boost Buck 42 51 60 mV −56 −47.5 −39 mV Fault | | | | -20 | | | | | Fault | V <sub>SENSE(MAX)</sub> (V <sub>SNSP-SNSN</sub> ) | | • | | | | | | | Fault | | 1 - | 1 | | | | | | | $V_{SS} = 0V$ | | | 14 | | μА | | SS Discharge Current 1.4 µA | | | | | | | | ## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 2). $V_{IN} = 12V$ , $V_{EN/UVLO} = 12V$ unless otherwise noted. | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------|------------------------------------------------|---|-------------------|-------------------|-------------------|-------------------| | C/10 Rising Threshold (V <sub>FB</sub> ) | $V_{(ISP-ISN)} = 0V$ | • | 1.127 | 1.15 | 1.173 | V | | C/10 Falling Threshold (V <sub>FB</sub> ) | | • | 1.078 | 1.1 | 1.122 | V | | C/10 Falling Threshold (V <sub>(ISP-ISN)</sub> ) | V <sub>FB</sub> = 1.2V | | 5 | 10 | 15 | mV | | SHORT Falling Threshold (V <sub>FB</sub> ) | | | 380 | 400 | 450 | mV | | C/10 Pin Output Impedance | | | | 1.1 | 2.0 | kΩ | | SHORT Pin Output Impedance | | | | 1.1 | 2.0 | kΩ | | SS Latch-Off Threshold | | | | 1.75 | | V | | SS Reset Threshold | | | | 0.2 | | V | | Oscillator | | | | | | | | Switching Frequency | $R_T = 147k$<br>$R_T = 59.0k$<br>$R_T = 29.1k$ | | 190<br>380<br>665 | 200<br>400<br>700 | 210<br>420<br>735 | kHz<br>kHz<br>kHz | | SYNC Frequency | | | 200 | | 700 | kHz | | SYNC Pin Resistance to GND | | | | 90 | | kΩ | | SYNC Threshold Voltage | | | 0.3 | | 1.5 | V | | Internal V <sub>CC</sub> Regulator | | | | | | | | INTV <sub>CC</sub> Regulation Voltage | | | 4.8 | 5 | 5.2 | V | | Dropout (V <sub>IN</sub> – INTV <sub>CC</sub> ) | $I_{INTVCC} = -10mA$ , $V_{IN} = 5V$ | | | 240 | 350 | mV | | INTV <sub>CC</sub> Undervoltage Lockout | | | 3.1 | 3.5 | 3.9 | V | | INTV <sub>CC</sub> Current Limit | V <sub>INTVCC</sub> = 4V | | | 67 | | mA | | PWM | | | | | | | | PWM Threshold Voltage | | | 0.3 | | 1.5 | V | | PWM Pin Resistance to GND | | | | 90 | | kΩ | | PWMOUT Pull-Up Resistance | | | | 10 | 20 | Ω | | PWMOUT Pull-Down Resistance | | | | 5 | 10 | Ω | | NMOS Drivers | | | | | | | | TG1, TG2 Gate Driver On-Resistance<br>Gate Pull-Up<br>Gate Pull-Down | $V_{BST} - V_{SW} = 5V$ | | | 2.6<br>1.7 | | $\Omega$ | | BG1, BG2 Gate Driver On-Resistance<br>Gate Pull-Up<br>Gate Pull-Down | V <sub>INTVCC</sub> = 5V | | | 3<br>1.2 | | $\Omega$ | | TG Off to BG On Delay | C <sub>L</sub> = 3300pF | | | 60 | | ns | | BG Off to TG On Delay | C <sub>L</sub> = 3300pF | | | 60 | | ns | | TG1, TG2, t <sub>OFF(MIN)</sub> | R <sub>T</sub> = 59.0k | | | 240 | 320 | ns | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: The LT3791E-1 is guaranteed to meet performance from 0°C to 125°C junction temperature. Specification over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LT3791I-1 is guaranteed to meet performance specifications over the -40°C to 125°C operating junction temperature range. The LT3791H-1 is guaranteed to meet performance specifications over the -40°C to 150°C operating junction temperature range. The LT3791MP-1 is guaranteed to meet performance specifications over the –55°C to 150°C operating junction temperature range. High junction temperatures degrade operating lifetimes. Operating lifetime is derated for junction temperatures greater than 125°C. **Note 3:** The LT3791-1 includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed the maximum operating junction temperature when overtemperature protection is active. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability. #### PIN FUNCTIONS **CTRL (Pin 1):** Output Current Sense Threshold Adjustment Pin. Regulating threshold $V_{(ISP-ISN)}$ is 1/10th of $(V_{CTRL} - 200\text{mV})$ . CTRL linear range is from 200mV to 1.1V. For $V_{CTRL} > 1.3V$ , the current sense threshold is constant at the full-scale value of 100mV. For $1.1V < V_{CTRL} < 1.3V$ , the dependence of the current sense threshold upon $V_{CTRL}$ transitions from a linear function to a constant value, reaching 98% of full scale by $V_{CTRL} = 1.2V$ . Connect CTRL to $V_{REF}$ for the 100mV default threshold. Force less than 175mV (typical) to stop switching. Do not leave this pin open. **SS (Pin 2):** Soft-start reduces the input power sources surge current by gradually increasing the controller's current limit. A minimum value of 22nF is recommended on this pin. A 100k resistor must be placed between SS and V<sub>RFF</sub> for the LT3791-1. **PWM (Pin 3):** A signal low turns off switches, idles switching and disconnects the $V_C$ pin from all external loads. The PWMOUT pin follows the PWM pin. PWM has an internal 90k pull-down resistor. If not used, connect to INTV<sub>CC</sub>. $\overline{\text{C/10}}$ (Pin 4): C/10 Charge Termination Pin. An open-drain pull-down on $\overline{\text{C/10}}$ asserts if FB is greater than 1.15V (typical) and $V_{\text{(ISP-ISN)}}$ is less than 10mV (typical). To function, the pin requires an external pull-up resistor. **SHORT** (**Pin 5**): Output Shorted Pin. An open-drain pull-down on SHORT asserts if FB is less than 400mV (typical). To function, the pin requires an external pull-up resistor. $V_{REF}$ (Pin 6): Voltage Reference Output Pin, Typically 2V. This pin drives a resistor divider for the CTRL pin, either for output current adjustment or for temperature limit/compensation of the output load. Can supply up to 200µA of current. **ISMON (Pin 7):** Monitor pin that produces a voltage that is ten times the voltage $V_{(ISP-ISN)}$ . ISMON will equal 1V when $V_{(ISP-ISN)} = 100$ mV. **IVINMON (Pin 8):** Monitor pin that produces a voltage that is twenty times the voltage $V_{(IVINP-IVINN)}$ . IVINMON will equal 1V when $V_{(IVINP-IVINN)} = 50$ mV. **EN/UVLO (Pin 9):** Enable Control Pin. Forcing an accurate 1.2V falling threshold with an externally programmable hysteresis is generated by the external resistor divider and a $3\mu A$ pull-down current. Above the 1.2V (typical) threshold (but below 6V), EN/UVLO input bias current is sub- $\mu A$ . Below the falling threshold, a $3\mu A$ pull-down current is enabled so the user can define the hysteresis with the external resistor selection. An undervoltage condition resets soft-start. Tie to 0.3V, or less, to disable the device and reduce $V_{IN}$ guiescent current below $1\mu A$ . **IVINP (Pin 10):** Positive Input for the Input Current Limit and Monitor. Input bias current for this pin is typically 90µA. **IVINN (Pin 11):** Negative Input for the Input Current Limit and Monitor. The input bias current for this pin is typically 20µA. $V_{IN}$ (Pin 12): Main Input Supply. Bypass this pin to PGND with a capacitor. **INTV<sub>CC</sub> (Pin 13):** Internal 5V Regulator Output. The driver and control circuits are powered from this voltage. Bypass this pin to PGND with a minimum $4.7\mu F$ ceramic capacitor. **TG1 (Pin 14):** Top Gate Drive. Drives the top N-channel MOSFET with a voltage equal to INTV<sub>CC</sub> superimposed on the switch node voltage SW1. **BST1 (Pin 15):** Bootstrapped Driver Supply. The BST1 pin swings from a diode voltage below $INTV_{CC}$ up to a diode voltage below $V_{IN}$ + $INTV_{CC}$ . **SW1 (Pin 16):** Switch Node. SW1 pin swings from a diode voltage drop below ground up to $V_{IN}$ . **PGND (Pins 17, 20):** Power Ground. Connect these pins closely to the source of the bottom N-channel MOSFET. **BG1 (Pin 18):** Bottom Gate Drive. Drives the gate of the bottom N-channel MOSFET between ground and $INTV_{CC}$ . **BG2** (Pin 19): Bottom Gate Drive. Drives the gate of the bottom N-channel MOSFET between ground and INTV $_{\rm CC}$ . **SW2 (Pin 21):** Switch Node. SW2 pin swings from a diode voltage drop below ground up to $V_{OUT}$ . #### PIN FUNCTIONS **BST2 (Pin 22):** Bootstrapped Driver Supply. The BST2 pin swings from a diode voltage below INTV<sub>CC</sub> up to a diode voltage below V<sub>OUT</sub> + INTV<sub>CC</sub>. NC (Pin 23): No Connect Pin. Leave this pin floating. **TG2 (Pin 24):** Top Gate Drive. Drives the top N-channel MOSFET with a voltage equal to $INTV_{CC}$ superimposed on the switch node voltage SW2. **ISP (Pin 25):** Connection Point for the Positive Terminal of the Output Current Feedback Resistor. **ISN (Pin 26):** Connection Point for the Negative Terminal of the Output Current Feedback Resistor. **SNSP (Pin 27):** The Positive Input to the Current Sense Comparator. The $V_{\mathbb{C}}$ pin voltage and controlled offsets between the SNSP and SNSN pins, in conjunction with a resistor, set the current trip threshold. **SNSN (Pin 28):** The Negative Input to the Current Sense Comparator. **TEST1 (Pin 29):** This pin is used for testing purposes only and must be connected to SGND for the part to operate properly. **SGND** (Pin 30, Exposed Pad Pin 39): Signal Ground. All small-signal components and compensation should connect to this ground, which should be connected to PGND at a single point. Solder the exposed pad directly to the ground plane. **PWMOUT (Pin 31):** Buffered Version of PWM Signal for Driving Output Load Disconnect N-Channel MOSFET. The PWMOUT pin is driven from INTV<sub>CC</sub>. Use of a MOSFET with a gate cutoff voltage higher than 1V is recommended. **CCM (Pin 32):** Continuous Conduction Mode Pin. When the pin voltage is higher than 1.5V, the part runs in fixed frequency forced continuous conduction mode and allows the inductor current to flow negative. When the pin voltage is less than 0.3V, the part runs in discontinuous conduction mode and does not allow the inductor current to flow backward. This pin is only meant to block inductor reverse current, and should only be pulled low when the output current is low. This pin must be either connected to INTV $_{CC}$ (pin 13) for continuous conduction mode across all loads, or it must be connected to the $\overline{C/10}$ (pin 4) with a pull-up resistor to INTV $_{CC}$ for continuous conduction mode at heavy load and for discontinuous conduction mode at light load. **CLKOUT (Pin 33):** Clock Output Pin. A 180° out-of-phase clock is provided at the oscillator frequency to allow for paralleling two devices for extending output power capability. **SYNC (Pin 34):** External Synchronization Input Pin. This pin is internally terminated to GND with a 90k resistor. The internal buck clock is synchronized to the rising edge of the SYNC signal while the internal boost clock is 180° phase shifted. **RT (Pin 35):** Frequency Set Pin. Place a resistor to GND to set the internal frequency. The range of oscillation is 200kHz to 700kHz. **V<sub>C</sub> (Pin 36):** Current Control Threshold and Error Amplifier Compensation Point. The current comparator threshold increases with this control voltage. The voltage ranges from 0.7V to 1.9V. **FB** (**Pin 37**): Voltage Loop Feedback Pin. FB is intended for constant-voltage regulation. The internal transconductance amplifier with output $V_C$ will regulate FB to 1.2V (typical) through the DC/DC converter. If the FB input is regulating the loop and $V_{(ISP-ISN)} < 10$ mV, the $\overline{C/10}$ pull-down is asserted. If the FB pin is less than 400mV, the $\overline{SHORT}$ pull-down is asserted. **OVLO** (**Pin 38**): Overvoltage Input Pin. This pin is used for OVLO, if OVLO > 3V then SS is pulled low, the part stops switching and resets. Do not leave this pin open. #### **BLOCK DIAGRAM** #### **OPERATION** The LT3791-1 is a current mode controller that provides an output voltage above, equal to or below the input voltage. The LTC proprietary topology and control architecture uses a current sensing resistor in buck or boost operation. The sensed inductor current is controlled by the voltage on the $V_{\rm C}$ pin, which is the output of the feedback amplifiers A11 and A12. The $V_{\rm C}$ pin is controlled by three inputs, one input from the output current loop, one input from the input current loop, and the third input from the feedback loop. Whichever feedback input is higher takes precedence, forcing the converter into either a constant-current or a constant-voltage mode. The LT3791-1 is designed to transition cleanly between the two modes of operation. Current sense amplifier A1 senses the voltage between the IVINP and IVINN pins and provides a pre-gain to amplifier A11. When the voltage between IVINP and IVINN reaches 50mV, the output of A1 provides IVINMON\_INT to the inverting input of A11 and the converter is in constant-current mode. If the current sense voltage exceeds 50mV, the output of A1 increases causing the output of A11 to decrease, thus reducing the amount of current delivered to the output. In this manner the current sense voltage is regulated to 50mV. The output current amplifier works similar to the input current amplifier but with a 100mV voltage instead of 50mV. The output current sense level is also adjustable by the CTRL pin. Forcing CTRL to less than 1.2V forces ISMON\_INT to the same level as CTRL, thus providing current-level control. The output current amplifier provides rail-to-rail operation. Similarly if the FB pin goes above 1.2V the output of A11 decreases to reduce the current level and regulate the output (constant-voltage mode). The LT3791-1 provides monitoring pins IVINMON and ISMON that are proportional to the voltage across the input and output current amplifiers respectively. The main control loop is shut down by pulling the EN/UVLO pin low. When the EN/UVLO pin is higher than 1.2V, an internal 14 $\mu$ A current source charges soft-start capacitor C<sub>SS</sub> at the SS pin. The V<sub>C</sub> voltage is then clamped a diode voltage higher than the SS voltage while the C<sub>SS</sub> is slowly charged during start-up. This soft-start clamping prevents abrupt current from being drawn from the input power supply. The top MOSFET drivers are biased from floating bootstrap capacitors C1 and C2, which are normally recharged through an external diode when the top MOSFET is turned off. A unique charge sharing technique eliminates top FET refresh switching cycle in buck or boost operation. Schottky diodes across the synchronous switch M4 and synchronous switch M2 are not required, but they do provide a lower drop during the dead time. The addition of the Schottky diode typically improves peak efficiency by 1% to 2% at 500kHz. #### **Power Switch Control** Figure 1 shows a simplified diagram of how the four power switches are connected to the inductor, $V_{IN}$ , $V_{OUT}$ and GND. Figure 2 shows the regions of operation for the LT3791-1 as a function of duty cycle D. The power switches are properly controlled so the transfer between regions is continuous. When $V_{IN}$ approaches $V_{OUT}$ , the buck-boost region is reached. Figure 1. Simplified Diagram of the Output Switches | $D_{MAX}$ | | | |-----------------------------------|-------------------|--------------------------------------| | BOOST<br>(BG2) | BOOST REGION | M1 ON, M2 OFF<br>PWM M3, M4 SWITCHES | | $D_{MIN}$ | | | | BOOST<br>D <sub>MAX</sub> | BUCK-BOOST REGION | 4-SWITCH PWM | | BÜCK<br>(TG1)<br>D <sub>MIN</sub> | BUCK REGION | M4 ON, M3 OFF<br>PWM M2, M1 SWITCHES | | BUCK | | 37911 F02 | Figure 2. Operating Regions vs Duty Cycle #### **OPERATION** #### Buck Region $(V_{IN} > V_{OUT})$ Switch M4 is always on and switch M3 is always off during this mode. At the start of every cycle, synchronous switch M2 is turned on first. Inductor current is sensed when synchronous switch M2 is turned on. After the sensed inductor current falls below the reference voltage, which is proportional to $V_C$ , synchronous switch M2 is turned off and switch M1 is turned on for the remainder of the cycle. Switches M1 and M2 will alternate, behaving like a typical synchronous buck regulator. The duty cycle of switch M1 increases until the maximum duty cycle of the converter in buck operation reaches $D_{MAX(BUCK, TG1)}$ , given by: $D_{MAX(BUCK,TG1)} = 100\% - D_{(BUCK-BOOST)}$ where $D_{(BUCK\text{-}BOOST)}$ is the duty cycle of the buck-boost switch range: $D_{(BUCK-BOOST)} = 8\%$ Figure 3 shows typical buck operation waveforms. If $V_{IN}$ approaches $V_{OUT}$ , the buck-boost region is reached. #### Buck-Boost Region (VIN ~ VOLIT) When $V_{IN}$ is close to $V_{OUT}$ , the controller is in buck-boost operation. Figure 4 and Figure 5 show typical waveforms in this operation. Every cycle the controller turns on switches M2 and M4, then M1 and M4 are turned on until 180° later when switches M1 and M3 turn on, and then switches M1 and M4 are turned on for the remainder of the cycle. #### Boost Region $(V_{IN} < V_{OUT})$ Switch M1 is always on and synchronous switch M2 is always off in boost operation. Every cycle switch M3 is turned on first. Inductor current is sensed when synchronous switch M3 is turned on. After the sensed inductor current exceeds the reference voltage which is proportional to $V_C$ , switch M3 turns off and synchronous switch M4 is turned on for the remainder of the cycle. Switches M3 and M4 alternate, behaving like a typical synchronous boost regulator. The duty cycle of switch M3 decreases until the minimum duty cycle of the converter in boost operation reaches $D_{MIN(BOOST,BG2)}$ , given by: $D_{MIN(BOOST,BG2)} = D_{(BUCK-BOOST)}$ where $D_{\left(BUCK\text{-}BOOST\right)}$ is the duty cycle of the buck-boost switch range: $D_{(BUCK-BOOST)} = 8\%$ Figure 6 shows typical boost operation waveforms. If $V_{IN}$ approaches $V_{OUT}$ , the buck-boost region is reached. #### **Low Current Operation** The LT3791-1 is recommended to run in forced continuous conduction mode at heavy load by pulling the CCM pin higher than 1.5V. In this mode the controller behaves as a continuous, PWM current mode synchronous switching regulator. In boost operation, switch M1 is always on, switch M3 and synchronous switch M4 are alternately turned on to maintain the output voltage independent of the direction of inductor current. In buck operation, synchronous switch M4 is always on, switch M1 and synchronous switch M2 are alternately turned on to maintain the output voltage independent of the direction of inductor current. In the forced continuous mode, the output can source or sink current. However, reverse inductor current from the output to the input is not desired for certain applications. For these applications, the CCM pin must be connected to $\overline{C/10}$ (pin 4) with a pull-up resistor to INTV<sub>CC</sub> (see front page Typical Application). Therefore, the CCM pin will be pulled lower than 0.3V for discontinuous conduction mode by the $\overline{C/10}$ pin when the output current is low. In this mode, switch M4 turns off when the inductor current flows negative. ### **OPERATION** Figure 3. Buck Operation ( $V_{IN} > V_{OUT}$ ) Figure 4. Buck-Boost Operation ( $V_{IN} \le V_{OUT}$ ) Figure 5. Buck-Boost Operation ( $V_{IN} \ge V_{OUT}$ ) Figure 6. Boost Operation ( $V_{\text{IN}} < V_{\text{OUT}}$ ) The Typical Application on the front page is a basic LT3791-1 application circuit. External component selection is driven by the load requirement, and begins with the selection of $R_{SENSE}$ and the inductor value. Next, the power MOSFETs are selected. Finally, $C_{IN}$ and $C_{OUT}$ are selected. This circuit can operate up to an input voltage of 60V. #### **Programming The Switching Frequency** The RT frequency adjust pin allows the user to program the switching frequency from 200kHz to 700kHz to optimize efficiency/performance or external component size. Higher frequency operation yields smaller component size but increases switching losses and gate driving current, and may not allow sufficiently high or low duty cycle operation. Lower frequency operation gives better performance at the cost of larger external component size. For an appropriate $R_T$ resistor value see Table 1. An external resistor from the RT pin to GND is required; do not leave this pin open. Table 1. Switching Frequency vs R<sub>T</sub> Value | f <sub>OSC</sub> (kHz) | R <sub>T</sub> (kΩ) | |------------------------|---------------------| | 200 | 147 | | 300 | 84.5 | | 400 | 59.0 | | 500 | 45.3 | | 600 | 35.7 | | 700 | 29.4 | #### **Frequency Synchronization** The LT3791-1 switching frequency can be synchronized to an external clock using the SYNC pin. Driving SYNC with a 50% duty cycle waveform is always a good choice, otherwise maintain the duty cycle between 10% and 90%. The falling edge of CLKOUT corresponds to the rising edge of SYNC thus allowing 2-phase paralleling converters. The rising edge of CLKOUT turns on switch M3 and the falling edge of CLKOUT turns on switch M2. #### **Inductor Selection** The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. The inductor value has a direct effect on ripple current. The maximum inductor current ripple $\Delta I_1$ can be seen in Figure 7. This Figure 7. Maximum Peak-to-Peak Ripple vs Duty Cycle is the maximum ripple that will prevent subharmonic oscillation and also regulate with zero load. The ripple should be less than this to allow proper operation over all load currents. For a given ripple the inductance terms in continuous mode are as follows: $$L_{BUCK} > \frac{V_{OUT} \cdot (V_{IN(MAX)} - V_{OUT}) \cdot 100}{f \cdot I_{OUT(MAX)} \cdot \%Ripple \cdot V_{IN(MAX)}}$$ $$L_{BOOST} > \frac{V_{IN(MIN)}^2 \cdot (V_{OUT} - V_{IN(MIN)}) \cdot 100}{f \cdot I_{OUT(MAX)} \cdot \%Ripple \cdot V_{OUT}^2}$$ where: f is operating frequency % ripple is allowable inductor current ripple $V_{\text{IN}(\text{MIN})}$ is minimum input voltage V<sub>IN(MAX)</sub> is maximum input voltage $V_{\text{OUT}}$ is output voltage I<sub>OUT(MAX)</sub> is maximum output load current For high efficiency, choose an inductor with low core loss. Also, the inductor should have low DC resistance to reduce the $I^2R$ losses, and must be able to handle the peak inductor current without saturating. To minimize radiated noise, use a shielded inductor. #### **R<sub>SENSE</sub> Selection and Maximum Output Current** $R_{SENSE}$ is chosen based on the required output current. The current comparator threshold sets the peak of the inductor current in boost operation and the maximum inductor valley current in buck operation. In boost operation, the maximum average load current at $V_{\text{IN}(\text{MIN})}$ is: $$I_{OUT(MAX\_BOOST)} = \left(\frac{51mV}{R_{SENSE}} - \frac{\Delta I_L}{2}\right) \cdot \frac{V_{IN(MIN)}}{V_{OUT}}$$ where $\Delta I_L$ is peak-to-peak inductor ripple current. In buck operation, the maximum average load current is: $$I_{OUT(MAX\_BUCK)} = \left(\frac{47.5 \text{mV}}{R_{SENSE}} + \frac{\Delta I_L}{2}\right)$$ The maximum current sensing $R_{SENSE}$ value for the boost operation is: $$R_{SENSE(MAX)} = \frac{2 \bullet 51 \text{mV} \bullet V_{IN(MIN)}}{2 \bullet I_{LED} \bullet V_{OUT} + \Delta I_{L(BOOST)} \bullet V_{IN(MIN)}}$$ The maximum current sensing R<sub>SENSE</sub> value for the buck operation is: $$R_{SENSE(MAX)} = \frac{2 \cdot 47.5 \text{mV}}{2 \cdot I_{LED} - \Delta I_{L(BUCK)}}$$ The final $R_{SENSE}$ value should be lower than the calculated $R_{SENSE(MAX)}$ in both the boost and buck operation. A 20% to 30% margin is usually recommended. #### CIN and COUT Selection In boost operation, input current is continuous. In buck operation, input current is discontinuous. In buck operation, the selection of input capacitor, $C_{IN}$ , is driven by the need to filter the input square wave current. Use a low ESR capacitor sized to handle the maximum RMS current. For buck operation, the input RMS current is given by: $$I_{RMS} = \sqrt{I_{LED}^2 \bullet D + \frac{\Delta I_L^2}{12} \bullet D}$$ The formula has a maximum at $V_{\text{IN}} = 2V_{\text{OUT}}$ . Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to derate the capacitor. In boost operation, the discontinuous current shifts from the input to the output, so $C_{OUT}$ must be capable of reducing the output voltage ripple. The effects of ESR (equivalent series resistance) and the bulk capacitance must be considered when choosing the right capacitor for a given output ripple voltage. The steady ripple due to charging and discharging the bulk capacitance is given by: $$\Delta V_{RIPPLE~(BOOST\_CAP)} = \frac{I_{LED} \bullet \left(V_{OUT} - V_{IN(MIN)}\right)}{C_{OUT} \bullet V_{OUT} \bullet f}$$ $$\Delta V_{RIPPLE~(BUCK\_CAP)} \approx \frac{\Delta I_{L}}{8 \bullet f \bullet C_{OUT}}$$ where $C_{OLIT}$ is the output filter capacitor. The steady ripple due to the voltage drop across the ESR is given by: $$\Delta V_{BOOST(ESR)} = I_{LED} \bullet ESR$$ $\Delta V_{BUCK(ESR)} = I_{LED} \bullet ESR$ Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Output capacitors are also used for stability for the LT3791-1. A good starting point for output capacitors is seen in the Typical Applications circuits. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient and are recommended for applications less than 100W. Capacitors available with low ESR and high ripple current ratings, such as OS-CON and POSCAP may be needed for applications greater than 100W. #### Programming $V_{IN}$ UVLO and OVLO The falling UVLO value can be accurately set by the resistor divider R1 and R2. A small $3\mu A$ pull-down current is active when the EN/UVLO is below the threshold. The purpose of this current is to allow the user to program the rising hysteresis. The following equations should be used to determine the resistor values: $$V_{IN(UVL0^{-})} = 1.2 \cdot \frac{R1 + R2}{R2}$$ $$V_{IN(UVL0^{+})} = 3\mu A \cdot R1 + 1.215 \cdot \frac{R1 + R2}{R2}$$ The rising OVLO value can be accurately set by the resistor divider R3 and R4. The following equations should be used to determine the resistor values: $$V_{IN(OVLO^{+})} = 3 \cdot \frac{R3 + R4}{R4}$$ $$V_{IN(OVLO^{-})} = 2.925 \cdot \frac{R3 + R4}{R4}$$ Figure 8. Resistor Connection to Set $\mbox{\ensuremath{V_{IN}}}$ UVLO and OVLO Thresholds #### **Programming Output Current** The output current is programmed by placing an appropriate value current sense resistor, $R_{OUT}$ , in series with the output load. The voltage drop across $R_{OUT}$ is (Kelvin) sensed by the ISP and ISN pins. The CTRL pin should be tied to a voltage higher than 1.2V to get the full-scale 100mV (typical) threshold across the sense resistor. The CTRL pin can also be used to adjust the output current, although relative accuracy decreases with the decreasing sense threshold. When the CTRL pin voltage is less than 1V, the output current is: $$I_{OUT} = \frac{V_{CTRL} - 200mV}{R_{OUT} \cdot 10}$$ When the CTRL pin voltage is between 1.1V and 1.3V the output current varies with $V_{CTRL}$ , but departs from the equation above by an increasing amount as $V_{CTRL}$ voltage increases. Ultimately, when $V_{CTRL} > 1.3V$ the output current no longer varies. The typical $V_{(ISP-ISN)}$ threshold vs $V_{CTRL}$ is listed in Table 2. Table 2. V(ISP-ISN) Threshold vs CTRL | V <sub>CTRL</sub> (V) | V <sub>(ISP-ISN)</sub> (mV) | |-----------------------|-----------------------------| | 1.1 | 90 | | 1.15 | 94.5 | | 1.2 | 98 | | 1.25 | 99.5 | | 1.3 | 100 | When $V_{\text{CTRL}}$ is higher than 1.3V, the output current is regulated to: $$I_{OUT} = \frac{100mV}{R_{OUT}}$$ The CTRL pin should not be left open (tie to V<sub>RFF</sub> if not used). The CTRL pin can also be used in conjunction with a thermistor to provide overtemperature protection for the output load, or with a resistor divider to $V_{IN}$ to reduce output power and switching current when $V_{\mbox{\scriptsize IN}}$ is low. The presence of a time varying differential voltage signal (ripple) across ISP and ISN at the switching frequency is expected. The amplitude of this signal is increased by high output load current, low switching frequency and/ or a smaller value output filter capacitor. Some level of ripple signal is acceptable: the compensation capacitor on the $V_C$ pin filters the signal so the average difference between ISP and ISN is regulated to the user-programmed value. Ripple voltage amplitude (peak-to-peak) in excess of 20mV should not cause mis-operation, but may lead to noticeable offset between the average value and the user-programmed value. #### ISMON The ISMON pin provides a linear indication of the current flowing through the output. The equation for $V_{ISMON}$ is $V_{(ISP-ISN)} \bullet 10$ . This pin is suitable for driving an ADC input, however, the output impedance of this pin is $12.5 k\Omega$ so care must be taken not to load this pin. #### **Programming Input Current Limit** The LT3791-1 has a standalone current sense amplifier. It can be used to limit the input current. The input current limit is calculated by the following equation: $$I_{IN} = \frac{50mV}{R_{IN}}$$ For loop stability a lowpass RC filter is needed. For most applications, a $50\Omega$ resistor and 470nF capacitor is sufficient. Table 3 | I <sub>LIMIT</sub> (A) | |------------------------| | 2.5 | | 3.3 | | 4.2 | | 5.0 | | 8.3 | | 10.0 | | 12.5 | | 16.7 | | 25 | | | #### IVINMON The IVINMON pin provides a linear indication of the current flowing through the input. The equation for $V_{\text{IVINMON}}$ is $V_{\text{(IVINP-IVINN)}}$ • 20. This pin is suitable for driving an ADC input, however, the output impedance of this pin is 12.5k $\Omega$ so care must be taken not to load this pin. ## Programming Output Voltage (Constant Voltage Regulation) For a voltage regulator, the output voltage can be set by selecting the values of R5 and R6 (see Figure 9) according to the following equation: $$V_{OUT} = 1.2 \bullet \frac{R5 + R6}{R6}$$ Figure 9. Resistor Connection for Constant Output Voltage Regulation #### **Dimming Control** There are two methods to control the current source for dimming using the LT3791-1. One method uses the CTRL pin to adjust the current regulated in the output. A second method uses the PWM pin to modulate the current source between zero and full current to achieve a precisely programmed average current. To make PWM dimming more accurate, the switch demand current is stored on the V<sub>C</sub> node during the quiescent phase when PWM is low. This feature minimizes recovery time when the PWM signal goes high. To further improve the recovery time a disconnect switch may be used in the output current path to prevent the ISP node from discharging during the PWM signal low phase. The minimum PWM on- or off-time is affected by choice of operating frequency and external component selection. The best overall combination of PWM and analog dimming capabilities is available if the minimum PWM pulse is at least six switching cycles and the PWM pulse is synchronized to the SYNC signal. #### **SHORT** Pin The LT3791-1 provides an open-drain status pin, SHORT, which pulls low when the FB pin is below 400mV. The only time the FB pin will be below 400mV is during start-up or if the output is shorted. During start-up the LT3791-1 ignores the voltage on the FB pin until the soft-start capacitor reaches 1.75V. To prevent false tripping after startup, a large enough soft-start capacitor must be used to allow the output to get up to approximately 40% to 50% of the final value. #### C/10 Pin The LT3791-1 provides an open-drain status pin, $\overline{C/10}$ , which pulls low when the FB pin is above 1.15V and the voltage across $V_{(ISP-ISN)}$ is less than 10mV. For voltage regulator applications with both ISP and ISN pins tied together to the output (i.e., no output current sense and limit), the $\overline{C/10}$ pin provides a power good flag. For battery charger applications with output current sense and limit, the $\overline{C/10}$ provides a C/10 charge termination flag. #### Soft-Start Soft-start reduces the input power sources' surge currents by gradually increasing the controller's current limit (proportional to an internally buffered clamped equivalent of $V_C$ ). The soft-start interval is set by the soft-start capacitor selection according to the following equation $$t_{SS} = \frac{1.2V}{14\mu A} \bullet C_{SS}$$ A 100k resistor must be placed between SS and $V_{REF}$ for the LT3791-1. This 100k resistor also contributes the extra SS charge current. Make sure $C_{SS}$ is large enough when there is loading during start-up. #### **Loop Compensation** The LT3791-1 uses an internal transconductance error amplifier whose $V_C$ output compensates the control loop. The external inductor, output capacitor and the compensation resistor and capacitor determine the loop stability. The inductor and output capacitor are chosen based on performance, size and cost. The compensation resistor and capacitor at $V_C$ are set to optimize control loop response and stability. For typical applications, a 10nF compensation capacitor at $V_C$ is adequate, and a series resistor should always be used to increase the slew rate on the $V_C$ pin to maintain tighter regulation of output current during fast transients on the input supply of the converter. ## Power MOSFET Selections and Efficiency Considerations The LT3791-1 requires four external N-channel power MOSFETs, two for the top switches (switch M1 and M4, shown in Figure 1) and two for the bottom switches (switch M2 and M3 shown in Figure 1). Important parameters for the power MOSFETs are the breakdown voltage, $V_{BR(DSS)}$ , threshold voltage, $V_{GS(TH)}$ , on-resistance, $R_{DS(ON)}$ , reverse transfer capacitance, $C_{RSS}$ , and maximum current, $I_{DS(MAX)}$ . The drive voltage is set by the 5V INTV $_{CC}$ supply. Consequently, logic-level threshold MOSFETs must be used in LT3791-1 applications. If the input voltage is expected to drop below the 5V, then sub-logic threshold MOSFETs should be considered. In order to select the power MOSFETs, the power dissipated by the device must be known. For switch M1, the maximum power dissipation happens in boost operation, when it remains on all the time. Its maximum power dissipation at maximum output current is given by: $$P_{\text{M1(B00ST)}} = \left(\frac{I_{\text{LED}} \bullet V_{\text{OUT}}}{V_{\text{IN}}}\right)^2 \bullet \rho_{\text{T}} \bullet R_{\text{DS(ON)}}$$ where $\rho_T$ is a normalization factor (unity at 25°C) accounting for the significant variation in on-resistance with temperature, typically 0.4%/°C as shown in Figure 10. For a maximum junction temperature of 125°C, using a value of $\rho_T$ = 1.5 is reasonable. Switch M2 operates in buck operation as the synchronous rectifier. Its power dissipation at maximum output current is given by: $$P_{M2(BUCK)} = \frac{V_{IN} - V_{OUT}}{V_{IN}} \bullet I_{LED}^{2} \bullet \rho_{T} \bullet R_{DS(ON)}$$ Switch M3 operates in boost operation as the control switch. Its power dissipation at maximum current is given by: $$P_{M3(B00ST)} = \frac{(V_{OUT} - V_{IN}) \cdot V_{OUT}}{V_{IN}^{2}} \cdot I_{LED}^{2} \cdot \rho_{T} \cdot R_{DS(ON)}$$ $$+ k \cdot V_{OUT}^{3} \cdot \frac{I_{LED}}{V_{IN}} \cdot C_{RSS} \cdot f$$ where C<sub>RSS</sub> is usually specified by the MOSFET manufacturers. The constant k, which accounts for the loss caused by reverse-recovery current, is inversely proportional to the gate drive current and has an empirical value of 1.7. For switch M4, the maximum power dissipation happens in boost operation, when its duty cycle is higher than 50%. Its maximum power dissipation at maximum output current is given by: $$P_{M4(BOOST)} = \frac{V_{IN}}{V_{OUT}} \cdot \left(\frac{I_{LED} \cdot V_{OUT}}{V_{IN}}\right)^2 \cdot \rho_T \cdot R_{DS(ON)}$$ For the same output voltage and current, switch M1 has the highest power dissipation and switch M2 has the lowest power dissipation unless a short occurs at the output. From a known power dissipated in the power MOSFET, its junction temperature can be obtained using the following formula: $$T_J = T_A + P \cdot R_{TH(JA)}$$ The $R_{TH(JA)}$ to be used in the equation normally includes the $R_{TH(JC)}$ for the device plus the thermal resistance from the case to the ambient temperature ( $R_{TH(JC)}$ ). This value of $T_J$ can then be compared to the original, assumed value used in the iterative calculation process. Figure 10. Normalized R<sub>DS(ON)</sub> vs Temperature #### Optional Schottky Diode (D3, D4) Selection The Schottky diodes D3 and D4 shown in the Typical Applications section conduct during the dead time between the conduction of the power MOSFET switches. They are intended to prevent the body diode of synchronous switches M2 and M4 from turning on and storing charge during the dead time. In particular, D4 significantly reduces reverse-recovery current between switch M4 turn-off and switch M3 turn-on, which improves converter efficiency and reduces switch M3 voltage stress. In order for the diode to be effective, the inductance between it and the synchronous switch must be as small as possible, mandating that these components be placed adjacently. #### INTV<sub>CC</sub> Regulator An internal P-channel low dropout regulator produces 5V at the INTV $_{CC}$ pin from the V $_{IN}$ supply pin. INTV $_{CC}$ powers the drivers and internal circuitry within the LT3791-1. The INTV<sub>CC</sub> pin regulator can supply a peak current of 67mA and must be bypassed to ground with a minimum of 4.7 $\mu$ F ceramic capacitor or low ESR electrolytic capacitor. An additional 0.1 $\mu$ F ceramic capacitor placed directly adjacent to the INTV<sub>CC</sub> and PGND IC pins is highly recommended. Good bypassing is necessary to supply the high transient current required by MOSFET gate drivers. Higher input voltage applications in which large MOSFETs are being driven at high frequencies may cause the maximum junction temperature rating for the LT3791-1 to be exceeded. The system supply current is normally dominated by the gate charge current. Additional external loading of the INTV $_{\rm CC}$ also needs to be taken into account for the power dissipation calculations. Power dissipation for the IC in this case is $V_{\rm IN} \bullet I_{\rm INTVCC}$ , and overall efficiency is lowered. The junction temperature can be estimated by using the equations given $$T_{J} = T_{A} + (P_{D} \bullet \theta_{JA})$$ where $\theta_{JA}$ (in °C/W) is the package thermal impedance. For example, a typical application operating in continuous current operation might draw 24mA from a 24V supply: $$T_{.1} = 70^{\circ}C + 24mA \cdot 24V \cdot 28^{\circ}C/W = 86^{\circ}C$$ To prevent maximum junction temperature from being exceeded, the input supply current must be checked operating in continuous mode at maximum $V_{IN}$ . #### Top Gate (TG) MOSFET Driver Supply (C1, D1, C2, D2) The external bootstrap capacitors C1 and C2 connected to the BST1 and BST2 pins supply the gate drive voltage for the topside MOSFET switches M1 and M4. When the top MOSFET switch M1 turns on, the switch node SW1 rises to $V_{IN}$ and the BST1 pin rises to approximately $V_{IN}$ + INTV<sub>CC</sub>. When the bottom MOSFET switch M2 turns on, the switch node SW1 drops low and the bootstrap capacitor C1 is charged through D1 from INTV<sub>CC</sub>. When the bottom MOSFET switch M3 turns on, the switch node SW2 drops low and the bootstrap capacitor C2, is charged through D2 from INTV<sub>CC</sub>. The bootstrap capacitors C1 and C2 need to store about 100 times the gate charge required by the top MOSFET switch M1 and M4. In most applications a 0.1µF to 0.47µF, X5R or X7R ceramic capacitor is adequate. #### **Efficiency Considerations** The power efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Although all dissipative elements in circuits produce losses, four main sources account for most of the losses in LT3791-1 circuits: - DC I<sup>2</sup>R losses. These arise from the resistances of the MOSFETs, sensing resistor, inductor and PC board traces and cause the efficiency to drop at high output currents. - 2. Transition loss. This loss arises from the brief amount of time switch M1 or switch M3 spends in the saturated region during switch node transitions. It depends upon the input voltage, load current, driver strength and MOSFET capacitance, among other factors. The loss is significant at input voltages above 20V and can be estimated from: Transition Loss $\approx 2.7 \bullet V_{IN}{}^2 \bullet I_{OUT} \bullet C_{RSS} \bullet f$ where $C_{RSS}$ is the reverse-transfer capacitance. - INTV<sub>CC</sub> current. This is the sum of the MOSFET driver and control currents. - 4. $C_{IN}$ and $C_{OUT}$ loss. The input capacitor has the difficult job of filtering the large RMS input current to the regulator in buck operation. The output capacitor has the difficult job of filtering the large RMS output current in boost operation. Both $C_{IN}$ and $C_{OUT}$ are required to have low ESR to minimize the AC $I^2R$ loss and sufficient capacitance to prevent the RMS current from causing additional upstream losses in fuses or batteries. - 5. Other losses. Schottky diode D3 and D4 are responsible for conduction losses during dead time and light load conduction periods. Inductor core loss occurs predominately at light loads. Switch M3 causes reverse recovery current loss in boost operation. When making adjustments to improve efficiency, the input current is the best indicator of changes in efficiency. If you make a change and the input current decreases, then the efficiency has increased. If there is no change in the input current, then there is no change in efficiency. #### **PC Board Layout Checklist** The basic PC board layout requires a dedicated ground plane layer. Also, for high current, a multilayer board provides heat sinking for power components. - The PGND ground plane layer should not have any traces and it should be as close as possible to the layer with power MOSFETs. - Place C<sub>IN</sub>, switch M1, switch M2 and D1 in one compact area. Place C<sub>OUT</sub>, switch M3, switch M4 and D2 in one compact area. - Use immediate vias to connect the components (including the LT3791-1's SGND and PGND pins) to the ground plane. Use several large vias for each power component. - Use planes for V<sub>IN</sub> and V<sub>OUT</sub> to maintain good voltage filtering and to keep power losses low. - Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power components. Connect the copper areas to any DC net (V<sub>IN</sub> or PGND). - Separate the signal and power grounds. All small-signal components should return to the SGND pin at one point, which is then tied to the PGND pin close to the sources of switch M2 and switch M3. - Place switch M2 and switch M3 as close to the controller as possible, keeping the PGND, BG and SW traces short. - Keep the high dV/dT SW1, SW2, BST1, BST2, TG1 and TG2 nodes away from sensitive small-signal nodes. - The path formed by switch M1, switch M2, D1 and the C<sub>IN</sub> capacitor should have short leads and PC trace lengths. The path formed by switch M3, switch M4, D2 and the C<sub>OUT</sub> capacitor also should have short leads and PC trace lengths. - The output capacitor (-) terminals should be connected as close as possible to the (-) terminals of the input capacitor. - Connect the top driver bootstrap capacitor, C1, closely to the BST1 and SW1 pins. Connect the top driver bootstrap capacitor, C2, closely to the BST2 and SW2 pins. - Connect the input capacitors, C<sub>IN</sub>, and output capacitors, C<sub>OUT</sub>, closely to the power MOSFETs. These capacitors carry the MOSFET AC current in boost and buck operation. - Route SNSN and SNSP leads together with minimum PC trace spacing. Avoid sense lines pass through noisy areas, such as switch nodes. Ensure accurate current sensing with Kelvin connections at the SENSE resistor. - Connect the V<sub>C</sub> pin compensation network close to the IC, between V<sub>C</sub> and the signal ground pins. The capacitor helps to filter the effects of PCB noise and output voltage ripple voltage from the compensation loop. - Connect the INTV<sub>CC</sub> bypass capacitor, C<sub>VCC</sub>, close to the IC, between the INTV<sub>CC</sub> and the power ground pins. This capacitor carries the MOSFET drivers' current peaks. An additional 0.1µF ceramic capacitor placed immediately next to the INTV<sub>CC</sub> and PGND pins can help improve noise performance substantially. #### TYPICAL APPLICATIONS #### 98% Efficient 60W (12V 5A) Voltage Regulator Runs Down to 3V $V_{IN}$ #### **Efficiency vs Load Current** #### Maximum Output Current vs V<sub>IN</sub> #### PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LT3791-1#packaging for the most recent package drawings. #### FE Package 38-Lead Plastic TSSOP (4.4mm) (Reference LTC DWG # 05-08-1772 Rev C) Exposed Pad Variation AA - NOTE: - 1. CONTROLLING DIMENSION: MILLIMETERS 2. DIMENSIONS ARE IN $\underline{\text{MILLIMETERS}}$ - (INCHES) - 3. DRAWING NOT TO SCALE - 4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT - \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE ## **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|------------------------------------------------------|-------------| | Α | 12/13 | Clarified TG1, TG2, t <sub>OFF(MIN)</sub> parameters | 4 | | | | Clarified Typical Application schematic | 23, 26 | | В | 05/17 | Clarified last paragraph on the Description | 1 | | | | Clarified FB pin input bias current limits | 3 | | | | Clarified TG1, TG2, t <sub>OFF(MIN)</sub> limits | 4 | #### TYPICAL APPLICATION #### 2.5A Buck-Boost 36V SLA Battery Charger ### **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |-----------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | LT3791 | 60V, 4-Switch, Synchronous Buck-Boost LED Driver Controller | $V_{IN}\!\!:\!4.7V$ to 60V, $V_{OUT}$ Range: 1.2V to 60V, True Color PWM $^{T\!M}\!\!$ , Analog, $I_{SD}<1\mu A$ , TSSOP-38E Packages | | LTC®3780 | High Efficiency, Synchronous, 4-Switch Buck-Boost Controller | $V_{\text{IN}}\!\!:\!4\text{V}$ to 36V, $V_{\text{OUT}}$ Range: 0.8V to 30V, $I_{\text{SD}}\!<\!55\mu\text{A},$ SSOP-24, QFN-32 Packages | | LTC3789 | High Efficiency, Synchronous, 4-Switch Buck-Boost Controller | $V_{IN}\!\!:\!4V$ to 38V, $V_{OUT}$ Range: 0.8V to 38V, $I_{SD}$ $<$ 40µA, 4mm $\times$ 5mm QFN-28, SSOP-28 Packages | | LT3755/LT3755-1<br>LT3755-2 | High Side 60V, 1MHz LED Controller with True Color 3000:1 PWM Dimming | $V_{IN}\!\!:$ 4.5V to 40V, $V_{OUT}$ Range: 5V to 60V, 3000:1 True Color PWM, Analog, $I_{SD}$ < 1µA, 3mm $\times$ 3mm QFN-16, MSOP-16E Packages | | LT3756/LT3756-1<br>LT3756-2 | High Side 100V, 1MHz LED Controller with True Color 3000:1 PWM Dimming | $V_{IN}$ : 6V to 100V, $V_{OUT}$ Range: 5V to 100V, 3000:1 True Color PWM, Analog, $I_{SD}$ < 1 $\mu$ A, 3mm $\times$ 3mm QFN-16, MSOP-16E Packages | | LT3596 | 60V, 300mA Step-Down LED Driver | $V_{IN}$ : 6V to 60V, $V_{OUT}$ Range: 5V to 55V, 10000:1 True Color PWM, Analog, $I_{SD}$ < 1 $\mu$ A, 5mm $\times$ 8mm QFN-52 Package | | LT3743 | Synchronous Step-Down 20A LED Driver with Thee-State LED Current Control | $V_{IN}\!\!:\!5.5V$ to 36V, $V_{OUT}$ Range: 5.5V to 35V, 3000:1 True Color PWM, Analog, $I_{SD}$ < 1 $\mu$ A, 4mm $\times$ 5mm QFN-28, TSSOP-28E Packages |