

# 71 GHz to 76 GHz, E-Band I/Q Upconverter

# HMC8118

### FEATURES

Conversion loss: 11 dB typical Sideband rejection: 33 dBc typical Input power for 1 dB compression (P1dB): 14 dBm typical Input third-order intercept (IP3): 22 dBm typical Input second-order intercept (IP2): -5 dBm typical 6× local oscillator (LO) leakage at RFOUT: -27 dBm typical RF return loss: 6 dB typical LO return loss: 18 dB typical Die size: 3.601 mm × 1.609 mm × 0.05 mm

#### **APPLICATIONS**

E-band communication systems High capacity wireless backhaul Test and measurement

#### **GENERAL DESCRIPTION**

The HMC8118 is an integrated E-band gallium arsenide (GaAs) monolithic microwave integrated circuit (MMIC) in-phase/ quadrature (I/Q) upconverter chip that operates from 71 GHz to 76 GHz. The HMC8118 provides a small signal conversion loss of 11 dB with 33 dBc of sideband rejection across the frequency band. The device uses an image rejection mixer that is driven by a 6× LO multiplier. Differential I and Q mixer inputs are provided. The inputs can be driven with differential I and Q baseband waveforms for direct conversion applications. Alternatively, the inputs can be driven using an external 90° hybrid and two external 180° hybrids for single sideband applications. All data includes the effect of a 1 mil gold wire wedge bond on the intermediate frequency (IF) ports.



Figure 1.

#### Rev. A

#### Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# TABLE OF CONTENTS

| Features                                        |
|-------------------------------------------------|
| Applications1                                   |
| General Description1                            |
| Functional Block Diagram1                       |
| Revision History 2                              |
| Specifications                                  |
| Absolute Maximum Ratings 4                      |
| Thermal Resistance 4                            |
| ESD Caution 4                                   |
| Pin Configuration and Function Descriptions     |
| Interface Schematics                            |
| Typical Performance Characteristics             |
| Lower Sideband (LSB) Selected, IF = 1000 MHz7   |
| Return Loss Peformance9                         |
| Lower Sideband (LSB) Selected, IF = 500 MHz 10  |
| Lower Sideband (LSB) Selected, IF = 2000 MHz 12 |
| Upper Sideband (USB) Selected, IF = 500 MHz14   |

| Upper Sideband (USB) Selected, IF = 1000 MHz                    | 16 |
|-----------------------------------------------------------------|----|
| Upper Sideband (USB) Selected, IF = 2000 MHz                    | 18 |
| Spurious Performance, LSB                                       | 20 |
| Spurious Performance, USB                                       | 21 |
| Theory of Operation                                             | 22 |
| Applications Information                                        | 23 |
| Biasing Sequence                                                | 23 |
| Single SideBand Upconversion                                    | 23 |
| Assembly Diagram                                                | 25 |
| Mounting and Bonding Techniques for Millimeterwave GaA<br>MMICs |    |
| Handling Precautions                                            | 26 |
| Mounting                                                        | 26 |
| Wire Bonding                                                    | 26 |
| Outline Dimensions                                              | 27 |
| Ordering Guide                                                  | 27 |
|                                                                 |    |

### **REVISION HISTORY**

2/16—Revision A: Initial Version

### **SPECIFICATIONS**

 $T_{A} = 25^{\circ}C, IF = 1000 \text{ MHz}, V_{GMIX} = -1 \text{ V}, V_{DAMPx} = 4 \text{ V}, V_{DMULT} = 1.5 \text{ V}, LO = 2 \text{ dBm}, lower sideband (LSB) selected. Measurements the selected of the selecte$ performed as an upconverter with external 90° and 180° hybrids at the IF ports, unless otherwise noted.

| Table 1.                                |                           |       |     |       |      |
|-----------------------------------------|---------------------------|-------|-----|-------|------|
| Parameter                               | Test Conditions/Comments  | Min   | Тур | Мах   | Unit |
| OPERATING CONDITIONS                    |                           |       |     |       |      |
| RF Frequency Range                      |                           | 71    |     | 76    | GHz  |
| LO Frequency Range                      |                           | 11.83 |     | 14.33 | GHz  |
| IF Frequency Range                      |                           | 0     |     | 10    | GHz  |
| LO Drive Range                          |                           | 2     |     | 8     | dBm  |
| PERFORMANCE                             |                           |       |     |       |      |
| Conversion Loss                         |                           |       | 11  | 13    | dB   |
| Sideband Rejection                      |                           |       | 33  |       | dBc  |
| Input Power for 1 dB Compression (P1dB) |                           |       | 14  |       | dBm  |
| Input Third-Order Intercept (IP3)       |                           |       | 22  |       | dBm  |
| Input Second-Order Intercept (IP2)      |                           |       | -5  |       | dBm  |
| 6× LO Leakage at RFOUT                  |                           |       | -27 | -19   | dBm  |
| RF Return Loss                          | Direct probing to RF port |       | 6   |       | dB   |
| LO Return Loss                          |                           |       | 18  |       | dB   |
| IF Return Loss                          |                           |       | 25  |       | dB   |
| POWER SUPPLY                            |                           |       |     |       |      |
| Supply Current                          |                           |       |     |       |      |
| IDAMP <sup>1</sup>                      |                           |       | 175 |       | mA   |
| IDMULT <sup>2</sup>                     | Under LO drive            |       | 80  |       | mA   |

<sup>1</sup> Adjust  $V_{GAMP}$  from -2 V to 0 V to achieve the total quiescent current,  $I_{DAMP} = I_{DAMP1} + I_{DAMP2} = 175$  mA. <sup>2</sup> Adjust  $V_{GX2}$  and  $V_{GX3}$  from -2 V to 0 V to achieve the quiescent current,  $I_{DMULT} = 1$  mA to 2 mA. Refer to the Applications Information section for more information.

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 2.

| Parameter                                                                                    | Rating          |
|----------------------------------------------------------------------------------------------|-----------------|
| Drain Bias Voltage                                                                           |                 |
| VDAMP1, VDAMP2                                                                               | 4.5 V           |
| Vdmult                                                                                       | 3 V             |
| Gate Bias Voltage                                                                            |                 |
| Vgamp                                                                                        | -3 V to 0 V     |
| V <sub>GX2</sub> , V <sub>GX3</sub>                                                          | -3 V to 0 V     |
| V <sub>GMIX</sub>                                                                            | -3 V to 0 V     |
| LO Input Power                                                                               | 10 dBm          |
| Maximum Junction Temperature<br>(to Maintain 1 Million Hours Mean<br>Time to Failure (MTTF)) | 175℃            |
| Storage Temperature Range                                                                    | –65°C to +150°C |
| Operating Temperature Range                                                                  | –55°C to +85°C  |
| ESD Sensitivity (Human Body Model)                                                           | 100 V (Class 0) |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

#### **Table 3. Thermal Resistance**

| Package Type           | θ <sub>JC</sub> <sup>1</sup> | Unit |
|------------------------|------------------------------|------|
| 24-Pad Bare Die [CHIP] | 73.7                         | °C/W |

<sup>1</sup> Based on ABLEBOND<sup>®</sup> 84-1LMIT as die attach epoxy with thermal conductivity of 3.6 W/mK.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



#### Figure 2. Pad Configuration

#### Table 4. Pad Function Descriptions

| Pad No.                                       | Mnemonic                                   | Description                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2                                          | IFQP, IFQN                                 | Positive and Negative IF Q Inputs. These pads are dc-coupled. When operation to dc is not required, block these pads externally using a series capacitor with a value chosen to pass the necessary frequency range. For operation to dc, these pads must not source or sink more than 3 mA of current or die malfunction and die failure may result (see Figure 3). |
| 3, 4                                          | IFIN, IFIP                                 | Negative and Positive IF I Inputs. These pads are dc-coupled. When operation to dc is not required, block these pads externally using a series capacitor with a value chosen to pass the necessary frequency range. For operation to dc, these pads must not source or sink more than 3 mA of current or die malfunction and die failure may result (see Figure 3). |
| 5, 7, 9, 11, 13,<br>15, 17, 19, 21,<br>22, 24 | GND                                        | Ground Connect (See Figure 4).                                                                                                                                                                                                                                                                                                                                      |
| 6                                             | V <sub>GMIX</sub>                          | Gate Voltage for the FET Mixer (See Figure 5).                                                                                                                                                                                                                                                                                                                      |
| 8, 12                                         | V <sub>DAMP2</sub> ,<br>V <sub>DAMP1</sub> | Power Supply Voltage for the First and the Second Stage LO Amplifier (See Figure 5).                                                                                                                                                                                                                                                                                |
| 10                                            | VGAMP                                      | Gate Voltage for the First and the Second Stage LO Amplifier (See Figure 5).                                                                                                                                                                                                                                                                                        |
| 14                                            | VDMULT                                     | Power Supply Voltage for the Multiplier (See Figure 5).                                                                                                                                                                                                                                                                                                             |
| 16, 18                                        | V <sub>GX3</sub> , V <sub>GX2</sub>        | Gate Voltage for the Multiplier (See Figure 5).                                                                                                                                                                                                                                                                                                                     |
| 20                                            | LOIN                                       | Local Oscillator Input. This pad is dc-coupled and matched to 50 $\Omega$ (see Figure 6).                                                                                                                                                                                                                                                                           |
| 23                                            | RFOUT                                      | RF Output. This pad is ac-coupled and matched to 50 $\Omega$ (see Figure 7).                                                                                                                                                                                                                                                                                        |
| Die Bottom                                    | GND                                        | Ground. The die bottom must be connected to RF/dc ground (see Figure 4).                                                                                                                                                                                                                                                                                            |

#### **INTERFACE SCHEMATICS**





Figure 5. VGMIX, VDAMP1, VDAMP2, VDMULT, VGAMP, VGX2, VGX3 Interface

# **TYPICAL PERFORMANCE CHARACTERISTICS**

### LOWER SIDEBAND (LSB) SELECTED, IF = 1000 MHz



Figure 8. Conversion Gain vs. RF Frequency at Various Temperatures, IFIN = -8 dBm, LO = 2 dBm, IF = 1000 MHz, LSB



Figure 9. Sideband Rejection vs. RF Frequency at Various Temperatures, IFIN = -8 dBm, LO = 2 dBm, IF = 1000 MHz, LSB



Figure 10. Input IP3 vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 1000 MHz, LSB



Figure 11. Conversion Gain vs. RF Frequency at Various LO Powers, IFIN = -8 dBm, IF = 1000 MHz, LSB



Figure 12. Sideband Rejection vs. RF Frequency at Various LO Powers, IFIN = -8 dBm, IF = 1000 MHz, LSB



3095-01 76.0







Figure 15.6×LO Leakage at RFOUT vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 1000 MHz, LSB





71.0 71.5 72.0 72.5 73.0 73.5 74.0 74.5 75.0 75.5

**RF FREQUENCY (GHz)** 

Figure 18.6×LO Leakage at RFOUT vs. RF Frequency at Various LO Powers,

IFIN = 5 dBm, IF = 1000 MHz, LSB

-30

-35

-40

45

#### **RETURN LOSS PEFORMANCE**



Figure 19. LO Port Return Loss vs. LO Frequency at Various Temperatures,  $LO = 2 \ dBm$ 



Figure 20. RF Port Return Loss vs. RF Frequency at Various Temperatures, RFIN =  $-10 \, dBm$ , LO =  $2 \, dBm$  at LO =  $12 \, GHz$ 



Figure 21. IF Port Return Loss vs. IF Frequency,  $LO = 2 \, dBm \, at \, LO = 12 \, GHz$ 



Figure 22. LO Port Return Loss vs. LO Frequency at Various LO Powers



Figure 23. RF Port Return Loss vs. RF Frequency at Various LO Powers, RFIN = -10 dBm, LO = 12 GHz

#### LOWER SIDEBAND (LSB) SELECTED, IF = 500 MHz



Figure 24. Conversion Gain vs. RF Frequency at Various Temperatures,  $IFIN = -8 \, dBm, LO = 2 \, dBm, IF = 500 \, MHz, LSB$ 



Figure 25. Sideband Rejection vs. RF Frequency at Various Temperatures, IFIN = -8 dBm, LO = 2 dBm, IF = 500 MHz, LSB







Figure 27. Conversion Gain vs. RF Frequency at Various LO Powers,  $IFIN = -8 \, dBm$ ,  $IF = 500 \, MHz$ , LSB



Figure 28. Sideband Rejection vs. RF Frequency at Various LO Powers,  $IFIN = -8 \, dBm$ ,  $IF = 500 \, MHz$ , LSB



Figure 29. Input IP3 vs. RF Frequency at Various LO Powers, IFIN = 5 dBm, IF = 500 MHz, LSB

6

2

0



T<sub>A</sub> = +25°C T<sub>A</sub> = +85°C

 $T_A = -55^{\circ}C$ 

71.0 71.5 72.0 72.5 73.0 73.5 74.0 74.5 75.0 75.5 76.0 RF FREQUENCY (GHz) Figure 32. Input P1dB vs. RF Frequency at Various Temperatures, LO = 2 dBm, IF = 500 MHz, LSB

3095-032

#### LOWER SIDEBAND (LSB) SELECTED, IF = 2000 MHz



Figure 35. Conversion Gain vs. RF Frequency at Various Temperatures, IFIN = -8 dBm, LO = 2 dBm, IF = 2000 MHz, LSB



Figure 36. Sideband Rejection vs. RF Frequency at Various Temperatures, IFIN = -8 dBm, LO = 2 dBm, IF = 2000 MHz, LSB



Figure 37. Input IP3 vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 2000 MHz, LSB



Figure 38. Conversion Gain vs. RF Frequency at Various LO Powers, IFIN = -8 dBm, IF = 2000 MHz, LSB



Figure 39. Sideband Rejection vs. RF Frequency at Various LO Powers, IFIN = -8 dBm, IF = 2000 MHz, LSB



Figure 40. Input IP3 vs. RF Frequency at Various LO Powers, IFIN = 5 dBm, IF = 2000 MHz, LSB



Figure 41. Input IP2 vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 2000 MHz, LSB



Figure 42. 6× LO Leakage at RFOUT vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 2000 MHz, LSB



Figure 43. Input P1dB vs. RF Frequency at Various Temperatures, LO = 2 dBm, IF = 2000 MHz, LSB





Figure 45. 6× LO Leakage at RFOUT vs. RF Frequency at Various LO Powers, IFIN = 5 dBm, IF = 2000 MHz, LSB

### HMC8118

### UPPER SIDEBAND (USB) SELECTED, IF = 500 MHz



Figure 46. Conversion Gain vs. RF Frequency at Various Temperatures, IFIN = -8 dBm, LO = 2 dBm, IF = 500 MHz, USB



Figure 47. Sideband Rejection vs. RF Frequency at Various Temperatures, IFIN = -8 dBm, LO = 2 dBm, IF = 500 MHz, USB







Figure 49. Conversion Gain vs. RF Frequency at Various LO Powers, IFIN = -8 dBm, IF = 500 MHz, USB



Figure 50. Sideband Rejection vs. RF Frequency at Various LO Powers, IFIN = -8 dBm, IF = 500 MHz, USB



Figure 51. Input IP3 vs. RF Frequency at Various LO Powers, IFIN = 5 dBm, IF = 500 MHz, USB



Figure 52. Input IP2 vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 500 MHz, USB



Figure 53. 6× LO Leakage at RFOUT vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 500 MHz, USB



Figure 54. Input P1dB vs. RF Frequency at Various Temperature LO = 2 dBm, IF = 500 MHz, USB



IFIN = 5 dBm, IF = 500 MHz, USB



Figure 56. 6× LO Leakage at RFOUT vs. RF Frequency at Various LO Powers, IFIN = 5 dBm, IF = 500 MHz, USB

### HMC8118

### UPPER SIDEBAND (USB) SELECTED, IF = 1000 MHz



Figure 57. Conversion Gain vs. RF Frequency at Various Temperatures, IFIN = -8 dBm, LO = 2 dBm, IF = 1000 MHz, USB



Figure 58. Sideband Rejection vs. RF Frequency at Various Temperatures, IFIN = -8 dBm, LO = 2 dBm, IF = 1000 MHz, USB



Figure 59. Input IP3 vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 1000 MHz, USB



Figure 60. Conversion Gain vs. RF Frequency at Various LO Powers, IFIN = -8 dBm, IF = 1000 MHz, USB



Figure 61. Sideband Rejection vs. RF Frequency at Various LO Powers, IFIN = -8 dBm, IF = 1000 MHz, USB



Figure 62. Input IP3 vs. RF Frequency at Various LO Powers, IFIN = 5 dBm, IF = 1000 MHz, USB

13095-067

3095-06





### UPPER SIDEBAND (USB) SELECTED, IF = 2000 MHz







Figure 69. Sideband Rejection vs. RF Frequency at Various Temperatures,  $IFIN = -8 \, dBm, LO = 2 \, dBm, IF = 2000 \, MHz, USB$ 







Figure 71. Conversion Gain vs. RF Frequency at Various LO Powers,  $IFIN = -8 \, dBm$ ,  $IF = 2000 \, MHz$ , USB



Figure 72. Sideband Rejection vs. RF Frequency at Various LO Powers, IFIN = -8 dBm, IF = 2000 MHz, USB



IFIN = 5 dBm, IF = 2000 MHz, USB



Figure 74. Input IP2 vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 2000 MHz, USB



Figure 75.6× LO Leakage at RFOUT vs. RF Frequency at Various Temperatures, IFIN = 5 dBm, LO = 2 dBm, IF = 2000 MHz, USB







Figure 78. 6× LO Leakage at RFOUT vs. RF Frequency at Various LO Powers, IFIN = 5 dBm, IF = 2000 MHz, USB

### HMC8118

### SPURIOUS PERFORMANCE, LSB

 $T_{\rm A}$  = 25°C,  $V_{\rm GMIX}$  = -1 V,  $V_{\rm DAMPx}$  = 4 V,  $V_{\rm DMULT}$  = 1.5 V, LO = 2 dBm.

Mixer spurious products are measured in dBc from the RF output power level. Spur values are (M  $\times$  IF) – (N  $\times$  LO). N/A means not applicable.

#### $M \times N$ Spurious Outputs, RF = 72 GHz

IF = 500 MHz at IFIN = -5 dBm, LO frequency = 12.083 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 12.4 |  |  |
|      | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |
| M×IF | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 34.4 |  |  |
|      | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 57.5 |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 67.5 |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 66.9 |  |  |

IF = 1000 MHz at IFIN = -5 dBm, LO frequency = 12.166 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 12.2 |  |  |
|      | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |
| M×IF | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 36.1 |  |  |
|      | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 60.4 |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 69.2 |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 67.7 |  |  |

IF = 2000 MHz at IFIN = -5 dBm, LO frequency = 12.333 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 12.5 |  |  |
|      | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |
| M×IF | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 43.4 |  |  |
|      | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 62.5 |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 67.2 |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 65.7 |  |  |

#### $M \times N$ Spurious Output, RF = 75 GHz

IF = 500 MHz at IFIN = -5 dBm, LO frequency = 12.583 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 14.4 |  |  |  |
|      | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |  |
| M×IF | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 36.5 |  |  |  |
|      | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 66.3 |  |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 65.4 |  |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 65.7 |  |  |  |

IF = 1000 MHz at IFIN = -5 dBm, LO frequency = 12.666 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 13.5 |  |  |
|      | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |
| M×IF | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 39.3 |  |  |
|      | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 65.5 |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 66.5 |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 65.9 |  |  |

IF = 2000 MHz at IFIN = -5 dBm, LO frequency = 12.833 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 15.9 |  |  |
|      | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |
| M×IF | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 63   |  |  |
|      | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 65.3 |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 67.5 |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 65.5 |  |  |

#### SPURIOUS PERFORMANCE, USB

 $\mathrm{T_{A}=25^{o}C},\,\mathrm{V_{GMIX}=-1}$  V,  $\mathrm{V_{DAMPx}=4}$  V,  $\mathrm{V_{DMULT}=1.5}$  V,  $\mathrm{LO=2}$  dBm.

Mixer spurious products are measured in dBc from the RF output power level. Spur values are  $(M \times IF) + (N \times LO)$ . N/A means not applicable.

#### $M \times N$ Spurious Outputs, RF = 72 GHz

IF = 500 MHz at IFIN = -5 dBm, LO frequency = 11.916 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 16.9 |  |  |
| M×IF | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |
|      | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 38.8 |  |  |
|      | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 56   |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 65.3 |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 67.3 |  |  |

IF = 1000 MHz at IFIN = -5 dBm, LO frequency = 11.833 GHz at LOIN = 2 dBm.

|          |   |     | N×LO |     |     |     |     |      |  |  |
|----------|---|-----|------|-----|-----|-----|-----|------|--|--|
|          |   | 0   | 1    | 2   | 3   | 4   | 5   | 6    |  |  |
|          | 0 | N/A | N/A  | N/A | N/A | N/A | N/A | 15.9 |  |  |
|          | 1 | N/A | N/A  | N/A | N/A | N/A | N/A | 0.00 |  |  |
| M×IF     | 2 | N/A | N/A  | N/A | N/A | N/A | N/A | 49.4 |  |  |
| 1WI × IF | 3 | N/A | N/A  | N/A | N/A | N/A | N/A | 54.3 |  |  |
|          | 4 | N/A | N/A  | N/A | N/A | N/A | N/A | 65.1 |  |  |
|          | 5 | N/A | N/A  | N/A | N/A | N/A | N/A | 65.8 |  |  |

IF = 2000 MHz at IFIN = -5 dBm, LO frequency = 11.666 GHz at LOIN = 2 dBm.

|          |   |     | N × LO |     |     |     |     |      |  |  |
|----------|---|-----|--------|-----|-----|-----|-----|------|--|--|
|          |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |
|          | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 15.2 |  |  |
|          | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |
| M × IF   | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 46   |  |  |
| 1WI × IF | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 50.1 |  |  |
|          | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 57   |  |  |
|          | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 56.7 |  |  |

#### $M \times N$ Spurious Outputs, RF = 75 GHz

IF = 500 MHz at IFIN = -5 dBm, LO frequency = 12.416 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 15.7 |  |  |
|      | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |
|      | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 40.1 |  |  |
| M×IF | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 54.4 |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 64   |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 65.5 |  |  |

IF = 1000 MHz at IFIN = -5 dBm, LO frequency = 12.333 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 15.8 |  |  |  |
|      | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |  |
|      | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 43.4 |  |  |  |
| M×IF | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 62.5 |  |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 57.7 |  |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 58.9 |  |  |  |

IF = 2000 MHz at IFIN = -5 dBm, LO frequency = 12.166 GHz at LOIN = 2 dBm.

|      |   |     | N × LO |     |     |     |     |      |  |  |
|------|---|-----|--------|-----|-----|-----|-----|------|--|--|
|      |   | 0   | 1      | 2   | 3   | 4   | 5   | 6    |  |  |
|      | 0 | N/A | N/A    | N/A | N/A | N/A | N/A | 14.4 |  |  |
|      | 1 | N/A | N/A    | N/A | N/A | N/A | N/A | 0.00 |  |  |
|      | 2 | N/A | N/A    | N/A | N/A | N/A | N/A | 47.9 |  |  |
| M×IF | 3 | N/A | N/A    | N/A | N/A | N/A | N/A | 55.6 |  |  |
|      | 4 | N/A | N/A    | N/A | N/A | N/A | N/A | 56.7 |  |  |
|      | 5 | N/A | N/A    | N/A | N/A | N/A | N/A | 58.6 |  |  |

# **THEORY OF OPERATION**

The HMC8118 is a GaAs I/Q upconverter with an integrated LO buffer and 6× multiplier. See Figure 79 for a functional block diagram of the circuit architecture. The 6× multiplier allows the use of a lower frequency range LO input signal, typically between 11.83 GHz and 14.33 GHz. The 6× multiplier is implemented using a cascade of 3× and 2× multipliers. LO buffer amplifiers are included on chip to allow a typical LO drive level of only 2 dBm for full performance. The LO path feeds a quadrature splitter followed by on-chip baluns that drive the I and Q mixer cores. The mixer cores comprise singly balanced passive mixers. The RF outputs of the I and Q mixers are then summed through an on-chip Wilkinson power combiner and reactively matched to provide a single-ended 50  $\Omega$  output signal at the RFOUT pad.



### APPLICATIONS INFORMATION BIASING SEQUENCE

The HMC8118 uses several amplifier and multiplier stages in the LO signal path. The active stages all use depletion mode pseudomorphic high electron mobility transistors (pHEMTs). To ensure transistor damage does not occur, use the following power-up bias sequence:

- 1. Apply a –2 V bias to  $V_{\text{GAMP}}, V_{\text{GX2}}, and V_{\text{GX3}}.$
- 2. Apply a -1~V bias to  $V_{\text{GMIX}}$
- 3. Apply 4 V to VDAMP1 and VDAMP2, and apply 1.5 V to VDMULT.
- 4. Adjust  $V_{GAMP}$  between -2 V and 0 V to achieve a total amplifier drain current ( $I_{DAMP1} + I_{DAMP2}$ ) of 175 mA.
- 5. Apply a LO input signal and adjust  $V_{GX2}$  and  $V_{GX3}$  between  $-2\ V$  and 0 V to achieve 80 mA of drain current on  $V_{DMULT}.$

To power down the HMC8118, follow the reverse procedure.

For additional guidance on general bias sequencing, see the *MMIC Amplifier Biasing Procedure* application note.

### SINGLE SIDEBAND UPCONVERSION

A typical single sideband upconversion circuit is shown in Figure 80. For single sideband upconversions, an external 90° hybrid splits the IF signal into quadrature terms. Then 180° hybrids or baluns transfer differential signals to the I and Q input pairs. Use an optional bias tee network to allow the application of small dc offsets on the IFIP, IFIN, IFQP, and IFQN input pads. By applying dc offsets to the I/Q mixer cores, the  $6 \times$  LO to RF leakage can be somewhat improved. However, it is important to current limit the applied dc bias to avoid sourcing or sinking more than  $\pm 3$  mA of bias current. Depending on the bias sources used, it may be prudent to add series resistance to ensure the applied bias current does not exceed  $\pm 3$  mA. For applications not requiring enhanced LO suppression, omit the bias tee and then dc couple the I/Q inputs to the 180° hybrids.



Figure 80. Single Sideband Upconversion Configuration with Optional DC Bias Tee Network for Enhanced LO Suppression

#### Zero IF Direct Conversion

A zero IF direct conversion application circuit is shown in Figure 81. An optional bias tee network is included for applications requiring additional LO suppression correction. When omitting the bias tee configuration, it is still important to ac couple the IFIP, IFIN, IFQP, and IFQN pads to the DAC outputs. Most DACs are designed to operate with a commonmode voltage that is above ground. The HMC8118 I/Q inputs are ground referenced and ac coupling to a differential signal source with a common-mode output voltage other than 0 V may cause degraded RF performance and possible device damage from electrical overstress.



Figure 81. Zero IF Direct Conversion Application Circuit with Optional Bias Tee Network for Enhanced LO Suppression

### **ASSEMBLY DIAGRAM**



Figure 82. Assembly Diagram

# MOUNTING AND BONDING TECHNIQUES FOR MILLIMETERWAVE GaAs MMICS

Attach the die directly to the ground plane eutectically or with conductive epoxy.

To bring RF to and from the chip, use 50  $\Omega$  microstrip transmission lines on 0.127 mm (5 mil) thick alumina thin film substrates (see Figure 83).



Figure 83. Routing RF Signals

To minimize bond wire length, place microstrip substrates as close to the die as possible. Typical die to substrate spacing is 0.076 mm to 0.152 mm (3 mil to 6 mil).

### HANDLING PRECAUTIONS

To avoid permanent damage, adhere to the following storage, cleanliness, static sensitivity, transients, and general handling precautions.

#### Storage

All bare die ship in either waffle or gel-based ESD protective containers, sealed in an ESD protective bag. After opening the sealed ESD protective bag, all die must be stored in a dry nitrogen environment.

#### Cleanliness

Handle the chips in a clean environment. Never use liquid cleaning systems to clean the chip.

#### **Static Sensitivity**

Follow ESD precautions to protect against ESD strikes >±100 V.

#### Transients

Suppress instrument and bias supply transients while bias is applied. To minimize inductive pickup, use shielded signal and bias cables.

### General Handling

Handle the chip on the edges only using a vacuum collet or with a sharp pair of bent tweezers. Because the surface of the chip has fragile air bridges, never touch the surface of the chip with a vacuum collet, tweezers, or fingers.

### MOUNTING

The chip is back metallized and can be die mounted with gold/tin (AuSn) eutectic preforms or with electrically conductive epoxy. The mounting surface must be clean and flat.

#### Eutectic Die Attach

It is best to use an 80%/20% gold/tin preform with a work surface temperature of 255°C and a tool temperature of 265°C. When hot 90%/10% nitrogen/hydrogen gas is applied, maintain tool tip temperature at 290°C. Do not expose the chip to a temperature greater than 320°C for more than 20 sec. No more than 3 sec of scrubbing is required for attachment.

### Epoxy Die Attach

ABLEBOND 84-1LMIT is recommended for die attachment. Apply a minimum amount of epoxy to the mounting surface so that a thin epoxy fillet is observed around the perimeter of the chip after placing it into position. Cure the epoxy per the schedule provided by the manufacturer.

### WIRE BONDING

RF bonds made with 0.003 in.  $\times$  0.0005 in. gold ribbon are recommended for the RF port, and wedge bonds with 0.025 mm (1 mil) diameter gold wire are recommended for the IF and LO ports. These bonds must be thermosonically bonded with a force of 40 g to 60 g. DC bonds of 0.001 in. (0.025 mm) diameter, thermosonically bonded, are recommended. Create ball bonds with a force of 40 g to 50 g and wedge bonds with a force of 18 g to 22 g. Create all bonds with a nominal stage temperature of 150°C. Apply a minimum amount of ultrasonic energy to achieve reliable bonds. Keep all bonds as short as possible, less than 12 mil (0.31 mm).

# **OUTLINE DIMENSIONS**



#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description    | Package Option <sup>2</sup> |
|--------------------|-------------------|------------------------|-----------------------------|
| HMC8118            | –55°C to +85°C    | 24-Pad Bare Die [CHIP] | C-24-3                      |
| HMC8118-SX         | –55°C to +85°C    | 24-Pad Bare Die [CHIP] | C-24-3                      |

<sup>1</sup> The HMC8118-SX is two pairs of the die in a gel pack for the sample orders.

<sup>2</sup> This is a waffle pack option; contact Analog Devices, Inc., for additional packaging options.

©2016 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D13095-0-2/16(A)



www.analog.com

Rev. A | Page 27 of 27