

Data sheet acquired from Harris Semiconductor SCHS060C - Revised September 2003

## CMOS Dual 2-Wide 2-Input AND-OR-INVERT Gate

High-Voltage Types (20-Volt Rating)

■ CD4085 contains a pair of AND-OR-INVERT gates, each consisting of two 2-input AND gates driving a 3-input NOR gate. Individual inhibit controls are provided for both A-O-I gates.

The CD4085B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes).

MAXIMUM RATINGS, Absolute-Maximum Values:

#### Features:

- Medium-speed operation tpHL = 90 ns; tp\_H = 125 ns (typ.) at 10 V
- Individual inhibit controls
- Standardized symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full packagetemperature range; 100 nA at 18 V and 25°C
- Noise margin (over full packagetemperature range):

1 V at V<sub>DD</sub> = 5 V 2 V at V<sub>DD</sub> = 10 V 2.5 V at V<sub>DD</sub> = 15 V ■ 5-V, 10-V, and 15-V parametric ratings

- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"



CD4085B Types



Fig. 1 — Typical voltage and current transfer characteristics.



Fig. 2 — Min. and max. voltage transfer characteristics.



Fig. 3 — Typical power dissipation vs. frequency.

DC SUPPLY-VOLTAGE RANGE, (VDD) Voltages referenced to VSS Terminal) .....-0.5V to +20V INPUT VOLTAGE RANGE, ALL INPUTS ...... -0.5V to V<sub>DD</sub> +0.5V DC INPUT CURRENT, ANY ONE INPUT ......±10mA POWER DISSIPATION PER PACKAGE (PD): DEVICE DISSIPATION PER OUTPUT TRANSISTOR OPERATING-TEMPERATURE RANGE (TA).....-55°C to +125°C STORAGE TEMPERATURE RANGE (T<sub>81g</sub>).....-65°C to +150°C LEAD TEMPERATURE (DURING SOLDERING):

#### RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                             | LIA  | UNITS |     |
|--------------------------------------------|------|-------|-----|
|                                            | Min. | Max.  |     |
| Supply-Voltage Range (For TA=Full Package- |      |       | . v |
| Temperature Range)                         | 3 "  | 18    |     |



## CD4085B Types

#### **STATIC ELECTRICAL CHARACTERISTICS**

|                      |            |      |          |            |         |        | *      |        |                   | 10 3 |          |
|----------------------|------------|------|----------|------------|---------|--------|--------|--------|-------------------|------|----------|
| CHARAC-              | CONDITIONS |      |          | LIMI       | TS AT I | NDICAT | ED TEI | MPERA' | UNITS             |      |          |
| TERISTIC             | vo         | VIN  | $V_{DD}$ |            |         |        |        | +25    |                   |      |          |
|                      | (V)        | (V)  | (V)      | <b>–55</b> | -40     | +85    | +125   | Min.   | Тур.              | Max. |          |
| Quiescent            |            | 0,5  | 5        | 1          | 1       | 30     | 30     | 1      | 0.02              | 1    |          |
| Device               |            | 0,10 | 10       | 2          | 2       | 60     | 60     |        | 0.02              | 2    | μА       |
| Current              | _          | 0,15 | 15       | 4          | 4       | 120    | 120    |        | 0.02              | 4    | μ        |
| IDD Max.             |            | 0,20 | 20       | 20         | 20      | 600    | 600    | -      | 0.04              | 20   |          |
| Output Low           |            |      |          |            | 7 E     | * · ·  |        |        |                   | 7    |          |
| (Sink)               | 0.4        | 0,5  | 5        | 0.64       | 0.61    | 0.42   | 0.36   | 0.51   | 1                 |      |          |
| Current,             | 0.5        | 0,10 | 10       | 1.6        | 1.5     | 1.1    | 0.9    | 1.3    | 2.6               | -    |          |
| IOL Min.             | 1.5        | 0,15 | 15       | 4.2        | 4       | 2.8    | 2.4    | 3.4    | 6.8               | _    | mΑ       |
| Output High          | 4.6        | 0,5  | 5        | -0.64      | -0.61   | -0.42  | -0.36  | -0.51  | -1                |      |          |
| (Source)             | 2.5        | 0,5  | 5        | _2         | -1.8    | -1.3   | -1.15  | -1.6   | -3.2              |      |          |
| Current,             | 9.5        | 0,10 | 10       | -1.6       | -1.5    | -1.1   | -0.9   | -1.3   | -2.6              | _    |          |
| I <sub>OH</sub> Min. | 13.5       | 0,15 | 15       | -4.2       | -4      | -2.8   | -2.4   | -3.4   | -6.8              | _    |          |
| Output Volt-         |            |      |          |            |         |        |        |        |                   |      |          |
| age:                 | _          | 0,5  | 5        |            | 0.0     | _      |        |        | 0                 | 0.05 |          |
| Low-Level,           |            | 0,10 | 10       |            | 0.0     |        |        |        | 0                 | 0.05 |          |
| VOL Max.             | _          | 0,15 | 15       |            | 0.0     | 05     |        | _      | 0                 | 0.05 | v        |
| Output Volt-         |            |      |          |            |         |        |        |        |                   |      | <b>,</b> |
| age:                 | -          | 0,5  | 5        |            | 4.9     | 95     |        | 4.95   | 5                 | -    |          |
| High Level,          | _          | 0,10 | 10       |            | 9.9     | 95     |        | 9.95   | 10                | _    |          |
| VOH Min.             | _          | 0,15 | 15       |            | 14.     | 95     |        | 14.95  | 15                | -    |          |
| Input Low            | 0.5,4.5    | _    | 5.       |            | 1.      | 5      |        | _      |                   | 1.5  |          |
| Voltage,             | 1,9        |      | 10       |            | 3       | 3      |        | _      | -                 | 3    |          |
| VIL Max.             | 1.5,13.5   | -    | 15       | 4          |         |        | _      | _      | 4                 | v    |          |
| Input High           | 0.5,4.5    | _    | 5        | 3.5        |         |        | 3.5    | _      |                   | v    |          |
| Voltage,             | 1,9        | _    | 10       | 7          |         |        |        | 7      | -                 |      |          |
| V <sub>IH</sub> Min. | 1.5,13.5   | -    | 15       | 11         |         |        | 11     | _      | _                 |      |          |
| Input                |            |      |          |            |         |        |        |        | -                 |      |          |
| Current,             | -          | 0,18 | 18       | ±0.1       | ±0.1    | ±1     | ±1     | -      | ±10 <sup>-5</sup> | ±0.1 | μΑ       |
| I <sub>IN</sub> Max. |            |      |          |            |         |        |        |        |                   |      |          |



Fig. 4 - Typical data high-to-low level propagation delay time vs. load capacitance.



Fig. 5 — Typical data low-to-high level propagation delay time vs. load capacitance.



Fig. 6 — Typical data propagation delay time vs. supply voltage.

### CD4085B Types

# DYNAMIC ELECTRICAL CHARACTERISTICS at T $_A$ = 25°C; Input $t_{\rm f}$ , $t_{\rm f}$ = 20 ns, C $_L$ = 50 pF, R $_L$ = 200 K $\Omega$

|                                                      |                  | CONDITIONS      |      | LIMITS |       |  |
|------------------------------------------------------|------------------|-----------------|------|--------|-------|--|
| CHARACTERISTIC                                       |                  | V <sub>DD</sub> | Тур. | Max.   | UNITS |  |
| Proposition Dalay Time (Data)                        |                  | 5               | 225  | 450    |       |  |
| Propagation Delay Time (Data):<br>High-to-Low Level, | t <sub>PHL</sub> | 10              | 90   | 180    | ns    |  |
|                                                      | PHL              | 15              | 65   | 130    | 1     |  |
|                                                      |                  | 5               | 310  | 620    | ns    |  |
| Low-to-High Level,                                   | <sup>t</sup> PLH | 10              | 125  | 250    |       |  |
|                                                      |                  | 15              | 90   | 180    |       |  |
| Propagation Delay Time (Inhibit High-to-Low Level,   |                  | 5               | 150  | 300    |       |  |
|                                                      | tPHL             | 10              | 60   | 120    | ns    |  |
| 7.1g. 10 2511 2010.,                                 |                  | 15              | 40   | 80     | 1     |  |
|                                                      |                  | 5               | 250  | 500    |       |  |
| Low-to-High Level,                                   | <sup>t</sup> PLH | 10              | 100  | 200    | ns    |  |
|                                                      |                  | 15              | 70   | 140    | ]     |  |
|                                                      |                  | 5               | 100  | 200    |       |  |
| Transition Time,                                     | tTHL, tTLH       | 10              | 50   | 100    | ns    |  |
|                                                      |                  | 15              | 40   | 80     | 7     |  |
| Input Capacitance,                                   | CIN              | Any Input       | 5    | 7.5    | pF    |  |



Fig. 7 — Typical output low (sink) current characteristics.



Fig. 8 – Minimum output low (sink) current characteristics.



Fig. 9 - Typical transition time vs. load capacitance.



Fig. 10 — Typical output high (source) current characteristics.



Fig. 11 — Minimum output high (source) current characteristics.



Fig. 12 - Quiescent device current test circuit.



Fig. 13 - Input voltage test circuit.



Fig. 14 - Input current test circuit.

## CD4085B Types



Fig. 15 - CD4085'schematic diagram.



Dimensions and Pad Layout for CD40858H.





4-Feb-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|----|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CD4085BE         | ACTIVE     | PDIP         | N                  | 14 | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4085BE                | Samples |
| CD4085BF         | ACTIVE     | CDIP         | J                  | 14 | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4085BF                | Samples |
| CD4085BF3A       | ACTIVE     | CDIP         | J                  | 14 | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4085BF3A              | Samples |
| CD4085BM         | ACTIVE     | SOIC         | D                  | 14 | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4085BM                | Samples |
| CD4085BPWR       | ACTIVE     | TSSOP        | PW                 | 14 | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM085B                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



### **PACKAGE OPTION ADDENDUM**

4-Feb-2021

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4085B, CD4085B-MIL:

Catalog: CD4085B

Military: CD4085B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device     |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` ' | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|------------|-------|--------------------|----|------|--------------------------|--------------------------|-----|------------|------------|------------|-----------|------------------|
| ı | CD4085BPWR | TSSOP | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9 | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4085BPWR | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

#### **TUBE**



\*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4085BE | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4085BE | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4085BM | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
  Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



## D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated