# SST25PF040C ## 4 Mbit, 3.3V, SPI Serial Flash #### **Features** - · Single Voltage Read and Write Operations - 2.3-3.6V - · Serial Interface Architecture - SPI Compatible: Mode 0 and Mode 3 - · High Speed Clock Frequency - 40MHz - Dual Input/Output Support - Fast-Read Dual-Output Instruction (3BH) - Fast-Read Dual I/O Instruction (BBH) - · Superior Reliability - Endurance: 100,000 Cycles - Greater than 20 years Data Retention - · Ultra-Low Power Consumption: - Active Read Current: 5 mA (typical) - Standby Current: 5 μA (typical) - Power-down Mode Standby Current: 3 μA (typical) - · Flexible Erase Capability - Uniform 4 KByte sectors - Uniform 64 KByte overlay blocks - · Page Program Mode - 256 Bytes/Page - Fast Erase and Page-Program: - Chip-Erase Time: 250 ms (typical) - Sector-Erase Time: 40 ms (typical) - Block-Erase Time: 80 ms (typical) - Page-Program Time: 4 ms/ 256 bytes (typical) - · End-of-Write Detection - Software polling the BUSY bit in Status Register - Hold Pin (HOLD#) - Suspend a serial sequence without deselecting the device - Write Protection (WP#) - Enables/Disables the Lock-Down function of the status register - · Software Write Protection - Write protection through Block-Protection bits in status register - · Temperature Range - Automotive AEC-Q100 Qualified - Industrial: -40°C to +85°C - Industrial Plus: -40°C to +105°C - Extended: -40°C to +125°C - · Packages Available - 8-contact USON (2 mm x 3 mm) - 8-lead SOIC (150 mils) - 8-contact WDFN (5mm x 6mm) - · All devices are RoHS compliant ## **Product Description** SST25PF040C is a member of the Serial Flash 25 Series family and feature a four-wire, SPI-compatible interface that allows for a low pin-count package which occupies less board space and ultimately lowers total system costs. SPI serial flash memory is manufactured with proprietary, high-performance CMOS SuperFlash technology. The split-gate cell design and thick-oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. This Serial Flash significantly improve performance and reliability, while lowering power consumption. The device writes (Program or Erase) with a single power supply of 2.3-3.6V. The total energy consumed is a function of the applied voltage, current, and time of application. Since for any given voltage range, the SuperFlash technology uses less current to program and has a shorter erase time, the total energy consumed during any Erase or Program operation is less than alternative flash memory technologies. SST25PF040C is offered in 8-lead SOIC and 8-contact WDFN and USON packages. See Figure 2-1 for the pin assignments. #### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at: #### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Website; http://www.microchip.com - · Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### **Customer Notification System** Register on our website at www.microchip.com to receive the most current information on all of our products. ## 1.0 FUNCTIONAL BLOCKS FIGURE 1-1: FUNCTIONAL BLOCK DIAGRAM ## 2.0 PIN ASSIGNMENTS FIGURE 2-1: PIN ASSIGNMENTS ## **TABLE 2-1: PIN DESCRIPTION** | Symbol | Pin Name | Functions | |----------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK | Serial Clock | To provide the input/output timing of the serial interface. Commands, addresses, or input data are latched on the rising edge of the clock input, while output data is shifted out on the falling edge of the clock input. | | SI | Serial Data Input | To transfer commands, addresses, or data serially into the device. Inputs are latched on the rising edge of the serial clock. | | SO | Serial Data Output | To transfer data serially out of the device. Data is shifted out on the falling edge of the serial clock. | | SIO <sub>[0:1]</sub> | Serial Data Input/<br>Output for Dual I/O<br>Mode | To transfer commands, addresses, or data serially into the device, or data out of the device. Inputs are latched on the rising edge of the serial clock. Data is shifted out on the falling edge of the serial clock. These pins are used in Dual I/O mode | | CE# | Chip Enable | The device is enabled by a high to low transition on CE#. CE# must remain low for the duration of any command sequence. The device is deselected and placed in Standby mode when CE# is high. | | WP# | Write Protect | The Write Protect (WP#) pin is used to enable/disable BPL bit in the status register. | | HOLD# | Hold | To temporarily stop serial communication with SPI Flash memory while device is selected. | | $V_{DD}$ | Power Supply | To provide power supply voltage: 2.3-3.6V | | V <sub>SS</sub> | Ground | | #### 3.0 MEMORY ORGANIZATION The SST25PF040C SuperFlash memory arrays are organized in 128 uniform 4 KByte sectors, with 8 64 KByte overlay erasable blocks. FIGURE 3-1: MEMORY MAP | Number of 64 KByte<br>Blocks | Number of Sectors | Top of Memory Block | |------------------------------|---------------------------------------|-----------------------| | | 127 | 07FFFH<br>07F000H | | 7 | : | : | | | 112 | 070FFFH<br>070000H | | ÷ | ÷ | <u>:</u> | | | 31 | 01FFFFH<br>01F000H | | 1 | | : | | | 16 | 01FFFFH<br>010000H | | | 15 | 00FFFFH<br>00F000H | | | • • • • • • • • • • • • • • • • • • • | • | | 0 | 1 | 001FFFH<br>001000H | | ,<br>,<br>, | 0 | 000FFFH<br>000000H | | | | Bottom of Memory Bloo | | | | 20005197 F51 | ## 4.0 DEVICE OPERATION SST25PF040C is accessed through the SPI (Serial Peripheral Interface) bus compatible protocol. The SPI bus consist of four control lines: Chip Enable (CE#) is used to select the device, and data is accessed through the Serial Data Input (SI), Serial Data Output (SO), and Serial Clock (SCK). The SST25PF040C supports both Mode 0 (0,0) and Mode 3 (1,1) of SPI bus operations. The difference between the two modes, as shown in Figure 4-1, is the state of the SCK signal when the bus master is in Stand-by mode and no data is being transferred. The SCK signal is low for Mode 0 and SCK signal is high for Mode 3. For both modes, the Serial Data In (SI) is sampled at the rising edge of the SCK clock signal and the Serial Data Output (SO) is driven after the falling edge of the SCK clock signal. FIGURE 4-1: SPI PROTOCOL #### 4.0.1 HOLD In the hold mode, serial sequences underway with the SPI Flash memory are paused without resetting the clocking sequence. To activate the HOLD# mode, CE# must be in active low state. The HOLD# mode begins when the SCK active low state coincides with the falling edge of the HOLD# signal. The Hold mode ends when the rising edge of the HOLD# signal coincides with the SCK active low state. HOLD# must not rise or fall when SCK logic level is high. See Figure 4-2 for Hold Condition waveform. Once the device enters Hold mode, SO will be in high-impedance state while SI and SCK can be $V_{II}\,$ or $V_{IH}\,$ If CE# is driven active high during a Hold condition, the device returns to standby mode. The device can then be re-initiated with the command sequences listed in Table 5-1. As long as HOLD# signal is low, the memory remains in the Hold condition. To resume communication with the device, HOLD# must be driven active high, and CE# must be driven active low. See Figure 4-2 for Hold timing. FIGURE 4-2: HOLD CONDITION WAVEFORM #### 4.1 Write Protection SST25PF040C provides software Write protection. The Write Protect pin (WP#) enables or disables the lock-down function of the status register. The Block-Protection bits (BP0, BP1, BP2, TB, and BPL) in the status register provide Write protection to the memory array and the status register. See Table 4-3 for the Block-Protection description. #### 4.1.1 WRITE PROTECT PIN (WP#) The Write Protect (WP#) pin enables the lock-down function of the BPL bit (bit 7) in the status register. When WP# is driven low, the execution of the Write-Status-Register (WRSR) instruction is determined by the value of the BPL bit (see Table 4-1). When WP# is high, the lock-down function of the BPL bit is disabled. TABLE 4-1: CONDITIONS TO EXECUTE WRITE-STATUS-REGISTER (WRSR) INSTRUCTION | WP# | BPL | Execute WRSR Instruction | |-----|-----|--------------------------| | L | 1 | Not Allowed | | L | 0 | Allowed | | Н | X | Allowed | #### 4.2 Status Register The software status register provides status on whether the flash memory array is available for any Read or Write operation, whether the device is Write enabled, and the state of the Memory Write protection. During an internal Erase or Program operation, the status register may be read only to determine the completion of an operation in progress. Table 4-2 describes the function of each bit in the software status register. TABLE 4-2: SOFTWARE STATUS REGISTER | Bit | Name | Function | Default at<br>Power-up | Read/Write | |-----|------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------|------------| | 0 | BUSY | 1 = Internal Write operation is in progress 0 = No internal Write operation is in progress | 0 | R | | 1 | WEL | 1 = Device is memory Write enabled 0 = Device is not memory Write enabled | 0 | R | | 2 | BP0 <sup>1</sup> | Indicate current level of block write protection (See Table 4-3) | 0 or 1 | R/W | | 3 | BP1 <sup>1</sup> | Indicate current level of block write protection (See Table 4-3) | 0 or 1 | R/W | | 4 | BP2 <sup>1</sup> | Indicate current level of block write protection (See Table 4-3) | 0 or 1 | R/W | | 5 | TB <sup>1</sup> | 1 = 1/8, 1/4, or 1/2 Bottom Memory Blocks are protected (See Table 4-3)<br>0 = 1/8, 1/4, or 1/2 Top Memory Blocks are protected | 0 or 1 | R/W | | 6 | RES | Reserved for future use | 0 | N/A | | 7 | BPL <sup>1</sup> | 1 = BP0, BP1, BP2, TB, and BPL are read-only bits<br>0 = BP0, BP1, BP2, TB, and BPL are read/writable | 0 or 1 | R/W | <sup>1.</sup> BP0, BP1, BP2, TB, and BPL bits are non-volatile memory bits. #### 4.2.1 BUSY (BIT 0) The Busy bit determines whether there is an internal Erase or Program operation in progress. A '1' for the Busy bit indicates the device is busy with an operation in progress. A '0' indicates the device is ready for the next valid operation. #### 4.2.2 WRITE ENABLE LATCH (WEL-BIT 1) The Write-Enable-Latch bit indicates the status of the internal Write-Enable-Latch memory. If the WEL bit is set to '1', it indicates the device is Write enabled. If the bit is set to '0' (reset), it indicates the device is not Write enabled and does not accept any Write (Program/ Erase) commands. The Write-Enable-Latch bit is automatically reset under the following conditions: - · Power-up - Write-Disable (WRDI) instruction completion - · Page-Program instruction completion - · Sector-Erase instruction completion - · 64 KByte Block-Erase instruction completion - · Chip-Erase instruction completion - · Write-Status-Register instruction completion # 4.2.3 BLOCK-PROTECTION (BP0, BP1, BP2, AND TB-BITS 2, 3, 4, AND 5) The Block-Protection (BP0, BP1, BP2, and TB) bits define the size of the memory area to be software protected against any memory Write (Program or Erase) operation, see Table 4-3. The Write-Status-Register (WRSR) instruction is used to program the BP0, BP1, BP2, and TB bits as long as WP# is high or the Block-Protect-Lock (BPL) bit is '0'. Chip-Erase can only be executed if Block-Protection bits are all '0'. BP0, BP1, and BP2 select the protected area and TB allocates the protected area to the higher-order address area (Top Blocks) or lower-order address area (Bottom Blocks). # 4.2.4 BLOCK PROTECTION LOCK-DOWN (BPL-BIT 7) When the WP# pin is driven low $(V_{\rm IL})$ , it enables the Block-Protection-Lock-Down (BPL) bit. When BPL is set to '1', it prevents any further alteration of the BP0, BP1, BP2, TB, and BPL bits. When the WP# pin is driven high ( $V_{IH}$ ), the BPL bit has no effect and its value is 'Don't Care'. TABLE 4-3: SOFTWARE STATUS REGISTER BLOCK PROTECTION | | Status Register Bit | | | | | |----------------------------------------|---------------------|-----|-----|-----|--------------------------| | Protection Level | | BP2 | BP1 | BP0 | Protected Memory Address | | 0 (Full Memory Array unprotected) | Х | 0 | 0 | 0 | None | | T1 (1/8 Top Memory Block protected) | 0 | 0 | 0 | 1 | 070000H-07FFFFH | | T2 (1/4 Top Memory Block protected) | 0 | 0 | 1 | 0 | 060000H-07FFFFH | | T3 (1/2 Top Memory Block protected) | 0 | 0 | 1 | 1 | 040000H-07FFFFH | | B1 (1/8 Bottom Memory Block protected) | 1 | 0 | 0 | 1 | 000000H-00FFFFH | | B2 (1/4 Bottom Memory Block protected) | 1 | 0 | 1 | 0 | 000000H-01FFFFH | | B3 (1/2 Bottom Memory Block protected) | 1 | 0 | 1 | 1 | 000000H-03FFFFH | | 4 (Full Memory Block protected) | Х | 1 | Х | Х | 000000H-07FFFFH | ## 5.0 INSTRUCTIONS Instructions are used to read, write (Erase and Program), and configure the SST25PF040C devices. The instruction bus cycles are 8 bits each for commands (Op Code), data, and addresses. The Write-Enable (WREN) instruction must be executed prior to Sector-Erase, Block-Erase, Page-Program, Write-Status-Register, or Chip-Erase instructions. The complete instructions are provided in Table 5-1. All instructions are synchronized off a high-to-low transition of CE#. Inputs will be accepted on the rising edge of SCK starting with the most significant bit. CE# must be driven low before an instruction is entered and must be driven high after the last bit of the instruction has been shifted in (except for Read, Read-ID, and Read-Status-Register instructions). Any low-to-high transition on CE#, before receiving the last bit of an instruction bus cycle, will terminate the instruction in progress and return the device to standby mode. Instruction commands (Op Code), addresses, and data are all input from the most significant bit (MSB) first. TABLE 5-1: DEVICE OPERATION INSTRUCTIONS | Instruction | Description | Op Code Cycle <sup>1</sup> | Address<br>Cycle(s) <sup>2</sup> | Dummy | Data<br>Cycle(e) | Maximum | |---------------------------------------|--------------------------------------------------------|--------------------------------------|----------------------------------|----------------|---------------------|-----------| | | Description | | | Cycle(s) | Cycle(s) | Frequency | | Read | Read Memory | 0000 0011b (03H) | 3 | 0 | 1 to ∞ | 25 MHz | | High-Speed Read | Read Memory at Higher Speed | 0000 1011b (0BH) | 3 | 1 | 1 to ∞ | | | Fast-Read Dual-<br>Output | Read Memory with Dual Output | 0011 1011b (3BH) | 3 | 1 <sup>3</sup> | 1 to ∞ <sup>3</sup> | | | Fast-Read Dual I/O | Read Memory with Dual<br>Address Input and Data Output | 1011 1011b (BBH) | 3 <sup>3</sup> | 1 <sup>3</sup> | 1 to ∞ <sup>3</sup> | | | 4 KByte Sector-<br>Erase <sup>4</sup> | Erase 4 KByte of memory array | 0010 0000b (20H)<br>1101 0111b (D7H) | 3 | 0 | 0 | | | 64 KByte Block-<br>Erase <sup>5</sup> | Erase 64 KByte block of memory array | 1101 1000b (D8H) | 3 | 0 | 0 | | | Chip-Erase | Erase Full Memory Array | 0110 0000b (60H)<br>or | 0 | 0 | 0 | 40 MH I- | | | | 1100 0111b (C7H) | | | | 40 MHz | | Page-Program | To program up to 256 Bytes | 0000 0010b (02H) | 3 | 0 | 1 to 256 | | | RDSR <sup>6</sup> | Read-Status-Register | 0000 0101b (05H) | 0 | 0 | 1 to ∞ | | | WRSR | Write-Status-Register | 0000 0001b (01H) | 0 | 0 | 1 | | | WREN | Write-Enable | 0000 0110b (06H) | 0 | 0 | 0 | | | WRDI | Write-Disable | 0000 0100b (04H) | 0 | 0 | 0 | | | RDID <sup>7, 8</sup> | Read-ID | 1010 1011b (ABH) | 3 | 0 | 1 to ∞ | | | JEDEC-ID | JEDEC ID Read | 1001 1111b (9FH) | 0 | 0 | 4 to ∞ | | | DPD | Deep Power-Down Mode | 1011 1001b (B9H) | 0 | 0 | 0 | | | RDPD <sup>8</sup> | Release from Deep Power-<br>Down or Read ID | 1010 1011b (ABH) | 0 | 0 | 0 | | - 1. One bus cycle is eight clock periods. - 2. Address bits above the most significant bit of each density can be $V_{IL}$ or $V_{IH}$ . - 3. One bus cycle is four clock periods in Dual Operation - 4. 4 KByte Sector-Erase addresses: use A<sub>MS</sub>-A<sub>12</sub>, remaining addresses are don't care but must be set either at V<sub>IL</sub> or V<sub>IH</sub>. - 5. 64 KByte Block-Erase addresses: use $A_{MS}$ - $A_{16}$ , remaining addresses are don't care but must be set either at $V_{IL}$ or $V_{IH}$ . - 6. The Read-Status-Register is continuous with ongoing clock cycles until terminated by a low to high transition on CE#. - Device ID is read after three dummy address bytes. The Device ID output stream is continuous until terminated by a low-to-high transition on CE#. - 8. The instructions Release from Deep Power down and Read-ID are similar instructions (ABH). Executing Read-ID requires the ABH instruction, followed by 24 dummy address bits to retrieve the Device ID. Release from Deep Power-Down only requires the instruction ABH. ## 5.1 Read (25 MHz) The Read instruction, 03H, supports up to 25 MHz Read. The device outputs a data stream starting from the specified address location. The data stream is continuous through all addresses until terminated by a low-to-high transition on CE#. The internal address pointer automatically increments until the highest memory address is reached. Once the highest memory address is reached, the address pointer automatically incre- ments to the beginning (wrap-around) of the address space. For example, for 4 Mbit density, once the data from the address location 7FFFFH is read, the next output is from address location 000000H. The Read instruction is initiated by executing an 8-bit command, 03H, followed by address bits $A_{23}$ - $A_0$ . CE# must remain active low for the duration of the Read cycle. See Figure 5-1 for the Read sequence. FIGURE 5-1: READ SEQUENCE ## 5.2 High-Speed-Read (40 MHz) The High-Speed-Read instruction supporting up to 40 MHz Read is initiated by executing an 8-bit command, 0BH, followed by address bits $[A_{23}$ - $A_0]$ and a dummy byte. CE# must remain active low for the duration of the High-Speed-Read cycle. See Figure 5-2 for the High-Speed-Read sequence. Following a dummy cycle, the High-Speed-Read instruction outputs the data starting from the specified address location. The data output stream is continuous through all addresses until terminated by a low-to-high transition on CE#. The internal address pointer will automatically increment until the highest memory address is reached. Once the highest memory address is reached, the address pointer will automatically increment to the beginning (wrap-around) of the address space. For example, for 4 Mbit density, once the data from address location 7FFFFH is read, the next output will be from address location 000000H. FIGURE 5-2: HIGH-SPEED-READ SEQUENCE ## SST25PF040C ## 5.3 Fast-Read Dual Output (40 MHz) The Fast-Read Dual-Output (3BH) instruction outputs data up to 40 MHz from the $\mathrm{SIO}_0$ and $\mathrm{SIO}_1$ pins. To initiate the instruction, execute an 8-bit command (3BH) followed by address bits A23-A0 and a dummy byte on $\mathrm{SI/SIO}_0$ . Following a dummy cycle, the Fast-Read Dual-Output instruction outputs the data starting from the specified address location on the $\mathrm{SIO}_1$ and $\mathrm{SIO}_0$ lines. $\mathrm{SIO}_1$ outputs, per clock sequence, odd data bits D7, D5, D3, and D1; and $\mathrm{SIO}_0$ outputs even data bits D6, D4, D2, and D0. CE# must remain active low for the duration of the Fast-Read Dual-Output instruction cycle. See Figure 5-3 for the Fast-Read Dual-Output sequence. The data output stream is continuous through all addresses until terminated by a low-to-high transition on CE#. The internal address pointer will automatically increment until the highest memory address is reached. Once the highest memory address is reached, the address pointer automatically increments to the beginning (wraparound) of the address space. For 4 Mbit density, once the data from address location 7FFFFH has been read the next output will be from address location 000000H. #### FIGURE 5-3: FAST-READ DUAL OUTPUT SEQUENCE ## 5.4 Fast-Read Dual I/O (40 MHz) The Fast-Read Dual I/O (BBH) instruction reduces the total number of input clock cycles, which results in faster data access. The device is first selected by driving Chip Enable CE# low. Fast-Read Dual I/O is initiated by executing an 8-bit command (BBH) on SI/SIO<sub>0</sub>, thereafter, the device accepts address bits A23-A0 and a dummy byte on SI/SIO<sub>0</sub> and SO/SIO<sub>1</sub>. It offers the capability to input address bits A23-A0 at a rate of two bits per clock. Odd address bits A23 through A1 are input on SIO<sub>1</sub> and even address bits A22 through A0 are input on SIO0, alternately For example, the most significant bit is input first followed by A23/22, A21/A20, and so on. Each bit is latched at the same rising edge of the Serial Clock (SCK). The input data during the dummy clocks is "don't care". However, the SIO<sub>0</sub> and SIO<sub>1</sub> pin must be in high-impedance prior to the falling edge of the first data output clock. Following a dummy cycle, the Fast-Read Dual I/O instruction outputs the data starting from the specified address location on the $\mathrm{SIO}_1$ and $\mathrm{SIO}_0$ lines. $\mathrm{SIO}_1$ outputs, per clock sequence, odd data bits D7, D5, D3, and D1; and $\mathrm{SIO}_0$ outputs even data bits D6, D4, D2, and D0 per clock edge. CE# must remain active low for the duration of the Fast-Read Dual I/O instruction cycle. The data output stream is continuous through all addresses until terminated by a low-to-high transition on CE#. The internal address pointer will automatically increment until the highest memory address is reached. Once the highest memory address is reached, the address pointer automatically increments to the beginning (wraparound) of the address space. For example, once the data from address location 7FFFFH is read, the next output is from address location 000000H. See Figure 5-4 for the Fast-Read Dual I/O sequence. FIGURE 5-4: FAST-READ DUAL I/O SEQUENCE # SST25PF040C #### 5.5 Page-Program The Page-Program instruction programs up to 256 Bytes of data in the memory. The data for the selected page address must be in the erased state (FFH) before initiating the Page-Program operation. A Page-Program applied to a protected memory area will be ignored. Prior to the program operation, execute the WREN instruction. To execute a Page-Program operation, the host drives CE# low, then sends the Page-Program command cycle (02H), three address cycles, followed by the data to be programmed, and then drives CE# high. The programmed data must be between 1 to 256 Bytes and in whole byte increments; sending less than a full byte will cause the partial byte to be ignored. Poll the BUSY bit in the Status register, or wait $T_{PP}$ , for the completion of the internal, self-timed, Page-Program operation. See Figure 5-5 for the Page-Program sequence and Figure 6-8 for the Page-Program flow chart. When executing Page-Program, the memory range for the SST25PF040C is divided into 256-Byte page boundaries. The device handles the shifting of more than 256 Bytes of data by maintaining the last 256 Bytes as the correct data to be programmed. If the target address for the Page-Program instruction is not the beginning of the page boundary (A[7:0] are not all zero), and the number of bytes of data input exceeds or overlaps the end of the address of the page boundary, the excess data inputs wrap around and will be programmed at the start of that target page. FIGURE 5-5: PAGE-PROGRAM SEQUENCE #### 5.6 Sector-Erase The Sector-Erase instruction clears all bits in the selected 4 KByte sector to FFH. A Sector-Erase instruction applied to a protected memory area will be ignored. Prior to any Write operation, the Write-Enable (WREN) instruction must be executed. CE# must remain active low for the duration of any command sequence. The Sector-Erase instruction is initiated by executing an 8-bit command, 20H or D7H, followed by address bits $[A_{23}-A_{0}]$ . Address bits $[A_{MS}-A_{12}]$ (A<sub>MS</sub> = Most Significant address) are used to determine the sector address (SA<sub>X</sub>), remaining address bits can be V<sub>IL</sub> or V<sub>IH</sub>. CE# must be driven high before the instruction is executed. Poll the BUSY bit in the Software Status register, or wait T<sub>SE</sub>, for the completion of the internal self-timed Sector-Erase cycle. See Figure 5-6 for the Sector-Erase sequence and Figure 6-9 for the flow chart. FIGURE 5-6: SECTOR-ERASE SEQUENCE ## 5.7 64-KByte Block-Erase The 64-KByte Block-Erase instruction clears all bits in the selected 64 KByte block to FFH. Applying this instruction to a protected memory area results in the instruction being ignored. Prior to any Write operation, the Write-Enable (WREN) instruction must be executed. CE# must remain active low for the duration of any command sequence. Initiate the 64-Byte Block-Erase instruction by executing an 8-bit command, D8H, followed by address bits $[A_{23}\text{-}A_0].$ Address bits $[A_{MS}\text{-}A_{16}]$ (A<sub>MS</sub> = Most Significant Address) determine the block address (BA<sub>X</sub>), remaining address bits can be V<sub>IL</sub> or V<sub>IH</sub>. CE# must be driven high before executing the instruction. Poll the Busy bit in the software status register or wait T<sub>BE</sub> for the completion of the internal self-timed Block-Erase cycle. See Figure 5-7 for the 64-KByte Block-Erase sequences and Figure 6-9 for the flow chart. FIGURE 5-7: 64-KBYTE BLOCK-ERASE SEQUENCE #### 5.8 Chip-Erase The Chip-Erase instruction clears all bits in the device to FFH. A Chip-Erase instruction is ignored if any of the memory area is protected. Prior to any Write operation, the Write-Enable (WREN) instruction must be executed. CE# must remain active low for the duration of the Chip-Erase instruction sequence. Initiate the Chip-Erase instruction by executing an 8-bit command, 60H or C7H. CE# must be driven high before the instruction is executed. Poll the BUSY bit in the Software Status register, or wait $T_{SCE}$ , for the completion of the internal self-timed Chip-Erase cycle. See Figure 5-8 for the Chip-Erase sequence and Figure 6-10 for the flow chart. FIGURE 5-8: CHIP-ERASE SEQUENCE ## 5.9 Read-Status-Register (RDSR) The Read-Status-Register (RDSR) instruction, 05H, allows reading of the status register. The status register may be read at any time even during a Write (Program/ Erase) operation. When a Write operation is in progress, the Busy bit may be checked before sending any new commands to assure that the new commands are properly received by the device. CE# must be driven low before the RDSR instruction is entered and remain low until the status data is read. Read-Status-Register is continuous with ongoing clock cycles until it is terminated by a low-to-high transition of the CE#. See Figure 5-9 for the RDSR instruction sequence. FIGURE 5-9: READ-STATUS-REGISTER (RDSR) SEQUENCE ## 5.10 Write-Enable (WREN) The Write-Enable (WREN) instruction, 06H, sets the Write-Enable-Latch bit in the Status Register to '1' allowing Write operations to occur. The WREN instruction must be executed prior to any Write (Program/ Erase) operation. The WREN instruction may also be used to allow execution of the Write-Status-Register (WRSR) instruction; however, the Write-Enable-Latch bit in the Status Register will be cleared upon the rising edge CE# of the WRSR instruction. CE# must be driven low before entering the WREN instruction, and CE# must be driven high before executing the WREN instruction. See Figure 5-10 for the WREN instruction sequence. FIGURE 5-10: WRITE ENABLE (WREN) SEQUENCE ## 5.11 Write-Disable (WRDI) The Write-Disable (WRDI) instruction, 04H, resets the Write-Enable-Latch bit to '0', thus preventing any new Write operations. CE# must be driven low before enter- ing the WRDI instruction, and CE# must be driven high before executing the WRDI instruction. See Figure 5-11 for the WRDI instruction sequence. FIGURE 5-11: WRITE DISABLE (WRDI) SEQUENCE ## 5.12 Write-Status-Register (WRSR) The Write-Status-Register instruction writes new values to the BP0, BP1, BP2, TB, and BPL bits of the status register. CE# must be driven low before the command sequence of the WRSR instruction is entered and driven high before the WRSR instruction is executed. Poll the BUSY bit in the Software Status register, or wait T<sub>WRSR</sub>, for the completion of the internal, self-timed Write-Status-Register cycle. See Figure 5-12 for WREN and WRSR instruction sequences and Figure 6-11 for the WRSR flow chart. Executing the Write-Status-Register instruction will be ignored when WP# is low and BPL bit is set to '1'. When the WP# is low, the BPL bit can only be set from '0' to '1' to lock-down the status register, but cannot be reset from '1' to '0'. When WP# is high, the lock-down function of the BPL bit is disabled and the BPL, BP0, BP1, BP2, and TB bits in the status register can all be changed. As long as BPL bit is set to '0' or WP# pin is driven high ( $V_{IH}$ ) prior to the low-to-high transition of the CE# pin at the end of the WRSR instruction, the bits in the status register can all be altered by the WRSR instruction. In this case, a single WRSR instruction can set the BPL bit to '1' to lock down the status register as well as altering the BP0, BP1, BP2, and TB bits at the same time. See Table 4-1 for a summary description of WP# and BPL functions. #### 5.13 Power-Down The Deep Power-Down (DPD) instruction puts the device in the lowest power consumption mode – the Deep Power-Down mode. This instruction is ignored if the device is busy with an internal write operation. While the device is in DPD mode, all instructions are ignored except for the Release Deep Power-Down instruction or Read ID. To initiate deep power-down, input the Deep Power-Down instruction (B9H) while driving CE# low. CE# must be driven high before executing the DPD instruction. After driving CE# high, the device requires a delay of $T_{DPD}$ before the standby current $I_{SB}$ is reduced to the deep power-down current $I_{DPD}$ . See Figure 5-13 for the DPD instruction sequence. Exit the power-down state using the Release from Deep Power-Down or Read ID instruction. CE# must be driven low before sending the Release from Deep Power-Down command cycle (ABH), and then driving CE# high. The device will return to Standby mode and be ready for the next instruction after T<sub>SBR</sub>. See Figure 5-14. for the Release from Deep Power-Down sequence. FIGURE 5-13: DEEP POWER-DOWN SEQUENCE FIGURE 5-14: RELEASE FROM DEEP POWER-DOWN SEQUENCE #### 5.14 Read-ID The Read-ID instruction identifies the device as SST25PF040C. Use the Read-ID instruction to identify SST25PF040C when using multiple manufacturers in the same socket. See Table 5-2. The device ID information is read by executing an 8-bit command, ABH, followed by 24 dummy address bits. Following the Read-ID instruction, and 24 address dummy bits, the device ID continues to output with continuous clock input until terminated by a low-to-high transition on CE#. TABLE 5-2: PRODUCT IDENTIFICATION | | Address | Data | |----------------|---------|------| | SST25PF040C ID | XXXXXXH | 6EH | #### 5.15 JEDEC Read-ID The JEDEC Read-ID instruction identifies the device ID information of SST25PF040C. The device information can be read by executing the 8-bit command, 9FH. Following the JEDEC Read-ID instruction, 32-bit device ID information is output from the device. The Device ID information is assigned by the manufacturer and contains the Device ID 1 in the first byte, the type of mem- ory in the second byte, the memory capacity of the device in the third byte, and a reserved code in the fourth byte. The 4-Byte code outputs repeatedly with continuous clock input until a low-to-high transition on CE#. See Figure 5-16 for the instruction sequence. The JEDEC Read ID instruction is terminated by a low to high transition on CE# at any time during data output. FIGURE 5-16: JEDEC READ-ID SEQUENCE TABLE 5-3: JEDEC READ-ID DATA-OUT | | | De | vice ID | | |-------------|-------------------------|----------------------|--------------------------|---------------------------| | Product | Device ID 1<br>(Byte 1) | Memory Type (Byte 2) | Memory Capacity (Byte 3) | Reserved Code<br>(Byte 4) | | SST25PF040C | 62H | 06H | 13H | 00H | ## 6.0 ELECTRICAL SPECIFICATIONS **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | Temperature Under Bias | 55°C to +125°C | |--------------------------------------------------------------|-------------------------------| | Storage Temperature | 55°C to +150°C | | D. C. Voltage on Any Pin to Ground Potential | 0.5V to V <sub>DD</sub> +0.5V | | Transient Voltage (<20 ns) on Any Pin to Ground Potential | 2.0V to V <sub>DD</sub> +2.0V | | Package Power Dissipation Capability (T <sub>A</sub> = 25°C) | 1.0W | | Surface Mount Solder Reflow Temperature | 260°C for 10 seconds | | Output Short Circuit Current <sup>1</sup> | 50 mA | <sup>1.</sup> Output shorted for no more than one second. No more than one output shorted at a time. TABLE 6-1: OPERATING RANGE | Range | Ambient Temp | $V_{DD}$ | | |-----------------|-----------------|------------|--| | Industrial | -40°C to +85°C | 2.3 - 3.6V | | | Industrial Plus | -40°C to +105°C | 2.3 - 3.6V | | | Extended | -40°C to +125°C | 2.3 - 3.6V | | TABLE 6-2: AC CONDITIONS OF TEST | Input Rise/Fall Time | Output Load | |----------------------|------------------------| | 5ns | C <sub>L</sub> = 30 pF | # SST25PF040C ## 6.1 Power-Up Specifications All functionalities and DC specifications are specified for a $V_{DD}$ ramp rate of greater than 1V per 100 ms (0V to 3.3V in less than 330 ms). See Table 6-3 and Figure 6-2 for more information. TABLE 6-3: RECOMMENDED SYSTEM POWER-UP TIMINGS | Symbol | Parameter | Minimum | Units | |------------------------------------|----------------------------------------|---------|-------| | T <sub>PU-READ</sub> <sup>1</sup> | V <sub>DD</sub> Min to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> <sup>1</sup> | V <sub>DD</sub> Min to Write Operation | 100 | μs | <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. ## FIGURE 6-1: POWER-UP TIMING DIAGRAM ## 6.2 Hardware Data Protection SST25PF040C provides a power-up reset function. To ensure that the power reset circuit will operate correctly, the device must meet the conditions shown in Figure 6-2 and Table 6-4. Microchip does not guarantee the data in the event of an instantaneous power failure that occurs during a Write operation. FIGURE 6-2: POWER-DOWN TIMING DIAGRAM TABLE 6-4: RECOMMENDED SYSTEM POWER-DOWN TIMINGS | Symbol | Parameter | Min | Max | Units | |------------------|--------------------|-----|-----|-------| | T <sub>PD</sub> | Power-down time | 10 | | ms | | V <sub>BOT</sub> | Power-down voltage | | 0.2 | V | #### 6.3 Software Data Protection SST25PF040C prevents unintentional operations by not recognizing commands under the following conditions: - After inputting a Write command, if the rising CE# edge timing is not in a bus cycle (8 CLK units of SCK) - When the Page-Program data is not in 1-byte increments - If the Write Status Register instruction is input for two bus cycles or more. ## 6.4 Decoupling Capacitor A $0.1\mu F$ ceramic capacitor must be provided for each device and connected between $V_{DD}$ and $V_{SS}$ to ensure that the device will operate correctly. ## 6.5 DC Characteristics TABLE 6-5: DC OPERATING CHARACTERISTICS | | | Limits | | | | | |-------------------|---------------------------|----------------------|------------------|----------------------|-------|------------------------------------------------------------------------------| | Symbol | Parameter | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | | I <sub>DDR</sub> | Read Current | | | 6 | mA | CE#=0.1 V <sub>DD</sub> /0.9 V <sub>DD</sub> @25 MHz,<br>SO=open; Single I/O | | I <sub>DDR2</sub> | Read Current | | | 10 | mA | CE#=0.1 V <sub>DD</sub> /0.9V <sub>DD</sub> @40 MHz,<br>SO=open | | I <sub>DDR3</sub> | Read Current | | | 12 | mA | CE#=0.1 V <sub>DD</sub> /0.9V <sub>DD</sub> @40 MHz,<br>SO=open; Dual I/O; | | I <sub>DDW</sub> | Program and Erase Current | | | 15 | mA | CE#=V <sub>DD</sub> | | I <sub>SB</sub> | Standby Current | | | 50 | μA | CE#=V <sub>DD</sub> , V <sub>IN</sub> =V <sub>DD</sub> or V <sub>SS</sub> | | I <sub>DPD</sub> | Deep Power-Down | | | 10 | μA | CE#=V <sub>DD</sub> , V <sub>IN</sub> =V <sub>DD</sub> or V <sub>SS</sub> | | I <sub>LI</sub> | Input Leakage Current | | | 2 | μΑ | $V_{IN}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max | | I <sub>LO</sub> | Output Leakage Current | | | 2 | μΑ | $V_{OUT}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max | | V <sub>IL</sub> | Input Low Voltage | -0.3 | | 0.3*V <sub>DD</sub> | V | V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>IH</sub> | Input High Voltage | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> +0.3 | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | V <sub>OL</sub> | Output Low Voltage | | | 0.2 | V | I <sub>OL</sub> =100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>OH</sub> | Output High Voltage | V <sub>DD</sub> -0.2 | | | V | I <sub>OH</sub> =-100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | <sup>1.</sup> Value characterized, not fully tested in production. ## TABLE 6-6: CAPACITANCE (T<sub>A</sub> = 25°C, F=1 MHz, OTHER PINS OPEN) | Parameter | ameter Description | | Maximum | | |-------------------------------|------------------------|-----------------------|---------|--| | C <sub>OUT</sub> <sup>1</sup> | Output Pin Capacitance | V <sub>OUT</sub> = 0V | 12 pF | | | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | V <sub>IN</sub> = 0V | 6 pF | | <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. ## TABLE 6-7: RELIABILITY CHARACTERISTICS | Symbol | Parameter | Minimum Specification | Units | Test Method | |-------------------------------|-----------------------------|-----------------------|--------|---------------------| | N 1 | Endurance | 100,000 | Cycles | JEDEC Standard A117 | | N <sub>END</sub> <sup>1</sup> | Status Register Write Cycle | 100,000 | Cycles | JEDEC Standard A117 | | T <sub>DR</sub> <sup>1</sup> | Data Retention | 20 | Years | JEDEC Standard A103 | | I <sub>LTH</sub> <sup>1</sup> | Latch Up | 100 + I <sub>DD</sub> | mA | JEDEC Standard 78 | <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. ## 6.6 AC Characteristics TABLE 6-8: AC OPERATING CHARACTERISTICS | Cumphal | Parameter | Limits - 25 MHz | | | Limits - 40 MHz | | | 11 | |-------------------------------|--------------------------------------------|-----------------|------|-----|-----------------|------|-----|-------| | Symbol | | Min | | Max | Min | | Max | Units | | F <sub>CLK</sub> <sup>1</sup> | Serial Clock Frequency | | | 25 | | | 40 | MHz | | T <sub>SCKH</sub> | Serial Clock High Time | 18 | | | 11.5 | | | ns | | T <sub>SCKL</sub> | Serial Clock Low Time | 18 | | | 11.5 | | | ns | | T <sub>SCKR</sub> | Serial Clock Rise Time | | | 5 | | | 5 | ns | | T <sub>SCKF</sub> | Serial Clock Fall Time | | | 5 | | | 5 | ns | | T <sub>CES</sub> <sup>2</sup> | CE# Active Setup Time | 8 | | | 8 | | | ns | | T <sub>CEH</sub> <sup>2</sup> | CE# Active Hold Time | 8 | | | 8 | | | ns | | T <sub>CHS</sub> <sup>2</sup> | CE# Not Active Setup Time | 8 | | | 8 | | | ns | | T <sub>CHH</sub> <sup>2</sup> | CE# Not Active Hold Time | 8 | | | 8 | | | ns | | T <sub>CPH</sub> | CE# High Time | 25 | | | 25 | | | ns | | T <sub>CHZ</sub> | CE# High to High-Z Output | | | 8 | | | 8 | ns | | T <sub>CLZ</sub> | SCK Low to Low-Z Output | 0 | | | 0 | | | ns | | T <sub>DS</sub> | Data In Setup Time | 2 | | | 2 | | | ns | | T <sub>DH</sub> | Data In Hold Time | 5 | | | 5 | | | ns | | T <sub>HLS</sub> | HOLD# Low Setup Time | 5 | | | 5 | | | ns | | T <sub>HHS</sub> | HOLD# High Setup Time | 5 | | | 5 | | | ns | | T <sub>HLH</sub> | HOLD# Low Hold Time | 5 | | | 5 | | | ns | | T <sub>HHH</sub> | HOLD# High Hold Time | 5 | | | 5 | | | ns | | T <sub>HZ</sub> | HOLD# Low to High-Z Output | | | 9 | | | 9 | ns | | T <sub>LZ</sub> | HOLD# High to Low-Z Output | | | 9 | | | 9 | ns | | T <sub>OH</sub> | Output Hold from SCK Change | 1 | | | 1 | | | ns | | T <sub>V</sub> | Output Valid from SCK | | | 11 | | | 11 | ns | | T <sub>WPS</sub> | WP# Setup Time | 20 | | | 20 | | | ns | | T <sub>WPH</sub> | WP# Hold Time | 20 | | | 20 | | | ns | | T <sub>WRSR</sub> | Status Register Write Time | | | 10 | | | 15 | ms | | T <sub>DPD</sub> | CE# High to Deep Power-Down | | | 3 | | | 3 | μs | | T <sub>SBR</sub> | Deep Power-Down (CE# High) to Standby Mode | | | 3 | | | 3 | μs | | T <sub>SE</sub> | Sector-Erase | | 40 | 150 | | 40 | 150 | ms | | T <sub>BE</sub> | Block-Erase | | 80 | 250 | | 80 | 250 | ms | | T <sub>CE</sub> | Chip-Erase | | 0.25 | 2 | | 0.25 | 2 | S | | T <sub>PP</sub> | Page-Program (256 Byte) | | 4 | 5 | | 4 | 5 | ms | <sup>1.</sup> Maximum clock frequency for Read instruction, 03H, is 25 MHz <sup>2.</sup> Relative to SCK # SST25PF040C FIGURE 6-3: SERIAL OUTPUT TIMING DIAGRAM ## FIGURE 6-4: SERIAL INPUT TIMING DIAGRAM ## FIGURE 6-5: HOLD TIMING DIAGRAM ## FIGURE 6-6: STATUS REGISTER WRITE TIMING ## FIGURE 6-7: AC INPUT/OUTPUT REFERENCE WAVEFORMS AC test inputs are driven at $V_{IHT}$ (0.9 $V_{DD}$ ) for a logic '1' and $V_{ILT}$ (0.1 $V_{DD}$ ) for a logic '0'. Measurement reference points for inputs and outputs are $V_{HT}$ (0.5 $V_{DD}$ ) and $V_{LT}$ (0.5 $V_{DD}$ ). Input rise and fall times (10% $\leftrightarrow$ 90%) are <5 ns. $\begin{aligned} \textbf{Note:} & \ V_{HT} - V_{HIGH} \ \text{Test} \\ & \ V_{LT} - V_{LOW} \ \text{Test} \\ & \ V_{IHT} - V_{INPUT} \ \text{HIGH Test} \\ & \ V_{ILT} - V_{INPUT} \ \text{LOW Test} \end{aligned}$ FIGURE 6-10: CHIP-ERASE FLOW CHART ## 7.0 PACKAGING DIAGRAMS ## 7.1 Package Marking 8-Lead SOIC (3.90 mm) Example 8-Lead WDFN (5x6 mm) Example 8-Lead USON (2x3 mm) | Part Number | 1st Line Marking Codes | | | | | |-------------|------------------------|---------|-------|--|--| | Part Number | SOIC | WDFN | USON | | | | SST25PF040C | 25F040C | 25F040C | 5P040 | | | Legend: XX...X Part number or part number code Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code (2 characters for small packages) (e3) Pb-free JEDEC® designator for Matte Tin (Sn) **Note**: For very small packages with no room for the Pb-free JEDEC<sup>®</sup> designator (e3), the marking will only appear on the outer carton or reel label. In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Note: ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-057C Sheet 1 of 2 Note: ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | | |--------------------------|-------------|-------------|----------|------|--|--| | Dimension Limi | | MIN | NOM | MAX | | | | Number of Pins | N | | 8 | | | | | Pitch | е | | 1.27 BSC | | | | | Overall Height | Α | ı | ı | 1.75 | | | | Molded Package Thickness | A2 | 1.25 | ı | - | | | | Standoff § | A1 | 0.10 - 0.25 | | | | | | Overall Width | Е | 6.00 BSC | | | | | | Molded Package Width | E1 | 3.90 BSC | | | | | | Overall Length | D | 4.90 BSC | | | | | | Chamfer (Optional) | h | 0.25 - 0.50 | | | | | | Foot Length | L | 0.40 | ı | 1.27 | | | | Footprint | L1 | 1.04 REF | | | | | | Foot Angle | φ | 0° - 8° | | | | | | Lead Thickness | С | 0.17 - 0.29 | | | | | | Lead Width | b | 0.31 - 0.51 | | | | | | Mold Draft Angle Top | α | 5° - 15° | | | | | | Mold Draft Angle Bottom | β | 5° | - | 15° | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing No. C04-057C Sheet 2 of 2 ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **RECOMMENDED LAND PATTERN** | | MILLIMETERS | | | | |---------------------------|-------------|----------|-----|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | E | 1.27 BSC | | | | Contact Pad Spacing | С | 5.40 | | | | Contact Pad Width (X8) X1 | | | | 0.60 | | Contact Pad Length (X8) | Y1 | | | 1.55 | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2057A ## 8-Lead Plastic Very, Very Thin Small Outline No-Lead (MF) - 5x6 mm Body [WDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-210B Sheet 1 of 2 ### 8-Lead Plastic Very, Very Thin Small Outline No-Lead (MF) - 5x6 mm Body [WDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | MILLIMETERS | | | | |---------------------------|----|----------------|----------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Number of Terminals | N | 8 | | | | | Pitch | е | | 1.27 BSC | | | | Overall Height | Α | 0.70 0.75 0.80 | | | | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | | Terminal Thickness | A3 | 0.20 REF | | | | | Overall Width | D | 5.00 BSC | | | | | Exposed Pad Width | D2 | 4.00 BSC | | | | | Overall Length | Е | 6.00 BSC | | | | | Exposed Pad Length | E2 | 3.40 BSC | | | | | Terminal Width | b | 0.35 | 0.42 | 0.48 | | | Terminal Length | L | 0.50 | 0.60 | 0.70 | | | Terminal-to-Exposed-Pad K | | 0.20 | - | - | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-210B Sheet 2 of 2 ### 8-Lead Plastic Very, Very Thin Small Outline No-Lead (MF) - 5x6 mm Body [WDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | | N | IILLIMETER: | S | | |----------------------------|----|-------------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | E | | 1.27 BSC | | | Optional Center Pad Width | X2 | | | 3.50 | | Optional Center Pad Length | Y2 | | | 4.10 | | Contact Pad Spacing | С | | 5.70 | | | Contact Pad Width (X8) | X1 | | | 0.45 | | Contact Pad Length (X8) | Y1 | | | 1.10 | ### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-2210A # 8-Lead Plastic Ultra Thin Small Outline No Lead Package (PRX) - 2x3 mm Body [USON] [Also called UDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-203C [PRX] Sheet 1 of 2 # 8-Lead Plastic Ultra Thin Small Outline No Lead Package (PRX) - 2x3 mm Body [USON] [Also called UDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |-------------------------------|-------------|------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Terminals | N | 8 | | | | Pitch | е | | 0.50 BSC | | | Overall Height | Α | 0.45 | 0.55 | 0.60 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Overall Width | D | | 2.00 BSC | | | Exposed Pad Width | D2 | 1.50 | 1.60 | 1.70 | | Overall Length | Е | | 3.00 BSC | | | Exposed Pad Length | E2 | 0.10 | 0.20 | 0.30 | | Terminal Width | b | 0.20 | 0.25 | 0.30 | | Package Edge to Terminal Edge | L | 0.40 | 0.45 | 0.50 | | Package Edge to Terminal Edge | L1 | | 0.10 | _ | | Terminal Length | L3 | 0.30 | 0.35 | 0.40 | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-203C [PRX] Sheet 2 of 2 # 8-Lead Plastic Ultra Thin Small Outline No Lead Package (PRX) - 2x3 mm Body [USON] [Also called UDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### RECOMMENDED LAND PATTERN | Units | | MILLIMETERS | | | |-------------------------------|----|-------------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Terminal Pitch E | | 0.50 BSC | | | | Optional Center Pad Width | X2 | | | 0.30 | | Optional Center Pad Length | Y2 | | | 1.70 | | Terminal Pad Spacing | С | | 2.80 | | | Terminal Pad Width (X8) | X1 | | | 0.30 | | Terminal Pad Length (X8) | Y1 | | | 0.90 | | Mininum Between Terminal Pads | G | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-2203B [PRX] # SST25PF040C ### TABLE 7-1: REVISION HISTORY | Revision | sion Description | | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Α | Initial release of data sheet | Oct 2015 | | В | Removed 2x3 USON package (NP) from data sheet | Nov 2015 | | С | <ul> <li>Added extended temperature range, added 2x3 USON package to the data<br/>sheet, updated Figure 6-7, and updated valid ordering combinations in<br/>Section 8.0 "Product Identification System".</li> </ul> | March 2017 | | D | • Corrected Maximum V <sub>IL</sub> in <b>TABLE 6-5</b> : "DC Operating Characteristics". | Dec 2018 | | Е | Added AEC-Q100 Qualified Specifications | May 2019 | | | Added Extended temperature range | | ### THE MICROCHIP WEBSITE Microchip provides online support via our WWW site at www.microchip.com. This website is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the website contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip website at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions. ### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the website at: http://microchip.com/support ## SST25PF040C NOTES: ### 8.0 PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO | <u>.</u> <u>X</u> | <u>xxx</u> | ХХ | <u>XX</u> | Valid Combinations: | |--------------|-------------------|----------------|---------------------|---------------|---------------------| | Device | | <br>Package | SST25PF040C-40I/SN | | | | Device | | | | 1 dokage | SST25PF040CT-40I/SN | | | | | | | SST25PF040C-40I/MF | | | | | | | SST25PF040CT-40I/MF | | Device: | SST25PF040C | = 4 Mbit,2.3 | 3-3.6V, Serial Flas | n Memory | SST25PF040CT-40I/NP | | | | | | | SST25PF040C-40V/SN | | Tape and | Т | = Tape and | d Reel | | SST25PF040CT-40V/SN | | Reel Flag: | | | | | SST25PF040C-40V/MF | | | | | | | SST25PF040CT-40V/MF | | Operating | 40 | = 40 MHz | | | SST25PF040CT-40V/NP | | Frequency: | | | | | SST25PF040C-40E/SN | | | | | | | SST25PF040CT-40E/SN | | Temperature: | I | = -40°C to | | | SST25PF040C-40E/MF | | | V | = -40°C to | | | SST25PF040CT-40E/MF | | | E | = -40°C to | +125°C | | | | Package: | SN | = SOIC (3. | 90 mm Body), 8- | lead | | | ŭ | MF | = WDFN ( | 5mm x 6mm Body | /), 8-contact | | | | NP | = USON (2 | 2mm x 3mm Body | /), 8-contact | | | | • | | ffice for Automotiv | /e | | | AE | EC-Q100 orderin | g information. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## SST25PF040C NOTES: ### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM. PICDEM.net. PICkit. PICtail. PowerSmart. PureSilicon. QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2018, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-4543-2 ### **Worldwide Sales and Service** #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Austin, TX Tel: 512-257-3370 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 **Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270 Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078 #### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 **China - Chengdu** Tel: 86-28-8665-5511 **China - Chongqing** Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 **China - Guangzhou** Tel: 86-20-8755-8029 **China - Hangzhou** Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 **China - Nanjing** Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 China - Shanghai Tel: 86-21-3326-8000 **China - Shenyang** Tel: 86-24-2334-2829 China - Shenzhen Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 China - Xian Tel: 86-29-8833-7252 **China - Xiamen** Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 **Japan - Tokyo** Tel: 81-3-6880- 3770 Korea - Daegu Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829 **Finland - Espoo** Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 **Germany - Heilbronn** Tel: 49-7131-72400 **Germany - Karlsruhe** Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 Israel - Ra'anana Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 **Poland - Warsaw** Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820