DS92LV0421, DS92LV0422 SNLS325D -MAY 2010-REVISED DECEMBER 2016 # DS92LV042x 10-MHz to-75 MHz Channel Link II Serializer and Deserializer With LVDS Parallel Interface #### **Features** - 5-Channel (4 Data + 1 Clock) Channel Link LVDS Parallel Interface Supports 24-Bit Data 3-Bit Control at 10 to 75 MHz - AC-Coupled STP Interconnect Up to 10 m - Integrated Terminations on Serializer and Deserializer - At-Speed Link BIST Mode and Reporting Pin - Optional I<sup>2</sup>C-Compatible Serial Control Bus - Power-Down Mode Minimizes Power Dissipation - 1.8-V or 3.3-V Compatible LVCMOS I/O Interface - >8-kV HBM - -40° to 85°C Temperature Range - Serializer (DS92LV0421) - Data Scrambler for Reduced EMI - DC-Balance Encoder for AC Coupling - Selectable Output VOD and Adjustable De-**Emphasis** - Deserializer (DS92LV0422) - Fast Random Data Lock: No Reference Clock Required - Adjustable Input Receiver Equalization - EMI Minimization on Output Parallel Bus (SSCG and LVDS VOD Select) # **Applications** - **Embedded Video and Displays** - Medical Imaging and Factory Automation - Office Automation (Printers and Scanners) - Security and Video Surveillance - General-Purpose Data Communication # 3 Description The DS92LV042x chipset translates a Channel Link LVDS video interface (4 LVDS Data + LVDS Clock) into a high-speed serialized interface over a single CML pair. The DS92LV042x enables applications currently using popular Channel Link or OpenLDI LVDS style devices to upgrade seamlessly to an embedded clock interface. This serial bus scheme reduces interconnect cost and eases challenges. The parallel OpenLDI LVDS interface also reduces FPGA I/O pins, board trace count, and alleviates EMI issues when compared to traditional single-ended wide bus interfaces. de-emphasis, Programmable transmit receive equalization, on-chip scrambling, and DC-balancing enables longer distance transmission over lossy backplanes. cables and The DS92LV0422 automatically locks to incoming data without an external reference clock or special sync patterns, providing easy plug-and-go operation. The DS92LV042x chipset is programmable through an I<sup>2</sup>C interface as well as through pins. A built-in, atspeed BIST feature validates link integrity and may be used for system diagnostics. The DS92LV0421 and DS92LV0422 can be used interchangeably with the DS92LV2421 or DS92LV2422. This allows designers the flexibility to connect to the host device and receiving devices with different interface types: LVDS or LVCMOS. ## Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | |-------------|-----------|-------------------|--| | DS92LV0421 | WQFN (36) | 6.00 mm × 6.00 mm | | | DS92LV0422 | WQFN (48) | 7.00 mm × 7.00 mm | | (1) For all available packages, see the orderable addendum at the end of the data sheet. # Typical Application Block Diagram # **Table of Contents** | 1 Features 1 7.3 Feature Description 2 Applications 1 7.4 Device Functional Modes 3 Description 1 7.5 Register Maps 4 Revision History 2 8 Application and Implementation 5 Pin Configuration and Functions 4 8.1 Application Information 8.2 Typical Application 9 Power Supply Recommendations 6.2 ESD Ratings 9 6.3 Recommended Operating Conditions 9 | <u>2</u> | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | 3 Description 1 7.5 Register Maps 4 Revision History 2 8 Application and Implementation 8.1 Application Information 8.2 Typical Application 9 6.1 Absolute Maximum Ratings 9 9 Power Supply Recommendations 6.2 ESD Ratings 9 10.1 Layout 10.1 Layout Guidelines | 3 | | 4 Revision History | 3 | | 5 Pin Configuration and Functions 4 8.1 Application Information | 4 | | 6 Specifications | 4 | | 6.1 Absolute Maximum Ratings | 4 | | 6.2 ESD Ratings | ıs 41 | | 6.3 Recommended Operating Conditions 9 10.1 Layout Guidelines | 4 | | | 4 | | 6.4 Thermal Information | 4 | | 6.5 Electrical Characteristics: Serializer DC | port 50 | | 6.6 Electrical Characteristics: Deserializer DC | 5 | | 6.7 Electrical Characteristics: DC and AC Serial Control 11.2 Documentation Support | 5 | | Bus | 5 | | 6.8 Timing Requirements: Serial Control Bus 13 11.4 Receiving Notification of Docume | nentation Updates 5 | | 6.9 Switching Characteristics: Serializer14 11.5 Community Resources | 5 | | 6.10 Switching Characteristics: Deserializer | 5 | | 6.11 Typical Characteristics | 1 5 | | 7 Detailed Description | 5 | | 7.1 Overview | | | 7.2 Functional Block Diagrams | 5 | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. # Changes from Revision C (April 2013) to Revision D Page | • | Added Device Information table, Pin Configuration and Functions section, Specifications section, ESD Ratings table, Thermal Information table, Typical Characteristics section, Detailed Description section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | • | Added OpenLDI LVDS as an acceptable parallel interface to the DS92LV024x chipset | 1 | | • | Changed RXIN and RXCLKIN to TXOUT and TXCLKOUT to correct pin name typos | 6 | | • | Changed output state of deserializer when PDB = 1 to be TRI-STATE, not logic high | 6 | | • | Deleted Power dissipation rows from the Absolute Maximum Ratings table | 9 | | • | Changed Junction-to-ambient, R <sub>θJA</sub> , values in <i>Thermal Information</i> table From: 27.4°C/W To: 33.8°C/W (NJK) and From: 27.7°C/W to: 28.8°C/W (RHS) | 10 | | • | Changed Junction-to-case, R <sub>0JC(top)</sub> , values in <i>Thermal Information</i> table From: 4.5°C/W To: 15.8°C/W (NJK) and From: 3.0°C/W To: 9.3°C/W (RHS) | 10 | | • | Deleted note in <i>Electrical Characteristics: Serializer DC</i> table stating that conditions are verified by characterization or design and not tested in production, as this note only applies to a subset of tested parameters | 10 | | • | Changed minimum and maximum value of serializer I <sub>IN</sub> for LVDS receiver DC specification | 10 | | • | Changed de-emphasis test condition for serializer I <sub>DD</sub> supply current | 11 | | • | Changed I <sub>OL</sub> condition for serial bus V <sub>OL</sub> parameter from 3 mA to 0.5 mA | 13 | | • | Changed RPU = 10 k $\Omega$ condition for the Serial Control Bus Characteristics of $t_R$ and $t_F$ | 13 | | • | Changed t <sub>PLD</sub> footnote to include t <sub>DDLT</sub> parameter | | | • | Changed notation for serial bit stream UI footnote to clarify 1 UI = 1 / (28 x CLK) | | | • | Changed footnote for deserializer LVDS output units to clarify that parallel interface UI refers to Channel Link format (1 UI = 1 / [7 × CLK]) instead of Channel Link II format (1 UI = 1 / [28 × CLK]) | | | • | Changed DS92LV0422 LVDS Transmitter Pulse Positions image to correct diagram labeling | 18 | | • | Changed parallel interface description of descrializer From: wide parallel output bus To: Channel Link LVDS clock | | Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated # **Revision History (continued)** | | Changed layout of National Semiconductor Data Sheet to TI format | | |----|------------------------------------------------------------------------------------------------------------------------------|------| | Cł | nanges from Revision B (April 2013) to Revision C | Page | | • | Changed Deserializer Reg 0x00[3:2] description from Reserved to Reverse-Compatibility Mode bits | 38 | | • | Changed Serializer Reg 0x00[3:2] description from Reserved to Reverse-Compatibility Mode bits | 37 | | • | Changed description of Serializer VODSEL from Reg 0x00[4] to Reg 0x00[5] | 37 | | • | Changed BISTEN detail in BIST Waveforms image so that serializer and deserializer are generic | 33 | | • | Changed PDB, OEN, and OSS_SEL Configuration table to clarify correct behavior with PDB, OEN, and OSS_SEL pins | 31 | | • | Changed SSCG Configuration (LFMODE = L) table and SSCG Configuration (LFMODE = H) table to clarify correct SSC[2:0] behavior | 29 | | • | Changed CMF cap recommendation from 0.1 µF to 4.7 µF | 28 | | • | Deleted support for output data and clock slew rate control | 28 | | | and data bus | 28 | # 5 Pin Configuration and Functions Pin Functions: DS92LV0421 | PIN | ı | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | | |-------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------|----------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I I FE ' ' | DESCRIPTION ' | | | | CHANNEL LINE | CHANNEL LINK PARALLEL INPUT INTERFACE | | | | | | RXCLKIN+ 35 I True LVDS Clock Input This pair must have a 100-Ω termination for standard LVDS levels. | | | | | | | RXCLKIN- | 34 | 1 | rting LVDS Clock Input pair must have a 100-Ω termination for standard LVDS levels. | | | | RXIN[3:0]+ | 2, 33,<br>31, 29 | 1 | ue LVDS Data Input is pair must have a 100- $\Omega$ termination for standard LVDS levels. | | | | RXIN[3:0]- | 1, 32,<br>30, 28 | 1 | Inverting LVDS Data Input This pair must have a $100-\Omega$ termination for standard LVDS levels. | | | | CHANNEL LINE | K II SERIAL O | UTPUT IN | TERFACE | | | | DOUT+ | 16 | 0 | True Output, CML The output must be AC-coupled with a 0.1-µF capacitor. | | | | DOUT- | 15 | 0 | verting Output, CML<br>le output must be AC-coupled with a 0.1-µF capacitor. | | | <sup>(1)</sup> G = Ground, I = Input, O = Output, and P = Power (2) 1 = HIGH, 0 = LOW # Pin Functions: DS92LV0421 (continued) | PIN | PIN (I) | | | | | | |--------------|------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | | | | CONTROL AND | | ATION | | | | | | CONFIG[1:0] | 10, 9 | I | Operating Modes: Pin or Register Control, LVCMOS with pulldown. Determines the device operating mode and interfacing device (see Table 10). CONFIG[1:0] = 00: Interfacing to DS92LV2422 or DS92LV0422, Control Signal Filter DISABLED CONFIG[1:0] = 01: Interfacing to DS92LV2422 or DS92LV0422, Control Signal Filter ENABLED CONFIG [1:0] = 10: Interfacing to DS90UR124, DS99R124Q-Q1 CONFIG [1:0] = 11: Interfacing to DS90C124 | | | | | DE-EMPH | 19 | I | De-emphasis Control: Pin or Register Control, Analog with pullup. De-emphasis = Open (float) - disabled To enable De-emphasis, tie a resistor from this pin to Ground or control through register (see Table 2). | | | | | MAPSEL | 26 | 1 | Channel Link Map Select: Pin or Register Control, LVCMOS with pulldown. MAPSEL = 1, MSB on RXIN3± (see Figure 23). MAPSEL = 0, LSB on RXIN3± (see Figure 24). | | | | | PDB | 23 | I | wer-down Mode input, LVCMOS with pulldown. BE = 1, serializer is enabled (normal operation). BE = 0, serializer is enabled (normal operation). BE = 0, serializer is powered down then the serializer is in the power-down state, the driver outputs (DOUT±) are both logic high, BEPLL is shut down, and IDD is minimized. Control Registers are RESET. | | | | | RES[7:0] | 25, 3, 36,<br>27, 18, 13,<br>12, 8 | ı | Peserved (tie low), LVCMOS with pulldown. | | | | | VODSEL | 20 | I | Differential Driver Output Voltage Select: Pin or Register Control, LVCMOS with pulldown. VODSEL = 1, CML VOD is ±450 mV, 900 mVp-p (typical): long cable or de-emphasis applications VODSEL = 0, CML VOD is ±300 mV, 600 mVp-p (typical): short cable (no de-emphasis), low power mode | | | | | OPTIONAL BIS | T MODE | | <del>1</del> | | | | | BISTEN | 21 | I | BIST Mode: Optional, LVCMOS with pulldown. BISTEN = 1, BIST is enabled BISTEN = 0, BIST is disabled (normal operation) | | | | | OPTIONAL SEI | RIAL BUS CO | NTROL | | | | | | ID[X] | 4 | I | Serial Control Bus Device ID Address Select: Optional, Analog Resistor to Ground and 10-k $\Omega$ pullup to 1.8-V rail (see Table 8). | | | | | SCL | 6 | I | Serial Control Bus Clock Input: Optional, LVCMOS (open-drain) SCL requires an external pullup resistor to V <sub>DDIO</sub> . | | | | | SDA | 7 | I/O | Serial Control Bus Data Input or Output: Optional, LVCMOS (open-drain) SDA requires an external pullup resistor V <sub>DDIO</sub> . | | | | | POWER AND | SROUND (3) | | | | | | | DAP | GND | G | DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connect to the ground plane (GND) with at least 9 vias. | | | | | VDDHS | 14 | Р | TX high-speed logic power, 1.8 V ±5% | | | | | VDDIO | 22 | Р | LVCMOS I/O power and Channel Link I/O power, 1.8 V ±5% or 3.3 V ±10% | | | | | VDDL | 5 | Р | Logic power, 1.8 V ±5% | | | | | VDDP | 11 | Р | PLL power, 1.8 V ±5% | | | | | VDDRX | 24 | Р | RX power, 1.8 V ±5% | | | | | VDDTX | 17 | Р | Output driver power, 1.8 V ±5% | | | | <sup>(3)</sup> The VDD ( $V_{DDn}$ and $V_{DDIO}$ ) supply ramp must be faster than 1.5 ms with a monotonic rise. If slower than 1.5 ms, a capacitor on the PDB pin is required to ensure PDB arrives after all the VDD supplies have settled to the recommended operating voltage. ## Pin Functions: DS92LV0422 | Till Tullotions. Dose 1 votes | | | | | | | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------|--|--|--| | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | | | | NAME | NO. | ITPE | DESCRIPTION** | | | | | CHANNEL LINI | CHANNEL LINK II SERIAL INPUT INTERFACE | | | | | | | CMF | Common-mode filter, Analog CMF 42 I Common-mode filter, Analog VCM center-tap is a virtual Ground which may be AC-coupled to Ground to increase receiver common mode noise immunity. Recommended value is 4.7 µF or higher. | | | | | | | RIN+ | 40 | I | True Input, CML The output must be AC-coupled with a 0.1-µF capacitor. | | | | | RIN- | 41 | 1 | nverting Input, CML The output must be AC-coupled with a 0.1-µF capacitor. | | | | | CHANNEL LINI | K PARALLEL | OUTPUT II | NTERFACE | | | | | TXCLKOUT+ | TXCLKOUT+ 17 O True LVDS Clock Output This pair must have a 100-Ω termination for standard LVDS levels. | | | | | | | TXCLKOUT- | 18 | 0 | Inverting LVDS Clock Output This pair must have a $100-\Omega$ termination for standard LVDS levels. | | | | | TXOUT[3:0]+ | 15, 19,<br>21, 23 | 0 | True LVDS Data Output This pair must have a $100-\Omega$ termination for standard LVDS levels. | | | | | TXOUT[3:0]- | 16, 20,<br>22, 24 | 0 | Inverting LVDS Data Output This pair must have a $100-\Omega$ termination for standard LVDS levels. | | | | <sup>(1)</sup> G = Ground, I = Input, O = Output, and P = Power <sup>(2) 1=</sup> HIGH, 0 = LOW # Pin Functions: DS92LV0422 (continued) | PIN | | ->(1) | DECODINE (2) | | | | |-----------------------------|---------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | | | | LVCMOS OUTP | UTS | | | | | | | LOCK | 27 | 0 | LOCK Status Output, LVCMOS LOCK = 1, PLL is locked, output stated determined by OEN. LOCK = 0, PLL is unlocked, output states determined by OSS_SEL and OEN. See Table 7. | | | | | CONTROL AND | CONTROL AND CONFIGURATION | | | | | | | CONFIG[1:0] | 11, 10 | I | Operating Modes: Pin or Limited Register Control, LVCMOS with pulldown. Determine the device operating mode and interfacing device. (see Table 10). CONFIG[1:0] = 00: Interfacing to DS92LV2421 or DS92LV0421, Control Signal Filter DISABLED CONFIG[1:0] = 01: Interfacing to DS92LV2421 or DS92LV0421, Control Signal Filter ENABLED CONFIG [1:0] = 10: Interfacing to DS90UR241, DS99R421 CONFIG [1:0] = 11: Interfacing to DS90C124 | | | | | LFMODE | 36 | I | SSCG Low Frequency Mode: Pin or Register Control, LVCMOS with pulldown. LFMODE = 1, low frequency mode (TXCLKOUT = 10–20 MHz) LFMODE = 0, high frequency mode (TXCLKOUT = 20–65 MHz) SSCG not available above 65 MHz. | | | | | MAPSEL | 34 | I | Channel Link Map Select: Pin or Register Control, LVCMOS with pulldown. MAPSEL = 1, MSB on TXOUT3± (see Figure 23). MAPSEL = 0, LSB on TXOUT3± (see Figure 24). | | | | | OEN | 30 | 1 | Output Enable, LVCMOS with pulldown.<br>See Table 7 for details. | | | | | OSS_SEL | 35 | 1 | Output Sleep State Select Input, LVCMOS with pulldown.<br>See Table 7 for details. | | | | | PDB | 1 | I | Power-down Mode Input, LVCMOS with pulldown. PDB = 1, deserializer is enabled (normal operation). See <i>Power Supply Recommendations</i> for more information. PDB = 0, deserializer is powered down. When the deserializer is in the power-down state, the driver outputs (TXOUT±) are in TRI-STATE. Control Registers are RESET. | | | | | RES | 37 | I | Reserved (tie low), LVCMOS with pulldown. | | | | | SSC[2:0] | 7, 3, 2 | I | Spread Spectrum Clock Generation (SSCG) Range Select, LVCMOS with pulldown. See Table 5 and Table 6. | | | | | VODSEL | 33 | I | Parallel LVDS Driver Output Voltage Select: Pin or Register Control, LVCMOS with pulldown. VODSEL = 1, LVDS VOD is ±400 mV, 800 mVp-p (typical) VODSEL = 0, LVDS VOD is ±250 mV, 500 mVp-p (typical) | | | | | CONTROL AND | CONFIGURA | ATION — S | TRAP PIN | | | | | EQ | 28 [PASS] | I | EQ Gain Control of Channel Link II Serial Input, STRAP, LVCMOS with pulldown EQ = 1, EQ gain is enabled (~13 dB) EQ = 0, EQ gain is disabled (~1.625 dB) | | | | | OPTIONAL BIS | T MODE | | | | | | | BISTEN | 29 | I | BIST Mode: Optional, LVCMOS with pulldown. BISTEN = 1, BIST is enabled BISTEN = 0, BIST is disabled | | | | | PASS | 28 | 0 | PASS Output (BIST Mode): Optional, LVCMOS PASS =1, no errors detected PASS = 0, errors detected Leave open if unused. Route to a test point (pad) recommended. | | | | | OPTIONAL SERIAL BUS CONTROL | | | | | | | | ID[X] | 12 | I | Serial Control Bus Device ID Address Select: Optional, Analog Resistor to Ground and 10-k $\Omega$ pullup to 1.8-V rail (see Table 8). | | | | | SCL | 5 | I | Serial Control Bus Clock Input: Optional, LVCMOS (open drain) SCL requires an external pullup resistor to 3.3 V. | | | | | SDA | 4 | I/O | Serial Control Bus Data Input or Output: Optional, LVCMOS (open drain) SDA requires an external pullup resistor 3.3 V. | | | | Copyright © 2010–2016, Texas Instruments Incorporated # Pin Functions: DS92LV0422 (continued) | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | |---------------------|-------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | IYPE | DESCRIPTION | | | POWER AND GROUND(3) | | | | | | DAP DAP | | G | DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connect to the ground plane (GND) with at least 9 vias. | | | GND | 9, 14, 26,<br>32, 39, 44,<br>45, 48 | G | round | | | VDDA | 38, 43 | Р | nalog power, 1.8 V ±5% | | | VDDIO | 25 | Р | VCMOS I/O power and Channel Link I/O power, 1.8 V ± 5% or 3.3 V ±10% | | | VDDL | 6, 31 | Р | Logic power, 1.8 V ±5% | | | VDDP | 8 | Р | PLL power, 1.8 V ±5% | | | VDDSC | 46, 47 | Р | SSCG power, 1.8 V ±5% | | | VDDTX | 13 | Р | Channel Link LVDS parallel output power, 3.3 V ±10% | | <sup>(3)</sup> The VDD ( $V_{DDn}$ and $V_{DDIO}$ ) supply ramp must be faster than 1.5 ms with a monotonic rise. If slower than 1.5 ms, a capacitor on the PDB pin is required to ensure PDB arrives after all the VDD supplies have settled to the recommended operating voltage. # 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) (3) | | | MIN | I MAX | UNIT | |-----------------------------------------|---------------------------------|------|---------------------------|------| | Supply voltage | V <sub>DDn</sub> (1.8 V) | -0.3 | 3 2.5 | | | | $V_{DDIO}$ | -0.3 | 3 4 | V | | | Serializer, V <sub>DDTX</sub> | -0.3 | 3 2.5 | V | | | Deserializer, V <sub>DDTX</sub> | -0.3 | 3 4 | | | LVCMOS I/O voltage | | | 3 V <sub>DDIO</sub> + 0.3 | V | | Serializer LVDS input voltage | | | $V_{DDIO} + 0.3$ | V | | Deserializer LVDS output voltage | | | $V_{DDTX} + 0.3$ | V | | Serializer CML driver output voltage | | | $V_{DDn} + 0.3$ | V | | Deserializer CML receiver input voltage | | | 3 V <sub>DD</sub> + 0.3 | V | | Junction temperature,T <sub>J</sub> | | | 150 | °C | | Storage temperature, T <sub>stq</sub> | | | 5 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±8000 | | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1250 | | | | Electrostatic<br>discharge | Machine Model | ±250 | | | V <sub>(ESD)</sub> | | IEC 61000-4-2, powered-up only contact discharge R <sub>D</sub> = 330 $\Omega$ , C <sub>S</sub> = 150 pF (R <sub>IN+</sub> , R <sub>IN-</sub> ) | >±8000 | V | | | | IEC 61000-4-2, powered-up only air-gap discharge R <sub>D</sub> = 330 $\Omega$ , C <sub>S</sub> = 150 pF (R <sub>IN+</sub> , R <sub>IN-</sub> ) | >±30000 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|---------------------------------------|------|-----|------|-------------------| | $V_{DDn}$ | Supply voltage | 1.71 | 1.8 | 1.89 | V | | $V_{DDTX}$ | Supply voltage (serializer) | 1.71 | 1.8 | 1.89 | V | | $V_{DDTX}$ | Supply voltage (deserializer) | 3 | 3.3 | 3.6 | V | | $V_{DDIO}$ | LVCMOS supply voltage (1.8-V nominal) | 1.71 | 1.8 | 1.89 | V | | $V_{DDIO}$ | LVCMOS supply voltage (3.3-V nominal) | 3 | 3.3 | 3.6 | V | | | Clock frequency | 10 | | 75 | MHz | | | Supply noise <sup>(1)</sup> | | | 100 | mV <sub>p-p</sub> | | T <sub>A</sub> | Operating free-air temperature | -40 | 25 | 85 | °C | <sup>(1)</sup> Supply noise testing was done with minimum capacitors on the PCB. A sinusoidal signal is AC-coupled to the V<sub>DDn</sub> (1.8 V) supply with amplitude = 100 mVp-p measured at the device V<sub>DDn</sub> pins. Bit error rate testing of input to the serializer and output of the deserializer with 10 meter cable shows no error when the noise frequency on the serializer is less than 750 kHz. The deserializer, on the other hand, shows no error when the noise frequency is less than 400 kHz. <sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. <sup>(3)</sup> For soldering specifications, see Absolute Maximum Ratings for Soldering (SNOA549). <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.4 Thermal Information over operating free-air temperature range (unless otherwise noted) | | | DS92LV0421 | 0421 DS92LV0422 | | | |------------------------|----------------------------------------------------------|------------|-----------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | NJK (WQFN) | RHS (WQFN) | UNIT | | | | | 36 PINS | 48 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 33.8 | 28.8 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance <sup>(2)</sup> | 15.8 | 9.3 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 7.2 | 5.7 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 0.2 | 0.1 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 7.1 | 5.7 | °C/W | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.6 | 1.6 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.5 Electrical Characteristics: Serializer DC over recommended operating supply and temperature ranges (unless otherwise noted)(1)(2) | | PARAMETER | TEST CONDIT | TIONS | MIN | TYP | MAX | UNIT | | | |--------------------|--------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------|------------|-----------------------------|-------|--|--| | LVCMOS | S INPUT DC SPECIFICATIONS | 3 | | | | | | | | | V | High level input voltage | V <sub>DDIO</sub> = 3 V to 3.6 V (PDB, VC CONFIG[1:0], BISTEN pins) | V <sub>DDIO</sub> = 3 V to 3.6 V (PDB, VODSEL, MAPSEL, CONFIG[1:0], BISTEN pins) | | | $V_{DDIO}$ | V | | | | V <sub>IH</sub> | High-level input voltage | V <sub>DDIO</sub> = 1.71 V to 1.89 V (PDB CONFIG[1:0], BISTEN pins) | , VODSEL, MAPSEL, | 0.65 ×<br>V <sub>DDIO</sub> | | $V_{DDIO}$ | V | | | | \ <u>/</u> | Lave lavel inner trade as | V <sub>DDIO</sub> = 3 V to 3.6 V (PDB, VC CONFIG[1:0], BISTEN pins) | DDSEL, MAPSEL, | GND | | 0.8 | V | | | | V <sub>IL</sub> | Low-level input voltage | V <sub>DDIO</sub> = 1.71 V to 1.89 V (PDB CONFIG[1:0], BISTEN pins) | | | | 0.35 ×<br>V <sub>DDIO</sub> | V | | | | | | $V_{IN} = 0 \text{ V or } V_{DDIO} \text{ (PDB,}$ | $V_{DDIO} = 3 \text{ V to } 3.6 \text{ V}$ | <b>-</b> 15 | ±1 | 15 | | | | | I <sub>IN</sub> | Input current | VODSEL, MAPSEL,<br>CONFIG[1:0], BISTEN pins) | V <sub>DDIO</sub> = 1.7 V to<br>1.89 V | -15 | ±1 | 15 | μA | | | | CHANNE | EL LINK PARALLEL LVDS RE | CEIVER DC SPECIFICATIONS | | | | | | | | | $V_{TH}$ | Differential threshold, high voltage | V <sub>CM</sub> = 1.2 V (see Figure 1),<br>RXIN[3:0]± and RXCLKIN± pin | V <sub>CM</sub> = 1.2 V (see Figure 1),<br>RXIN[3:0]± and RXCLKIN± pins | | | 100 | mV | | | | V <sub>TL</sub> | Differential threshold, low voltage | V <sub>CM</sub> = 1.2 V (see Figure 1),<br>RXIN[3:0]± and RXCLKIN± pin | V <sub>CM</sub> = 1.2 V (see Figure 1),<br>RXIN[3:0]± and RXCLKIN± pins | | | | mV | | | | V <sub>ID</sub> | Differential input voltage swing | V <sub>CM</sub> = 1.2 V (see Figure 1),<br>RXIN[3:0]± and RXCLKIN± pin | S | 200 | | 600 | mV | | | | 1/ | Common mode valtana | $V_{DDIO} = 3.3 \text{ V } (RXIN[3:0] \pm \text{ and}$ | RXCLKIN± pins) | 0 | 1.2 | 2.4 | V | | | | $V_{CM}$ | Common-mode voltage | $V_{DDIO} = 1.8 \text{ V } (RXIN[3:0] \pm \text{ and}$ | RXCLKIN± pins) | 0 | 1.2 | 1.7 | V | | | | I <sub>IN</sub> | Input current | RXIN[3:0]± and RXCLKIN± pin | S | <b>-</b> 15 | ±1 | 15 | μΑ | | | | CHANNE | EL LINK II SERIAL CML DRIV | ER DC SPECIFICATIONS | | | | | | | | | | | $R_L = 100 \Omega$ , | VODSEL = L | ±225 | ±300 | ±375 | | | | | $V_{OD}$ | Differential output voltage | de-emphasis = disabled<br>(see Figure 3), DOUT+ and<br>DOUT- pins | VODSEL = H | ±350 | ±450 | ±550 | mV | | | | | | $R_L = 100 \Omega$ , | | $R_L = 100 \Omega$ , $VODSEL = L$ | VODSEL = L | | 600 | | | | VOD <sub>p-p</sub> | Differential output voltage<br>(DOUT+) - (DOUT-) | de-emphasis = disabled<br>(see Figure 3), DOUT+ and<br>DOUT- pins | VODSEL = H | | 900 | | mVp-p | | | | $\Delta V_{OD}$ | Output voltage unbalance | $R_L = 100 \Omega$ , de-emphasis = dis<br>(DOUT+ and DOUT- pins) | sabled, VODSEL = L | | 1 | 50 | mV | | | <sup>(1)</sup> Typical values represent most likely parametric norms at $V_{DD} = 3.3 \text{ V}$ , $T_A = +25 ^{\circ}\text{C}$ , and at the *Recommended Operation Conditions* at the time of product characterization and are not verified. <sup>(2)</sup> Based on nine thermal vias. <sup>(2)</sup> Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except V<sub>OD</sub>, ΔV<sub>OD</sub>, V<sub>TH</sub>, and V<sub>TL</sub>, which are differential voltages. # **Electrical Characteristics: Serializer DC (continued)** over recommended operating supply and temperature ranges (unless otherwise noted)<sup>(1)(2)</sup> | | PARAMETER | TEST CONDIT | TONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|----------| | V <sub>OS</sub> | Offset voltage | At TP A and B (see Figure 2),<br>$R_L = 100 \Omega$ , de-emphasis = | VODSEL = L | | 1.65 | | V | | VOS | (single-ended) | disabled (DOUT+ and DOUT-<br>pins) | VODSEL = H | | 1.575 | | <b>V</b> | | $\Delta V_{OS}$ | Offset voltage unbalance (single-ended) | At TP A and B (see Figure 2), I de-emphasis = disabled (DOUT | | | 1 | | mV | | I <sub>OS</sub> | Output short-circuit current | | OUT± = 0 V, de-emphasis = disabled, ODSEL = 0 (DOUT+ and DOUT- pins) | | -36 | | mA | | R <sub>TO</sub> | Internal output termination resistor | DOUT+ and DOUT- pins | | 80 | | 120 | Ω | | SERIAL | IZER SUPPLY CURRENT | | | | | | | | I <sub>DDT1</sub> | Serializer supply current (includes load current) | | $R_L$ = 100 $\Omega$ , f = 75 MHz, checker board pattern (see igure 15), de-emphasis = 3 k $\Omega$ , VODSEL = H, $_{DD}$ = 1.89 V (All V <sub>DD</sub> pins) | | 84 | 100 | mA | | | Serializer supply current | $R_L = 100 \Omega$ , $f = 75 \text{ MHz}$<br>de-emphasis = $3 \text{ k}\Omega$ , | V <sub>DDIO</sub> = 1.89 V<br>(V <sub>DDIO</sub> pin) | | 3 | 3 5 | | | I <sub>DDIOT1</sub> | (includes load current) | s load current) VODSEL = H, checker board pattern (see | V <sub>DDIO</sub> = 3.6 V<br>(V <sub>DDIO</sub> pin) | | 10 | 13 | mA | | I <sub>DDT2</sub> | Serializer supply current (includes load current) | $R_L$ = 100 $\Omega$ , f = 75 MHz, check<br>Figure 15), de-emphasis = 6 kΩ<br>$V_{DD}$ = 1.89 V (All $V_{DD}$ pins) | | | 77 | 90 | mA | | | Serializer supply current | $R_L = 100 \Omega$ , $f = 75 MHz$<br>de-emphasis = $6 k\Omega$ , | V <sub>DDIO</sub> = 1.89 V<br>(V <sub>DDIO</sub> pin) | | 3 | 5 | | | I <sub>DDIOT2</sub> | (includes load current) | VODSEL = L,<br>checker board pattern (see<br>Figure 15) | V <sub>DDIO</sub> = 3.6 V<br>(V <sub>DDIO</sub> pin) | | 10 | 13 | mA | | I <sub>DDZ</sub> | Serializer supply current power-down | PDB = 0 V, all other LVCMOS<br>V <sub>DD</sub> = 1.89 V (All V <sub>DD</sub> pins) | PDB = 0 V, all other LVCMOS inputs = 0 V, | | 100 | 1000 | μΑ | | I <sub>DDIOZ</sub> | Serializer supply current | | V <sub>DDIO</sub> = 1.89 V<br>(V <sub>DDIO</sub> pin) | | 0.5 | 10 | μA | | טוטטי | | | | | 1 | 30 | μΛ | ## 6.6 Electrical Characteristics: Deserializer DC over recommended operating supply and temperature ranges (unless otherwise noted)(1)(2) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|------------|------------|------| | 3.3-V L | VCMOS I/O DC SPECIFICATION | S (V <sub>DDIO</sub> = 3 V to 3.6 V) | | | | | | V <sub>IH</sub> | High level input voltage | PDB, VODSEL, OEN, MAPSEL, LFMODE, SSC[2:0], and BISTEN pins | 2 | | $V_{DDIO}$ | V | | $V_{IL}$ | Low level input voltage | PDB, VODSEL, OEN, MAPSEL, LFMODE, SSC[2:0], and BISTEN pins | GND | | 0.8 | V | | I <sub>IN</sub> | Input current | V <sub>IN</sub> = 0 V or V <sub>DDIO</sub> (PDB, VODSEL, OEN, MAPSEL, LFMODE, SSC[2:0], and BISTEN pins) | -15 | ±1 | 15 | μΑ | | V <sub>OH</sub> | High level output voltage | I <sub>OH</sub> = -0.5 mA (LOCK and PASS pins) | V <sub>DDIO</sub> – 0.2 | $V_{DDIO}$ | | V | | V <sub>OL</sub> | Low level output voltage | I <sub>OL</sub> = 0.5 mA (LOCK and PASS pins) | | GND | 0.2 | V | | Ios | Output short-circuit current | V <sub>OUT</sub> = 0 V (LOCK and PASS pins) | | -10 | | mA | | l <sub>OZ</sub> | TRI-STATE output current | PDB = 0 V, OSS_SEL = 0 V, $V_{OUT}$ = 0 V or $V_{DDIO}$ (LOCK and PASS pins) | -10 | | 10 | μΑ | <sup>(1)</sup> Typical values represent most likely parametric norms at $V_{DD} = 3.3 \text{ V}$ , $T_A = +25^{\circ}\text{C}$ , and at the *Recommended Operation Conditions* at the time of product characterization and are not verified. <sup>(2)</sup> Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except V<sub>OD</sub>, ΔV<sub>OD</sub>, V<sub>TH</sub>, and V<sub>TL</sub>, which are differential voltages. # **Electrical Characteristics: Deserializer DC (continued)** over recommended operating supply and temperature ranges (unless otherwise noted)<sup>(1)(2)</sup> | | PARAMETER | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------|------------|------------------------|-------| | 1.8-V LV | CMOS I/O DC SPECIFICATION | S (V <sub>DDIO</sub> = 1.71 V to 1.89 V) | | | | | | | $V_{IH}$ | High level input voltage | PDB, VODSEL, OEN, MAPSEL, I and BISTEN pins | LFMODE, SSC[2:0], | 0.65 ×<br>V <sub>DDIO</sub> | | $V_{DDIO}$ | V | | $V_{IL}$ | Low level input voltage | PDB, VODSEL, OEN, MAPSEL, I and BISTEN pins | LFMODE, SSC[2:0], | GND | | $0.35 \times V_{DDIO}$ | V | | I <sub>IN</sub> | Input current | $V_{IN} = 0 \text{ V or } V_{DDIO} \text{ (PDB, VODSE LFMODE, SSC[2:0], and BISTEN}$ | | -15 | ±1 | 15 | μΑ | | V <sub>OH</sub> | High level output voltage | $I_{OH} = -0.5 \text{ mA}$ (LOCK and PASS | = -0.5 mA (LOCK and PASS pins) | | $V_{DDIO}$ | | V | | $V_{OL}$ | Low level output voltage | $I_{OL}$ = 0.5 mA (LOCK and PASS p | ins) | | GND | 0.2 | V | | los | Output short-circuit current | V <sub>OUT</sub> = 0 V (LOCK and PASS pin | T = 0 V (LOCK and PASS pins) | | -3 | | mA | | l <sub>OZ</sub> | TRI-STATE output current | PDB = 0 V, OSS_SEL = 0 V, V <sub>OL</sub> (LOCK and PASS pins) | DB = 0 V, OSS_SEL = 0 V, V <sub>OUT</sub> = 0 V or V <sub>DDIO</sub><br>OCK and PASS pins) | | | 15 | μΑ | | CHANN | EL LINK PARALLEL LVDS DRI | VER DC SPECIFICATIONS | | | | | | | | <b>5</b> 111 | $R_L = 100 \Omega$ | VODSEL = L | 100 | 250 | 400 | ., | | V <sub>OD</sub> | Differential output voltage | (see Figure 3; TXOUT[3:0]± and TXCLKOUT± pins) | VODSEL = H | 200 | 400 | 600 | mV | | V | Differential output voltage | $R_L = 100 \Omega$ (see Figure 3; TXOUT[3:0]± and | VODSEL = L | | 500 | | mVp-p | | V <sub>ODp-p</sub> | A to B | TXCLKOUT± pins) | VODSEL = H | | 800 | | шур-р | | $\Delta V_{OD}$ | Output voltage unbalance | $R_L = 100 \Omega$ (see Figure 3; TXOUT[3:0]± and | TXCLKOUT± pins) | | 1 | 50 | mV | | | Offset voltage | $R_L = 100 \Omega$ | VODSEL = L | 1 | 1.2 | 1.5 | | | Vos | (single-ended) | see Figure 3; TXOUT[3:0]± and XCLKOUT± pins) VODSEL = H | | | 1.2 | | V | | $\Delta V_{OS}$ | Offset voltage unbalance (single-ended) | $R_L = 100 \Omega$ (see Figure 3; TXOUTXCLKOUT± pins) | $R_L$ = 100 $\Omega$ (see Figure 3; TXOUT[3:0]± and FXCLKOUT± pins) | | 1 | 50 | mV | | I <sub>OS</sub> | Output short-circuit current | $R_L = 100 \Omega$ , $V_{OUT} = GND$<br>(TXOUT[3:0]± and TXCLKOUT± | $R_L = 100 \Omega$ , $V_{OUT} = GND$<br>TXOUT[3:0]± and TXCLKOUT± pins) | | <b>–</b> 5 | | mA | | l <sub>OZ</sub> | Output TRI-STATE current | $R_L = 100 \Omega$ , $V_{OUT} = V_{DDTX}$ or GN<br>(TXOUT[3:0]± and TXCLKOUT± $I_{OUT}$ | | -10 | | 10 | μΑ | | CHANN | EL LINK II SERIAL CML RECEI | VER DC SPECIFICATIONS | | | | | | | V <sub>TH</sub> | Differential input threshold high voltage | V <sub>CM</sub> = 1.2 V (Internal V <sub>BIAS</sub> )<br>(RIN+ and RIN- pins) | | | | 50 | mV | | $V_{TL}$ | Differential input threshold low voltage | V <sub>CM</sub> = 1.2 V (Internal V <sub>BIAS</sub> )<br>(RIN+ and RIN- pins) | | -50 | | | mV | | V <sub>CM</sub> | Common mode voltage, internal V <sub>BIAS</sub> | RIN+ and RIN- pins | | | 1.2 | | V | | R <sub>T</sub> | Input termination | RIN+ and RIN- pins | | 85 | 100 | 115 | Ω | | | ALIZER SUPPLY CURRENT | · · | | | | | | | I <sub>DD1</sub> | Deserializer supply current (Includes load current) | 75 MHz clock, checker board patt<br>Figure 15), VODSEL = H, SSCG[<br>V <sub>DDn</sub> = 1.89 V (All V <sub>DD(1.8)</sub> pins) | | | 88 | 100 | mA | | I <sub>DDTX1</sub> | Deserializer supply current (Includes load current) | 75 MHz clock, checker board patt<br>Figure 15), VODSEL = H, SSCG[<br>V <sub>DDTX</sub> = 3.6 V (V <sub>DDTX</sub> pin) | | | 40 | 50 | mA | | I <sub>DDIO1</sub> | Deserializer supply current (Includes load current) | 75 MHz clock,<br>checker board pattern (see<br>Figure 15), VODSEL = H, | $V_{DDIO} = 1.89 \text{ V}$ $(V_{DDIO} \text{ pin})$ $V_{DDIO} = 3.6 \text{ V}$ | | 0.3 | 0.8 | mA | | | Deserializer supply current | SSCG[2:0] = 000'b PDB = 0 V, All other LVCMOS inp | (V <sub>DDIO</sub> pin) | | | | | | I <sub>DDZ</sub> | power-down | $V_{DDn} = 1.89 \text{ V (All } V_{DD(1.8)} \text{ pins)}$ | | | 0.15 | 2 | mA | | $I_{DDTXZ}$ | Deserializer supply current<br>power-down | PDB = 0 V, All other LVCMOS inp<br>$V_{DDTX} = 3.6 \text{ V } (V_{DDTX} \text{ pin})$ | ouis = U V, | | 0.01 | 0.1 | mA | Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated # **Electrical Characteristics: Deserializer DC (continued)** over recommended operating supply and temperature ranges (unless otherwise noted)<sup>(1)(2)</sup> | | PARAMETER TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |--------------------|----------------------------------------|------------------------------------------|----------------------------------------------------------|------|------|------|----| | | Deserializer supply current PDB = 0 V, | $V_{DDIO} = 1.89 V$<br>( $V_{DDIO}$ pin) | | 0.01 | 0.08 | m ^ | | | I <sub>DDIOZ</sub> | power-down | all other LVCMOS inputs = 0 V | $V_{DDIO} = 3.6 \text{ V}$<br>( $V_{DDIO} \text{ pin}$ ) | | 0.01 | 0.08 | mA | # 6.7 Electrical Characteristics: DC and AC Serial Control Bus over 3.3-V supply and temperature ranges (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|--------------------------|------------------------------------------------------------|----------------------------|-----|-----------------------|------| | V <sub>IH</sub> | Input high-level voltage | SDA and SCL | 0.7 ×<br>V <sub>DDIO</sub> | | V <sub>DDIO</sub> | V | | $V_{IL}$ | Input low-level voltage | SDA and SCL | GND | | $0.3 \times V_{DDIO}$ | V | | $V_{HY}$ | Input hysteresis | | | >50 | | mV | | $V_{OL}$ | Output low-level voltage | SDA, $I_{OL} = 0.5 \text{ mA}$ | 0 | | 0.36 | V | | I <sub>IN</sub> | Input current | SDA or SCL, $Vin = V_{DDIO}$ or GND | -10 | | 10 | μΑ | | t <sub>R</sub> | SDA rise time, READ | SDA, RPU = 10 k $\Omega$ , Cb $\leq$ 400pF (see Figure 18) | | 800 | | ns | | t <sub>F</sub> | SDA fall time, READ | SDA, RPU = 10 k $\Omega$ , Cb $\leq$ 400pF (see Figure 18) | | 50 | | ns | | t <sub>SU;DAT</sub> | Set-up time, READ | See Figure 18 | | 540 | | ns | | t <sub>HD;DAT</sub> | Hold time, READ | See Figure 18 | | 600 | | ns | | t <sub>SP</sub> | Input filter | | | 50 | | ns | | C <sub>IN</sub> | Input capacitance | SDA or SCL | | <5 | | pF | # 6.8 Timing Requirements: Serial Control Bus over 3.3-V supply and temperature ranges (unless otherwise noted) | | | | MIN | TYP | MAX | UNIT | | |---------------------|-----------------------------------------------------------------------|---------------|-----|-----|------|-------|--| | £ | COL ala de fra recensor | Standard mode | | | 100 | 1.11- | | | f <sub>SCL</sub> | SCL clock frequency | Fast mode | | | 400 | kHz | | | | CCI law paried | Standard mode | 4.7 | | | | | | $t_{LOW}$ | SCL low period | Fast mode | 1.3 | | | μs | | | | CCI high paying | Standard mode | 4 | | | | | | t <sub>HIGH</sub> | SCL high period | Fast mode | 0.6 | | | μs | | | | Hold time for a START or a repeated START condition | Standard mode | 4 | | | μs | | | t <sub>HD:STA</sub> | (see Figure 18) | Fast mode | 0.6 | | | | | | t <sub>SU:STA</sub> | Set-up time for a START or a repeated START condition (see Figure 18) | Standard mode | 4.7 | | | | | | | | Fast mode | 0.6 | | | μs | | | | Data hald time (and Figure 40) | Standard mode | 0 | | 3.45 | | | | t <sub>HD:DAT</sub> | Data hold time (see Figure 18) | Fast mode | 0 | | 0.9 | μs | | | | Date act up time (ace Figure 40) | Standard mode | 250 | | | | | | t <sub>SU:DAT</sub> | Data set-up time (see Figure 18) | Fast mode | 100 | | | μs | | | | Cat we time for CTOD (and Figure 48) | Standard mode | 4 | | | | | | t <sub>SU:STO</sub> | Set-up time for STOP (see Figure 18) | Fast mode | 0.6 | | | μs | | | | Bus free time between STOP and START | Standard mode | 4.7 | | | | | | t <sub>BUF</sub> | (see Figure 18) | Fast mode | 1.3 | | | μs | | | | CCI and CDA vice time (see Figure 40) | Standard mode | | | 1000 | | | | t <sub>r</sub> | SCL and SDA rise time (see Figure 18) | Fast mode | | | 300 | ns | | Copyright © 2010–2016, Texas Instruments Incorporated # **Timing Requirements: Serial Control Bus (continued)** over 3.3-V supply and temperature ranges (unless otherwise noted) | | | | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------------|---------------|-----|-----|-----|------| | 1 001 and 000 (all the | t CCL and CDA fall time (age Figure 40) | Standard mode | | | 300 | 20 | | | t <sub>f</sub> SCL and SDA fall time (see Figure 18) | Fast mode | | | 300 | ns | # 6.9 Switching Characteristics: Serializer over recommended operating supply and temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-------------------|---------------------------------------------------------------------|---------------------------------------------------------------|-------|---------|---------|-------------------|--| | CHANN | EL LINK PARALLEL LVDS INPUT | | • | | | | | | t <sub>RSP0</sub> | LVDS Receiver Strobe Position (bit 0) | RXCLKIN = 75 MHz, RXIN[3:0] pins (see Figure 5) | 0.57 | 0.95 | 1.33 | ns | | | t <sub>RSP1</sub> | LVDS Receiver Strobe Position (bit 1) | RXCLKIN = 75 MHz, RXIN[3:0] pins (see Figure 5) | 2.47 | 2.85 | 3.23 | ns | | | t <sub>RSP2</sub> | LVDS Receiver Strobe Position (bit 2) | RXCLKIN = 75 MHz, RXIN[3:0] pins (see Figure 5) | 4.37 | 4.75 | 5.13 | ns | | | t <sub>RSP3</sub> | LVDS Receiver Strobe Position (bit 3) | RXCLKIN = 75 MHz, RXIN[3:0] pins (see Figure 5) | 6.27 | 6.65 | 7.03 | ns | | | t <sub>RSP4</sub> | LVDS Receiver Strobe Position (bit 4) | RXCLKIN = 75 MHz, RXIN[3:0] pins (see Figure 5) | 8.17 | 8.55 | 8.93 | ns | | | t <sub>RSP5</sub> | LVDS Receiver Strobe Position (bit 5) | RXCLKIN = 75 MHz, RXIN[3:0] pins (see Figure 5) | 10.07 | 10.45 | 10.83 | ns | | | t <sub>RSP6</sub> | LVDS Receiver Strobe Position (bit 6) | RXCLKIN = 75 MHz, RXIN[3:0] pins (see Figure 5) | 11.97 | 12.35 | 12.73 | ns | | | CHANN | EL LINK II CML OUTPUT | | | | | | | | | Serializer output low-to-high transition time | $R_L$ = 100 $\Omega$ , De-emphasis = disabled, VODSEL = 0 | 100 | 200 | 300 | | | | t <sub>LLHT</sub> | (see Figure 4) | $R_L$ = 100 $\Omega$ , De-emphasis = disabled, VODSEL = 1 | 100 | 200 | 300 | ps | | | | Serializer output high-to-low transition time | $R_L$ = 100 $\Omega$ , De-emphasis = disabled, VODSEL = 0 | 130 | 260 | 390 | | | | t <sub>LHLT</sub> | (see Figure 4) | $R_L$ = 100 $\Omega$ , De-emphasis = disabled, VODSEL = 1 | 100 | 200 | 300 | ps | | | t <sub>XZD</sub> | Serializer output active to OFF delay (see Figure 9) <sup>(1)</sup> | | | 5 | 15 | ns | | | t <sub>PLD</sub> | Serializer PLL lock time (see Figure 7) <sup>(1)(2)(3)</sup> | R <sub>L</sub> = 100 Ω | | 1.5 | 10 | ms | | | t <sub>SD</sub> | Serializer delay, latency<br>(see Figure 10) <sup>(1)</sup> | R <sub>L</sub> = 100 Ω | | 147 × T | 148 × T | ns | | | t <sub>DJIT</sub> | Serializer output total jitter (see Figure 12) | $R_L$ = 100 $\Omega$ , De-emphasis = disabled, RANDOM pattern | | 0.3 | | UI <sup>(4)</sup> | | | 2 | Serializer jitter transfer | RXCLKIN = 43 MHz | | 2.2 | | N41.1- | | | λSTXBW | (function –3-dB bandwidth) <sup>(1)(5)</sup> | RXCLKIN = 75 MHz | | 3 | | MHz | | | S | Serializer jitter transfer | RXCLKIN = 43 MHz | | 1 | | ٩D | | | δ <sub>STX</sub> | (function peaking) <sup>(1)(5)</sup> | RXCLKIN = 75 MHz | | 1 | | dB | | <sup>(1)</sup> Specification is verified by characterization and is not tested in production. Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated <sup>(2)</sup> t<sub>PLD</sub> and t<sub>DDLT</sub> is the time required by the serializer and deserializer to obtain lock when exiting power-down state with an active RXCLKIN. <sup>(3)</sup> When the serializer output is at TRI-STATE, the deserializer loses PLL lock. Resynchronization and Re-lock must occur before data transfer require t<sub>PLD</sub>. <sup>(4)</sup> UI: Unit Interval is equivalent to one serialized data bit width (1 UI = 1 / [28 x CLK]). The UI scales with clock frequency. <sup>(5)</sup> Specification is verified by design and is not tested in production. # 6.10 Switching Characteristics: Deserializer over recommended operating supply and temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------------------------------------------------|-----------------------------------------------------|----------|---------|---------|-------------------| | CHANN | NEL LINK PARALLEL LVDS OUTPUT | | <b>-</b> | | | | | t <sub>DLHT</sub> | Deserializer low-to-high transition time | $R_L = 100 \Omega$<br>TXCLKOUT±, TXOUT[3:0]± pins | | 0.3 | 0.6 | ns | | t <sub>DHLT</sub> | Deserializer high-to-low transition time | $R_L = 100 \Omega$<br>TXCLKOUT±, TXOUT[3:0]± pins | | 0.3 | 0.6 | ns | | | Cycle-to-cycle output jitter <sup>(1)(2)(3)</sup> | TXCLKOUT± = 10 MHz | | 900 | 2100 | | | t <sub>DCC</sub> J | Cycle-to-cycle output jitter (1)-70-70-70-70-70-70-70-70-70-70-70-70-70- | TXCLKOUT± = 75 MHz | | 75 | 125 | ps | | t <sub>TTP1</sub> | LVDS Transmitter Pulse Position for bit 1 | TXCLKOUT± = 10 to 75 MHz (see Figure 6) | | 0 | | UI <sup>(4)</sup> | | t <sub>TTP0</sub> | LVDS Transmitter Pulse Position for bit 0 | TXCLKOUT± = 10 to 75 MHz (see Figure 6) | | 1 | | UI <sup>(4)</sup> | | t <sub>TTP6</sub> | LVDS Transmitter Pulse Position for bit 6 | TXCLKOUT± = 10 to 75 MHz (see Figure 6) | | 2 | | UI <sup>(4)</sup> | | t <sub>TTP5</sub> | LVDS Transmitter Pulse Position for bit 5 | TXCLKOUT± = 10 to 75 MHz (see Figure 6) | | 3 | | UI <sup>(4)</sup> | | t <sub>TTP4</sub> | LVDS Transmitter Pulse Position for bit 4 | TXCLKOUT± = 10 to 75 MHz (see Figure 6) | | 4 | | UI <sup>(4)</sup> | | t <sub>TTP3</sub> | LVDS Transmitter Pulse Position for bit 3 | TXCLKOUT± = 10 to 75 MHz (see Figure 6) | | 5 | | UI <sup>(4)</sup> | | t <sub>TTP2</sub> | LVDS Transmitter Pulse Position for bit 2 | TXCLKOUT± = 10 to 75 MHz (see Figure 6) | | 6 | | UI <sup>(4)</sup> | | t <sub>DD</sub> | Deserializer delay, latency <sup>(3)</sup><br>(see Figure 11) | TXCLKOUT± = 10 to 75 MHz (see Figure 6) | | 142 × T | 143 × T | ns | | t <sub>TPDD</sub> | Deserializer power-down delay, active to OFF (see Figure 13) | TXCLKOUT± = 75 MHz | | 6 | 10 | ns | | t <sub>TXZR</sub> | Deserializer enable delay,<br>OFF to active (see Figure 14) | TXCLKOUT± = 75 MHz | | 40 | 55 | ns | | CHANN | NEL LINK II CML INPUT | | • | | | | | | | TXCLKOUT± = 10 MHz, SSCG = OFF | | 7 | | | | | Deserializer lock time <sup>(5)</sup> | TXCLKOUT± = 10 MHz, SSCG = ON | | 14 | | mo | | t <sub>DDLT</sub> | (see Figure 8) | TXCLKOUT± = 75 MHz, SSCG = OFF | | 6 | | ms | | | | TXCLKOUT± = 65 MHz, SSCG = ON | | 8 | | | | t <sub>DJIT</sub> | Deserializer input jitter tolerance (see Figure 16) | EQ = OFF<br>SSCG = OFF<br>Jitter frequency > 10 MHz | | >0.45 | | UI <sup>(6)</sup> | | LVCMC | OS OUTPUTS | | | | · | | | t <sub>CLH</sub> | Deserializer low-to-high transition time (see Figure 4) | C <sub>L</sub> = 8 pF (LOCK and PASS pins) | | 10 | 15 | ns | | t <sub>CHL</sub> | Deserializer high-to-low transition time (see Figure 4) | C <sub>L</sub> = 8 pF (LOCK and PASS pins) | | 10 | 15 | ns | | | BIST PASS valid time, | 10 MHz<br>(PASS pin) | | 220 | 230 | w - | | t <sub>PASS</sub> | BISTEN = 1 (see Figure 17) | 75 MHz<br>(PASS pin) | | 40 | 65 | ns | <sup>(1)</sup> t<sub>DCCJ</sub> is the maximum amount of jitter between adjacent clock cycles. <sup>(2)</sup> Specification is verified by characterization and is not tested in production. <sup>(3)</sup> Specification is verified by design and is not tested in production. <sup>(4)</sup> UI: Unit Interval is equivalent to one serialized data bit width in the OpenLDI parallel interface format (1 UI = 1 / [7 x CLK]). The UI scales with clock frequency. <sup>(5)</sup> t<sub>PLD</sub> and t<sub>DDLT</sub> is the time required by the serializer and deserializer to obtain lock when exiting power-down state with an active RXCLKIN. <sup>(6)</sup> UI – Unit Interval is equivalent to one serialized data bit width (1 UI = 1 / [28 x CLK]). The UI scales with clock frequency. # **Switching Characteristics: Deserializer (continued)** over recommended operating supply and temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------|-------------------------------------------------------------|----------------------------------------|-------|---------|------| | SSCG | MODE | | | | | | f <sub>DEV</sub> | Spread spectrum clocking deviation frequency <sup>(3)</sup> | TXCLKOUT± = 10 to 65 MHz,<br>SSCG = ON | ±0.5% | ±2% | | | $f_{MOD}$ | Spread spectrum clocking modulation frequency (3) | TXCLKOUT± = 10 to 65 MHz,<br>SSCG = ON | 8 | 100 | kHz | Figure 1. Channel Link DC VTH/VTL Definition Figure 2. Output Test Circuit Figure 3. CML Output Waveforms Figure 4. CML Output Transition Times Figure 5. DS92LV0421 Channel Link Receiver Strobe Positions Figure 6. DS92LV0422 LVDS Transmitter Pulse Positions Figure 7. DS92LV0421 Lock Time Figure 8. DS92LV0422 Lock Time Figure 9. DS92LV0421 Disable Time Figure 10. DS92LV0421 Latency Delay Figure 11. DS92LV0422 Latency Delay Figure 12. DS92LV0421 Output Jitter Figure 13. DS92LV0422 Power-Down Delay Figure 14. DS92LV0422 Enable Delay Figure 15. Checkerboard Data Pattern Figure 16. DS92LV0422 Receiver Input Jitter Tolerance Figure 17. BIST PASS Waveform Figure 18. Serial Control Bus Timing Diagram # 6.11 Typical Characteristics # 7 Detailed Description #### 7.1 Overview The DS92LV042x chipset transmits and receives 24 bits of data and 3 control signals, formatted as Channel Link LVDS data, over a single serial CML pair operating at 280 Mbps to 2.1 Gbps. The serial stream contains an embedded clock, video control signals, and the DC-balance information which enhances signal quality and supports AC coupling. The deserializer can attain lock to a data stream without the use of a separate reference clock source, which greatly simplifies system complexity and overall cost. The deserializer also synchronizes to the serializer regardless of the data pattern, delivering true automatic *plug and lock* performance. It can lock to the incoming serial stream without the requirement of special training patterns or sync characters. The deserializer recovers the clock and data by extracting the embedded clock information, validating, and then deserializing the incoming data stream, providing a parallel Channel Link LVDS bus to the display, ASIC, or FPGA. The DS92LV042x chipset can operate with up to 24 bits of raw data with three slower speed control bits encoded within the serial data stream. For applications that require less than the maximum 24 raw data bits per clock cycle, the user must ensure that all unused bit spaces or parallel LVDS channels are set to valid logic states, as all parallel lanes and 27 bit spaces are always sampled. # 7.2 Functional Block Diagrams Copyright © 2016, Texas Instruments Incorporated Figure 21. Serializer Block Diagram Figure 22. Deserializer Block Diagram ## 7.3 Feature Description # 7.3.1 Parallel LVDS Data Transfer (Color Bit Mapping Select) The DS92LV042x can be configured to accept or transmit 24-bit data with two different LVDS parallel interface mapping schemes: - The normal Channel Link LVDS format (MSBs on LVDS Channel 3) can be selected by configuring the MAPSEL pin to high. See Figure 23 for the normal Channel Link LVDS mapping. - An alternate mapping scheme is available (LSBs on LVDS Channel 3) by configuring the MAPSEL pin to low. See Figure 24 for the alternate LVDS mapping. The mapping schemes can also be selected by register control. The alternate mapping scheme is useful in some applications where the receiving system, typically a display, requires the LSBs for the 24-bit color data to be sent on LVDS Channel 3. #### **NOTE** While the LVDS parallel interface has 28 bits defined, only 27 bits are recovered by the serializer and sent to the deserializer. This chipset supports 24-bit RGB plus the three video control signals. The 28th bit is not sampled, sent, or recovered. Figure 23. 8-Bit Channel Link Mapping: MSB's on RXIN3 Figure 24. 8-Bit Channel Link Mapping: LSB's on RXIN3 Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated # Feature Description (continued) #### 7.3.2 Serial Data Transfer The DS92LV042x chipset transmits and receives a pixel of data in the following format: C1 and C0 represent the embedded clock in the serial stream. C1 is always high and C0 is always low. The b[23:0] contains the scrambled RGB data. DCB is the DC-Balanced control bit. DCB is used to minimize the short and long-term DC bias on the signal lines. This bit determines if the data is unmodified or inverted. DCA is used to validate data integrity in the embedded data stream and can also contain encoded control (VS, HS, DE). Both DCA and DCB coding schemes are generated by the serializer and decoded by the deserializer automatically. Figure 25 illustrates the serial stream per clock cycle. #### NOTE Figure 25 only illustrates the bits but does not actually represent the bit location, as the bits are scrambled and balanced continuously. Figure 25. Channel Link II Serial Stream (DS92LV042x) #### 7.3.3 Video Control Signal Filter The three control bits can be used to communicate any low speed signal. The most common use for these bits is in the display or machine vision applications. In a display application, these bits are typically assigned as: Bit 26 to DE, Bit 24 to HS, and Bit 25 to VS. In the machine vision standard, Camera Link, these bits are typically assigned: Bit 26 to DVAL, Bit 24 to LVAL, and Bit 25 to FVAL. When operating the devices in Normal Mode, the video control signals (DE, HS, VS) have the following restrictions: - Normal Mode with Control Signal Filter Enabled: - DE and HS: Only 2 transitions per 130 clock cycles are transmitted, the transition pulse must be 3 clock cycles or longer. - Normal Mode with Control Signal Filter Disabled: - DE and HS: Only 2 transitions per 130 clock cycles are transmitted, no restriction on minimum transition - VS: Only 1 transition per 130 clock cycles are transmitted, minimum pulse width is 130 clock cycles. Glitches of a control signal can cause a visual display error, and video control signals are defined as low frequency signals with limited transitions. Therefore, the video control signal filter feature allows for the chipset to validate and filter out any high frequency noise on the control signals (see Figure 26). Figure 26. Video Control Signal Filter Waveform Product Folder Links: DS92LV0421 DS92LV0422 Copyright © 2010-2016, Texas Instruments Incorporated # **Feature Description (continued)** ## 7.3.4 Serializer Functional Description The serializer converts a Channel Link LVDS clock and data bus to a single serial output data stream and also acts as a signal generator for the chipset Built-In Self Test (BIST) mode. The device can be configured through external pins or through the optional serial control bus. The serializer features enhanced signal quality on the link by supporting: a selectable VOD level, a selectable de-emphasis for signal conditioning, and Channel Link II data coding that provides randomization, scrambling, and DC-balancing of the data. The serializer includes multiple features to reduce EMI associated with display data transmission. This includes the randomization and scrambling of the serial data and system spread spectrum clock support. The serializer includes power-saving features with a sleep mode, auto stop clock feature, and optional LVCMOS (1.8 V or 3.3 V) I/O compatibility (see also Optional Serial Bus Control and Built-In Self Test (BIST)). ## 7.3.4.1 Signal Quality Enhancers #### 7.3.4.1.1 Serializer VOD Select (VODSEL) The serializer differential output voltage may be increased by setting the VODSEL pin high. When VODSEL is low, the DC VOD is at the standard (default) level. When VODSEL is high, the VOD is increased in level. The increased VOD is useful in extremely high noise environments and extra long cable length applications. When using de-emphasis, TI recommends setting VODSEL = H to avoid excessive signal attenuation, especially with the larger de-emphasis settings. This feature may be controlled by external pin or by register. Table 1. Serializer Differential Output Voltage | INPUT | EFFECT | | | |--------|----------|-------------|--| | VODSEL | VOD (mV) | VOD (mVp-p) | | | L | ±300 | 600 | | | Н | ±450 | 900 | | ## 7.3.4.1.2 Serializer De-Emphasis (DE-EMPH) The de-emphasis pin controls the amount of de-emphasis beginning one full bit time after a logic transition that the serializer drives. This is useful to counteract loading effects of long or lossy cables. This pin must be left open if used for standard switching currents (no de-emphasis) or if used under register control. De-emphasis is selected by connecting a resistor on this pin to ground, with the R value between 0.5 k $\Omega$ and 1 M $\Omega$ , or by register setting. When using de-emphasis, TI recommends setting VODSEL = H. Table 2. De-Emphasis Resistor Value | RESISTOR VALUE (kΩ) | DE-EMPHASIS SETTING | |---------------------|---------------------| | Open | Disabled | | 0.6 | –12 dB | | 1 | −9 dB | | 2 | −6 dB | | 5 | −3 dB | Figure 27. De-Emphasis vs R Value #### 7.3.4.2 EMI Reduction Features #### 7.3.4.2.1 Data Randomization and Scrambling Channel Link II serializers and deserializers feature a three-step encoding process that enables the use of AC-coupled interconnects and also helps to manage EMI. The serializer first passes the parallel data through a scrambler which randomizes the data. The randomized data is then DC-balanced. The DC-balanced and randomized data then goes through a bit-shuffling circuit and is transmitted out on the serial line. This encoding process helps to prevent static data patterns on the serial stream. The resulting frequency content of the serial stream ranges from the parallel clock frequency to the Nyquist rate. For example, if the serializer and deserializer chipset is operating at a parallel clock frequency of 50 MHz, the resulting frequency content of the serial stream ranges from 50 MHz to 700 MHz (50 MHz × 28 bits = 1.4 GHz / 2 = 700 MHz). # 7.3.4.2.2 Serializer Spread Spectrum Compatibility The serializer RXCLKIN is capable of tracking spread spectrum clocking (SSC) from a host source. The RXCLKIN accepts spread spectrum tracking up to 35-kHz modulation and $\pm 0.5$ , $\pm 1$ , or $\pm 2\%$ deviations (center spread). The maximum conditions for the RXCLKIN input are: a modulation frequency of 35 kHz and amplitude deviations of $\pm 2\%$ (4% total). ## 7.3.4.3 Power-Saving Features # 7.3.4.3.1 Serializer Power-Down Feature (PDB) The serializer has a PDB input pin to enable or power down the device. This pin is controlled by the host and is used to save power, disabling the link when the display is not required. In power-down mode, the high-speed driver outputs are both pulled to VDD and present a 0-V VOD state. #### NOTE In power-down, the optional serial bus control registers are RESET. ## 7.3.4.3.2 Serializer Stop Clock Feature The serializer enters a low power SLEEP state when the RXCLKIN is stopped. A STOP condition is detected when the input clock frequency is less than 3 MHz. The clock must be held at a static low or high state. When the RXCLKIN starts again, the serializer locks to the valid input clock and then transmits the serial data to the deserializer. #### **NOTE** In STOP CLOCK SLEEP, the optional serial bus control registers values are RETAINED. #### 7.3.4.3.3 Serializer 1.8-V or 3.3-V VDDIO Operation The serializer parallel control bus can operate with 1.8-V or 3.3-V levels (V<sub>DDIO</sub>) for host compatibility. The 1.8-V levels offers lower noise (EMI) and also system power savings. #### 7.3.5 Description Testing Test The deserializer converts a single input serial data stream to a Channel Link LVDS clock and data bus and also provides a signal check for the chipset Built-In Self Test (BIST) mode. The device can be configured through external and strap pins or through the optional serial control bus. The deserializer features enhanced signal quality on the link by supporting an integrated equalizer on the serial input and Channel Link II data encoding which provides randomization, scrambling, and DC-balancing of the data. The deserializer includes multiple features to reduce EMI associated with display data transmission. This includes the randomization and scrambling of the data, Channel Link LVDS output interface, and output spread spectrum clock generation (SSCG) support. The deserializer includes power saving features with a power-down mode and optional LVCMOS (1.8-V) interface compatibility. #### 7.3.5.1 Signal Quality Enhancers #### 7.3.5.1.1 Deserializer Input Equalizer Gain (EQ) The deserializer can enable receiver input equalization of the serial stream to increase the eye opening to the deserializer input. #### NOTE This function cannot be seen at the RXIN± input. The equalization feature may be controlled by the external pin or by register. Table 3. Receiver Equalization Configuration | EQ (STRAP OPTION) | EFFECT | |-------------------|-----------------| | L | ~1.625 dB (OFF) | | Н | ~13 dB | #### 7.3.5.2 EMI Reduction Features #### 7.3.5.2.1 Deserializer VOD Select (VODSEL) The differential output voltage of the Channel Link parallel interface is controlled by the VODSEL input. Table 4. Deserializer Differential Output Voltage | INPUT | EFFECT | | | |--------|----------|-------------|--| | VODSEL | VOD (mV) | VOD (mVp-p) | | | L | ±250 | 500 | | | Н | ±400 | 800 | | ## 7.3.5.2.2 Deserializer Common-Mode Filter Pin (CMF) (Optional) The deserializer provides access to the center tap of the internal termination. A capacitor may be placed on this pin for additional common-mode filtering of the differential pair. This can be useful in high-noise environments for additional noise rejection capability. A 4.7-µF capacitor may be connected from this pin to Ground. ## 7.3.5.2.3 Deserializer SSCG Generation (Optional) The deserializer provides an internally generated spread spectrum clock (SSCG) to modulate its outputs. Both clock and data outputs are modulated. This aids to lower system EMI. Output SSCG deviations of $\pm 2\%$ (4% total) at up to 100-kHz modulations are available (see Table 5). This feature may be controlled by external pins or by register. #### **NOTE** The descrializer supports the SSCG function with TXCLKOUT = 10 MHz to 65 MHz. When the TXCLKOUT = 65 MHz to 75 MHz, it is required to disable the SSCG function (SSC[2:0] = 000). Figure 28. SSCG Waveform Table 5. SSCG Configuration (LFMODE = L): Deserializer Output | | SSC[2:0] INPUTS | | | | |------|---------------------------|------|----------|------------| | LFM | LFMODE = L (20 TO 65 MHz) | | | BULT | | SSC2 | SSC1 | SSC0 | fdev (%) | fmod (kHz) | | L | L | L | Off | Off | | L | L | Н | ±0.9 | | | L | Н | L | ±1.2 | 011/0400 | | L | Н | Н | ±1.9 | CLK/2168 | | Н | L | L | ±2.3 | | | Н | L | Н | ±0.7 | | | Н | Н | L | ±1.3 | CLK/1300 | | Н | Н | Н | ±1.7 | | Table 6. SSCG Configuration (LFMODE = H): Deserializer Output | SSC[2:0] INPUTS<br>LFMODE = H (10 TO 20 MHz) | | | RES | BULT | |----------------------------------------------|------|------|----------|------------| | SSC2 | SSC1 | SSC0 | fdev (%) | fmod (kHz) | | L | L | L | Off | Off | | L | L | Н | ±0.7 | | | L | Н | L | ±1.3 | CLK/625 | | L | Н | Н | ±1.8 | CLN/025 | | Н | L | L | ±2.2 | | | Н | L | Н | ±0.7 | | | Н | Н | L | ±1.2 | CLK/385 | | Н | Н | Н | ±1.7 | | #### 7.3.5.2.4 Power-Saving Features #### 7.3.5.2.4.1 Deserializer Power-Down Feature (PDB) The deserializer has a PDB input pin to enable or power down the device. This pin can be controlled by the system to save power, disabling the deserializer when the display is not required. An auto-detect mode is also available. In this mode, the PDB pin is tied high and the deserializer enters power-down when the serial stream stops. When the serial stream starts up again, the deserializer locks to the input stream, asserts the LOCK pin, and outputs valid data. In power-down mode, the LVDS data and clock output states are determined by the OSS\_SEL status. #### NOTE In power-down, the optional serial bus control registers are RESET. #### 7.3.5.2.4.2 Deserializer Stop Stream SLEEP Feature The deserializer enters a low power SLEEP state when the input serial stream is stopped. A STOP condition is detected when the embedded clock bits are not present. When the serial stream starts again, the deserializer then locks to the incoming signal and recovers the data. #### NOTE In STOP STREAM SLEEP, the optional serial bus control registers values are RETAINED. #### 7.3.5.2.4.3 Deserializer 1.8-V or 3.3-V VDDIO Operation The deserializer parallel control bus can operate with 1.8-V or 3.3-V levels (V<sub>DDIO</sub>) for target (display) compatibility. The 1.8-V levels offers lower noise (EMI) and also system power savings. # 7.3.5.3 Deserializer Clock-Data Recovery Status Flag (LOCK), Output Enable (OEN), and Output State Select (OSS\_SEL) When PDB is driven high, the CDR PLL begins locking to the serial input, and LOCK goes from TRI-STATE to low (depending on the value of the OSS\_SEL setting). After the DS92LV0422 completes its lock sequence to the input serial data, the LOCK output is driven high, indicating valid data and clock recovered from the serial input is available on the Channel Link outputs. The TXCLKOUT output is held at its current state at the change from OSC\_CLK (if this is enabled through OSC\_SEL) to the recovered clock (or vice versa). #### **NOTE** The Channel Link outputs may be held in an inactive state (TRI-STATE) through the use of the Output Enable pin (OEN). If there is a loss of clock from the input serial stream, LOCK is driven low and the state of the outputs are based on the OSS\_SEL setting (configuration pin or register). Table 7. PDB, OEN, and OSS\_SEL Configuration (Deserializer Outputs) | | INPUTS | | OUTPUTS | | | |-----------------|--------|-----|---------|------|------------------------------------------------------------------------------------------------------------| | SERIAL<br>INPUT | PDB | OEN | OSS_SEL | LOCK | OTHER OUTPUTS | | Х | L | Х | х | Х | TXCLKOUT is TRI-STATE TXOUT[3:0] are TRI-STATE PASS is TRI-STATE | | Static | Н | X | L | L | TXCLKOUT is TRI-STATE TXOUT[3:0] are TRI-STATE PASS is HIGH | | Static | Н | L | Н | L | TXCLKOUT is TRI-STATE TXOUT[3:0] are TRI-STATE PASS is TRI-STATE | | Static | Н | Н | Н | L | TXCLKOUT is TRI-STATE or Oscillator Output through Register bit TXOUT[3:0] are TRI-STATE PASS is TRI-STATE | | Active | Н | L | х | Н | TXCLKOUT is TRI-STATE TXOUT[3:0] are TRI-STATE PASS is Active | | Active | н | Н | х | Н | TXCLKOUT is Active TXOUT[3:0] are Active PASS is Active (Normal operating mode) | # 7.3.5.4 Deserializer Oscillator Output (Optional) The deserializer provides an optional clock output when the input clock (serial stream) has been lost. This is based on an internal oscillator. The frequency of the oscillator may be selected. This feature may be controlled by external pin or by register. CONDITIONS: OEN = H, OSS\_SEL = H, and OSC\_SEL not equal to 000. Figure 29. TXCLKOUT Output Oscillator Option Enabled #### 7.3.6 Built-In Self Test (BIST) An optional at-speed Built-In Self Test (BIST) feature supports the testing of the high-speed serial link. This is useful in the prototype stage, equipment production, in-system test, and for system diagnostics. In BIST mode, only an input clock is required along with control to the serializer and deserializer BISTEN input pins. The serializer outputs a test pattern (PRBS-7) and drives the link at speed. The deserializer detects the PRBS-7 pattern and monitors it for errors. A PASS output pin toggles to flag any payloads that are received with 1 to 24 errors. Upon completion of the test, the result of the test is held on the PASS output until reset (new BIST test or power-down). A high on PASS indicates NO ERRORS were detected. A low on PASS indicates one or more errors were detected. The duration of the test is controlled by the pulse width applied to the deserializer BISTEN pin. Inter-operability is supported between this Channel Link II device and all Channel Link II generations (Gen 1/2/3); see respective data sheets for details on entering BIST mode and control. ## 7.3.6.1 Sample BIST Sequence See Figure 30 for the BIST mode flow diagram. Step 1: Place the serializer in BIST Mode by setting serializer BISTEN = H. BIST Mode is enabled through the BISTEN pin. An RXCLKIN is required for BIST. When the deserializer detects the BIST mode pattern and command (DCA and DCB code), the data and control signal outputs are shut off. Step 2: Place the deserializer in BIST mode by setting the BISTEN = H. The deserializer is now in BIST mode and checks the incoming serial payloads for errors. If an error in the payload (1 to 24) is detected, the PASS pin switches low for one half of the clock period. During the BIST test, the PASS output can be monitored and counted to determine the payload error rate. Step 3: To stop BIST mode, the deserializer BISTEN pin is set low. The deserializer stops checking the data, and the final test result is held on the PASS pin. If the test ran error free, the PASS output is high. If there is one or more errors detected, the PASS output is low. The PASS output state is held until a new BIST is run, the device is RESET, or powered down. The BIST duration is user controlled by the duration of the BISTEN signal. Step 4: To return the link to normal operation, the serializer BISTEN input is set low. The link returns to normal operation. Figure 31 shows the waveform diagram of a typical BIST test for two cases. Case 1 is error-free, and Case 2 shows one with multiple errors. In most cases, it is difficult to generate errors due to the robustness of the link (differential data transmission and so forth), thus they may be introduced by greatly extending the cable length, faulting the interconnect, or reducing signal condition enhancements (de-emphasis, VODSEL, or Rx equalization). Figure 30. BIST Mode Flow Diagram Figure 31. BIST Waveforms #### 7.3.6.2 BER Calculations It is possible to calculate the approximate Bit Error Rate (BER). The following is required: - Clock Frequency (MHz) - **BIST Duration (seconds)** - **BIST Test Result (PASS)** The BER is less than or equal to one over the product of 24 times the RXCLKIN rate times the test duration. If we assume a 65-MHz clock, a 10-minute (600 seconds) test, and a PASS, the BER is ≤ 1.07 x 10E-12. BIST mode runs a check on the data payload bits. The LOCK pin also provides a link status. If the recovery of the C0 and C1 bits does not reconstruct the expected clock signal, the LOCK pin switches low. The combination of the LOCK and at-speed BIST PASS pin provides a powerful tool for system evaluation and performance monitoring. ## 7.3.7 Optional Serial Bus Control The serializer and deserializer may also be configured by the use of a serial control bus that is I2C protocolcompatible. By default, the $I^2$ C Reg 0x00 = 0x00, and all configuration is set by control or strap pins. Writing Reg 0x00 = 0x01 enables or allows configuration by registers; this overrides the control or strap pins. Multiple devices may share the serial control bus, because multiple addresses are supported (see Figure 32). The serial bus is comprised of three pins. The SCL is a serial bus clock input. The SDA is the serial bus data input or output signal. Both SCL and SDA signals require an external pullup resistor to V<sub>DDO</sub>. For most applications, a 4.7-k $\Omega$ pullup resistor to $V_{DDIO}$ may be used. The resistor value may be adjusted for capacitive loading and data rate requirements. The signals are either pulled high or driven low. Copyright © 2016, Texas Instruments Incorporated Figure 32. Serial Control Bus Connection The third pin is the ID[X] pin. This pin sets one of four possible device addresses. Two different connections are possible: - The pin may be pulled to $V_{DD}$ (1.8 V, not $V_{DDIO}$ ) with a 10-k $\Omega$ resistor. - The pin may be pulled to $V_{DD}$ (1.8 V, not $V_{DDIO}$ ) with a 10-k $\Omega$ resistor and pulled down to ground with a recommended value RID resistor. This creates a voltage divider that sets the other three possible addresses. See Table 8 for the serializer and Table 9 for the deserializer. Do not tie ID[X] directly to VSS. Table 8. ID[X] Resistor Value: DS92LV0421 (Serializer) | RESISTOR RID $k\Omega^{(1)}$ (5% TOL) | ADDRESS<br>7'b | ADDRESS<br>8'b<br>0 APPENDED (WRITE) | |---------------------------------------|---------------------|--------------------------------------| | 0.47 | 7b' 110 1001 (h'69) | 8b' 1101 0010 (h'D2) | | 2.7 | 7b' 110 1010 (h'6A) | 8b' 1101 0100 (h'D4) | | 8.2 | 7b' 110 1011 (h'6B) | 8b' 1101 0110 (h'D6) | | Open | 7b' 110 1110 (h'6E) | 8b' 1101 1100 (h'DC) | (1) RID $\neq$ 0 $\Omega$ . Do not connect directly to VSS (GND). This is not a valid address. Table 9. ID[X] Resistor Value – DS92LV0422 (Deserializer) | RESISTOR RID $k\Omega^{(1)}$ (5% TOL) | ADDRESS<br>7'b | ADDRESS<br>8'b<br>0 APPENDED (WRITE) | |---------------------------------------|---------------------|--------------------------------------| | 0.47 | 7b' 111 0001 (h'71) | 8b' 1110 0010 (h'E2) | | 2.7 | 7b' 111 0010 (h'72) | 8b' 1110 0100 (h'E4) | | 8.2 | 7b' 111 0011 (h'73) | 8b' 1110 0110 (h'E6) | | Open | 7b' 111 0110 (h'76) | 8b' 1110 1100 (h'EC) | (1) RID $\neq$ 0 $\Omega$ . Do not connect directly to VSS (GND). This is not a valid address. The serial bus protocol is controlled by START, START-repeated, and STOP phases. A START occurs when SCL transitions low while SDA is high. A STOP occurs when SDA transitions high while SCL is also high (see Figure 33). Figure 33. START and STOP Conditions To communicate with a remote device, the host controller (master) sends the slave address and listens for a response from the slave. This response is referred to as an acknowledge bit (ACK). If a slave on the bus is addressed correctly, it Acknowledges (ACKs) the master by driving the SDA bus low. If the address doesn't match the slave address of a device, it Not-acknowledges (NACKs) the master by letting SDA be pulled high. ACKs also occur on the bus when data is being transmitted. When the master is writing data, the slave ACKs after every data byte is successfully received. When the master is reading data, the master ACKs after every data byte is received to let the slave know it wants to receive another data byte. When the master wants to stop reading, it NACKs after the last data byte and creates a stop condition on the bus. All communication on the bus begins with either a start condition or a repeated start condition. All communication on the bus ends with a stop condition. A READ is shown in Figure 34 and a WRITE is shown in Figure 35. #### NOTE During initial power-up, a delay of 10 ms is required before the I<sup>2</sup>C responds. If the serial bus is not required, the three pins may be left open (NC). Figure 34. Serial Control Bus: READ Figure 35. Serial Control Bus: WRITE #### 7.4 Device Functional Modes # 7.4.1 Serializer and Deserializer Operating Modes and Reverse Compatibility (CONFIG[1:0]) The DS92LV042x chipset is compatible with other single serial lane Channel Link II or FPD-Link II devices. Configuration modes are provided for reverse compatibility with the DS90C241 or DS90C124 chipset (FPD-Link II Generation 1) and also the DS90UR241 / DS90UR124 chipset (FPD-Link II Generation 2) by setting the respective mode with the CONFIG[1:0] pins on the serializer or deserializer as shown in Table 10 and Table 11. This selection also determines whether the control signal filter feature is enabled or disabled in the normal mode. This feature may be controlled by external pin or by register. Table 10. DS92LV0421 Serializer Modes | CONFIG1 | CONFIG0 | MODE | COMPATIBLE DESERIALIZER DEVICE | |---------|---------|------------------------------------------------|---------------------------------------------------| | L | L | Normal Mode, Control Signal Filter disabled | DS92LV0422, DS92LV0412,<br>DS92LV2422, DS92LV2412 | | L | Н | Normal Mode, Control Signal Filter enabled | DS92LV0422, DS92LV0412,<br>DS92LV2422, DS92LV2412 | | Н | L | Reverse Compatibility Mode (FPD-Link II, GEN2) | DS90UR124, DS99R124Q-Q1 | | Н | Н | Reverse Compatibility Mode (FPD-Link II, GEN1) | DS90C124 | Table 11. DS92LV0422 Deserializer Modes | CONFIG1 | CONFIG0 | MODE | COMPATIBLE SERIALIZER DEVICE | |---------|---------|------------------------------------------------|---------------------------------------------------| | L | L | Normal Mode, Control Signal Filter disabled | DS92LV0421, DS92LV0411,<br>DS92LV2421, DS92LV2411 | | L | Н | Normal Mode, Control Signal Filter enabled | DS92LV0421, DS92LV0411,<br>DS92LV2421, DS92LV2411 | | Н | L | Reverse Compatibility Mode (FPD-Link II, GEN2) | DS90UR241, DS99R421 | | Н | Н | Reverse Compatibility Mode (FPD-Link II, GEN1) | DS90C241 | # 7.5 Register Maps Table 12. SERIALIZER: Serial Bus Control Registers | ADD<br>(DEC) | ADD<br>(HEX) | REGISTER<br>NAME | BIT(S) | R/W | DEFAULT<br>(BIN) | FUNCTION | DESCRIPTION | | | |--------------|-------------------------|------------------------|--------|-----|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------| | | | | 7 | R/W | 0 | Reserved | Reserved | | | | | | | 6 | R/W | 0 | MAPSEL | 0: LSB on RXIN3<br>1: MSB on RXIN3 | | | | | | | | | 5 | R/W | 0 | VODSEL | 0: Low<br>1: High | | | | | 4 | R/W | 0 | Reserved | Reserved | | | | 0 | 0 0 Serializer Config 1 | | 3:2 | R/W | 00 | CONFIG | 00: Normal Mode, Control Signal Filter Disabled 01: Normal Mode, Control Signal Filter Enabled 10: DS90UR124, DS99R124Q-Q1 Reverse- Compatibility Mode (FPD-Link II, GEN2) 11: DS90C124 Reverse-Compatibility Mode (FPD-Link II, GEN1) | | | | | | | 1 | R/W | 0 | SLEEP | Note – not the same function as PowerDown (PDB) 0: Normal Mode 1: Sleep Mode – Register settings retained. | | | | | | | 0 | R/W | 0 | REG | Configurations set from control pins Configuration set from registers (except I <sup>2</sup> C_ID) | | | | | | | 7 | R/W | 0 | REG ID | 0: Address from ID[X] Pin 1: Address from Register | | | | 1 | 1 | Device ID | 6:0 | R/W | 1101000 | ID[X] | Serial Bus Device ID, four IDs are: 7b '1101 001 (h'69) 7b '1101 010 (h'6A) 7b '1101 011 (h'6B) 7b '1101 110 (h'6E) All other addresses are reserved. | | | | 2 | 2 | De-Emphasis<br>Control | 7:5 | R/W | 000 | De-Emphasis<br>Setting | 000: set by external resistor<br>001: -1 dB<br>010: -2 dB<br>011: -3.3 dB<br>100: -5 dB<br>101: -6.7 dB<br>110: -9 dB<br>111: -12 dB | | | | | | | 4 | R/W | 0 | De-Emphasis<br>EN | 0: De-emphasis Enabled<br>1: De-emphasis Disabled | | | | | | | 3:0 | R/W | 0000 | Reserved | Reserved | | | Product Folder Links: DS92LV0421 DS92LV0422 # Table 13. DESERIALIZER: Serial Bus Control Registers | ADD<br>(DEC) | ADD<br>(HEX) | REGISTER<br>NAME | BIT(S) | R/W | DEFAULT<br>(BIN) | FUNCTION | DESCRIPTION | | |--------------|--------------------------|----------------------------|--------|-----|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | | | | 7 | R/W | 0 | LFMODE | 0: 20 to 65 MHz SSCG Operation<br>1: 10 to 20 MHz SSCG Operation | | | | | | 6 | R/W | 0 | MAPSEL | Channel Link Map Select 0: LSB on TXOUT3± 1: MSB on TXOUT3± | | | | | | 5 | R/W | 0 | Reserved | Reserved | | | | | | 4 | R/W | 0 | Reserved | Reserved | | | 0 | 0 0 Deserialize Config 1 | Deserializer<br>Config 1 | 3:2 | R/W | 00 | CONFIG | 00: Normal Mode, Control Signal Filter Disabled 01: Normal Mode, Control Signal Filter Enabled 10: DS90UR241, DS99R421 Reverse-Compatibility Mode (FPD-Link II, GEN2) 11: DS90C241 Reverse-Compatibility Mode (FPD-Link II, GEN1) | | | | | | | | 1 | R/W | 0 | SLEEP | | | | | 0 | R/W | 0 | REG Control | Configurations set from control or strap pins Configuration set from registers (except I <sup>2</sup> C_ID) | | | | | | 7 | R/W | 0 | REG ID | 0: Address from ID[X] Pin<br>1: Address from Register | | | 1 | 1 | Device ID | 6:0 | R/W | 1110000 | ID[X] | Serial Bus Device ID, four IDs are: 7b' 111 0001 (h'71) 7b' 111 0010 (h'72) 7b' 111 0011 (h'73) 7b' 111 0110 (h'76) All other addresses are <i>reserved</i> . | | | | | | 7 | R/W | 0 | OEN | Output Enable Input<br>See Table 7 | | | | | | 6 | R/W | 0 | OSS_SEL | Output Sleep State Select<br>See Table 7 | | | | | | 5:4 | R/W | 00 | Reserved | Reserved | | | 2 | 2 | Deserializer<br>Features 1 | 3 | R/W | 0 | VODSEL | Differential LVDS Driver Output Voltage Select<br>0: LVDS VOD is ±250 mV, 500 mVp-p (typ)<br>1: LVDS VOD is ±400 mV, 800 mVp-p (typ) | | | | | reatures 1 | 2:0 | R/W | 000 | OSC_SEL | 000: OFF<br>001: Reserved<br>010: 25 MHz ± 40%<br>011: 16.7 MHz ± 40%<br>100: 12.5 MHz ± 40%<br>101: 10 MHz ± 40%<br>110: 8.3 MHz ± 40%<br>111: 6.3 MHz ± 40% | | Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated # Table 13. DESERIALIZER: Serial Bus Control Registers (continued) | ADD<br>(DEC) | ADD<br>(HEX) | REGISTER<br>NAME | BIT(S) | R/W | DEFAULT<br>(BIN) | FUNCTION | DESCRIPTION | |--------------|--------------|----------------------------|--------|-----|------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 7:5 | R/W | 000 | EQ Gain | 000: ~1.625 dB<br>001: ~3.25 dB<br>010: ~4.87 dB<br>011: ~6.5 dB<br>100: ~8.125 dB<br>101: ~9.75 dB<br>110: ~11.375 dB<br>111: ~13 dB | | | | | 4 | R/W | 0 | EQ Enable | 0: EQ = disabled<br>1: EQ = enabled | | | | 3 | R/W | 0 | Reserved | Reserved | | | 3 | 3 | Deserializer<br>Features 2 | 2:0 | R/W | 000 | SSC | If LFMODE = 0 then: 000: SSCG OFF 001: fdev = ±0.9%, fmod = CLK/2168 010: fdev = ±1.2%, fmod = CLK/2168 011: fdev = ±1.9%, fmod = CLK/2168 100: fdev = ±2.3%, fmod = CLK/2168 101: fdev = ±0.7%, fmod = CLK/1300 110: fdev = ±1.3%, fmod = CLK/1300 111: fdev = ±1.7%, fmod = CLK/1300 If LFMODE = 1, then: 001: fdev = ±0.7%, fmod = CLK/625 010: fdev = ±1.3%, fmod = CLK/625 101: fdev = ±1.8%, fmod = CLK/625 100: fdev = ±2.2%, fmod = CLK/625 101: fdev = ±0.7%, fmod = CLK/385 110: fdev = ±1.2%, fmod = CLK/385 111: fdev = ±1.7%, fmod = CLK/385 | # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information ### 8.1.1 Display Application The DS92LV042x chipset is intended for interface between a host (graphics processor) and a display. It supports a 24-bit color depth (RGB888) and up to $1024 \times 768$ display formats. In a RGB888 application, 24 color bits (R[7:0], G[7:0], and B[7:0]), Pixel Clock (PCLK), and three control bits (VS, HS, and DE) are supported across the serial link with RXCLKIN rates from 10 to 75 MHz. The chipset may also be used in 18-bit color applications. In this application, three to six general-purpose signals may also be sent from host to display. #### 8.1.2 Live Link Insertion The serializer and deserializer devices support live link or cable hot plug applications. The automatic receiver lock to random data *plug and go* hot insertion capability allows the DS92LV0422 to attain lock to the active data stream during a live insertion event. #### 8.1.3 Alternate Color or Data Mapping Color-mapped data pin names are provided to specify a recommended mapping for 24-bit and 18-bit applications. Seven (7) is assumed to be the MSB, and Zero (0) is assumed to be the LSB. While this is recommended, it is not required. When connecting to earlier generations of FPD-Link II serializer and deserializer devices, a color mapping review is recommended to ensure the correct connectivity is obtained. Table 14 provides examples for interfacing between DS92LV0421 and different deserializers. Table 15 provides examples for interfacing between DS92LV0422 and different serializers. Table 14. Serializer Alternate Color or Data Mapping | CHANNEL<br>LINK | BIT NUMBER | RGB (LSB<br>EXAMPLE) | DS92LV2422 | DS90UR124 | DS99R124Q-Q1 | DS90C124 | | |-----------------|------------|----------------------|------------|-----------------------------------------------------------------------------------------------|--------------|----------------------|--| | | Bit 26 | B1 | B1 | | | | | | | Bit 25 | В0 | В0 | | | | | | DVINO | Bit 24 | G1 | G1 | NI/A | N/A | NI/A | | | RXIN3 | Bit 23 | G0 | G0 | N/A | | N/A | | | | Bit 22 | R1 | R1 | | | ROUT20 ROUT19 ROUT18 | | | | Bit 21 | R0 | R0 | | | | | | | Bit 20 | DE | DE | ROUT20 | | ROUT20 | | | | Bit 19 | VS | VS | ROUT19 | | ROUT19 | | | | Bit 18 | HS | HS | R0 R0 DE ROUT20 ROU VS ROUT19 ROU | ROUT18 | | | | RXIN2 | Bit 17 | В7 | B7 | ROUT17 | TXOUT2 | ROUT17 | | | | Bit 16 | В6 | B6 | ROUT16 | | ROUT16 | | | | Bit 15 | B5 | B5 | ROUT15 | | ROUT15 | | | | Bit 14 | B4 | B4 | ROUT14 | | ROUT14 | | Product Folder Links: DS92LV0421 DS92LV0422 10 Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated # **Application Information (continued)** Table 14. Serializer Alternate Color or Data Mapping (continued) | | | | | | - | | |------------------------|------------|----------------------|------------------|-----------------------|--------------------|-----------------------| | CHANNEL<br>LINK | BIT NUMBER | RGB (LSB<br>EXAMPLE) | DS92LV2422 | DS90UR124 | DS99R124Q-Q1 | DS90C124 | | | Bit 13 | В3 | B3 | ROUT13 | | ROUT13 | | | Bit 12 | B2 | B2 | ROUT12 | | ROUT12 | | | Bit 11 | <b>G</b> 7 | G7 | ROUT11 | | ROUT11 | | RXIN1 | Bit 10 | G6 | G6 | ROUT10 | TXOUT1 | ROUT10 | | | Bit 9 | G5 | G5 | ROUT9 | | ROUT9 | | | Bit 8 | G4 | G4 | ROUT8 | | ROUT8 | | | Bit 7 | G3 | G3 | ROUT7 | | ROUT7 | | | Bit 6 | G2 | G2 | ROUT6 | | ROUT6 | | | Bit 5 | R7 | R7 | ROUT5 | ROUT5<br>ROUT4 | ROUT5 | | | Bit 4 | R6 | R6 | ROUT4 | | ROUT4 | | RXIN0 | Bit 3 | R5 | R5 | ROUT3 | TXOUT0 | ROUT3 | | | Bit 2 | R4 | R4 | ROUT2 | | ROUT2 | | | Bit 1 | R3 | R3 | ROUT1 | | ROUT1 | | | Bit 0 | R2 | R2 | ROUT0 | | ROUT0 | | | | | | ROUT23 <sup>(1)</sup> | OS2 <sup>(1)</sup> | ROUT23 <sup>(1)</sup> | | N/A | N/A | N/A | N/A | ROUT22 <sup>(1)</sup> | OS1 <sup>(1)</sup> | ROUT22 <sup>(1)</sup> | | | | | | ROUT21 <sup>(1)</sup> | OS0 <sup>(1)</sup> | ROUT21 <sup>(1)</sup> | | DS92LV0421<br>SETTINGS | MAPS | EL = 0 | CONFIG[1:0] = 00 | CONF | FIG[1:0] = 10 | CONFIG[1:0] = 11 | <sup>(1)</sup> These bits are not supported by the DS92LV0421. Table 15. Deserializer Alternate Color or Data Mapping | CHANNEL<br>LINK | BIT NUMBER | RGB (LSB<br>EXAMPLE) | DS92LV2421 | DS90UR241 | DS99R421 | DS90C241 | |-----------------|------------|----------------------|------------|-----------|----------|----------| | | Bit 26 | B1 | B1 | | | | | | Bit 25 | В0 | В0 | | | | | TVOLITA | Bit 24 | G1 | G1 | NI/A | | N1/A | | TXOUT3 | Bit 23 | G0 | G0 | N/A | N/A | N/A | | | Bit 22 | R1 | R1 | | | | | | Bit 21 | R0 | R0 | | | | | | Bit 20 | DE | DE | DIN20 | | DIN20 | | | Bit 19 | VS | VS | DIN19 | | DIN19 | | | Bit 18 | HS | HS | DIN18 | | DIN18 | | TXOUT2 | Bit 17 | В7 | B7 | DIN17 | RXIN2 | DIN17 | | | Bit 16 | В6 | B6 | DIN16 | | DIN16 | | | Bit 15 | | DIN15 | | DIN15 | | | | Bit 14 | B4 | B4 | DIN14 | | DIN14 | | | Bit 13 | В3 | B3 | DIN13 | | DIN13 | | | Bit 12 | B2 | B2 | DIN12 | | DIN12 | | | Bit 11 | G7 | G7 | DIN11 | | DIN11 | | TXOUT1 | Bit 10 | G6 | G6 | DIN10 | RXIN1 | DIN10 | | | Bit 9 | G5 | G5 | DIN9 | | DIN9 | | | Bit 8 | G4 | G4 | DIN8 | | DIN8 | | | Bit 7 | G3 | G3 | DIN7 | | DIN7 | Product Folder Links: DS92LV0421 DS92LV0422 Table 15. Deserializer Alternate Color or Data Mapping (continued) | CHANNEL<br>LINK | BIT NUMBER | RGB (LSB<br>EXAMPLE) | DS92LV2421 | DS90UR241 | DS99R421 | DS90C241 | |------------------------|------------|----------------------|------------------|----------------------|--------------------|----------------------| | | Bit 6 | G2 | G2 | DIN6 | | DIN6 | | | Bit 5 | R7 | R7 | DIN5 | | DIN5 | | | Bit 4 | R6 | R6 | DIN4 | | DIN4 | | TXOUT0 | Bit 3 | R5 | R5 | DIN3 | RXIN0 | DIN3 | | | Bit 2 | R4 | R4 | DIN2 | | DIN2 | | | Bit 1 | R3 | R3 | DIN1 | | DIN1 | | | Bit 0 | R2 | R2 | DIN0 | | DIN0 | | | | | | DIN23 <sup>(1)</sup> | OS2 <sup>(1)</sup> | DIN23 <sup>(1)</sup> | | N/A | N/A | N/A | N/A | DIN22 <sup>(1)</sup> | OS1 <sup>(1)</sup> | DIN22 <sup>(1)</sup> | | | | | | DIN21 (1) | OS0 <sup>(1)</sup> | DIN21 <sup>(1)</sup> | | DS92LV0422<br>SETTINGS | MAPS | EL = 0 | CONFIG[1:0] = 00 | CONF | [IG[1:0] = 10 | CONFIG[1:0] = 11 | <sup>(1)</sup> These bits are not supported by the DS92LV0422. 2 Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated Product Folder Links: DS92LV0421 DS92LV0422 ## 8.2 Typical Application ### 8.2.1 DS92LV0421 Typical Connection Figure 36 shows a typical application of the DS92LV0421 serializer in pin control mode for a 24-bit application. The LVDS inputs require external $100-\Omega$ differential termination resistors. The CML outputs require $0.1-\mu F$ , ACcoupling capacitors to the line. The line driver includes internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, four $0.1-\mu F$ capacitors and a $4.7-\mu F$ capacitor must be used for local device bypassing. Ferrite beads are placed on the power lines for effective noise suppression. System GPO (General Purpose Output) signals control the PDB and BISTEN pins. A delay cap is placed on the PDB signal to delay the enabling of the device until power is stable. The application assumes connection to the companion deserializer (DS92LV0422), and therefore the configuration pins CONFIG[1:0] are also both tied low. In this example, the cable is long, and therefore the VODSEL pin is tied high and a De-Emphasis value is selected by the resistor R1. The interface to the host is with 1.8-V LVCMOS levels, thus the VDDIO pin is connected also to the 1.8-V rail. The optional serial bus control is not used in this example, thus the SCL, SDA and ID[X] pins can be left open. Figure 36. DS92LV0421 Typical Connection Diagram ## **Typical Application (continued)** #### 8.2.1.1 Design Requirements For this design example, use the parameters listed in Table 16 as the input parameters. **Table 16. Design Parameters** | PARAMETER | VALUE | |---------------------------------|----------------| | VDDIO | 1.8 V or 3.3 V | | VDDL, VDDP, VDDHS, VDDTX, VDDRX | 1.8 V | | AC Coupling Capacitor for DOUT± | 100 nF | ## 8.2.1.2 Detailed Design Procedure The DOUT $\pm$ outputs require 100-nF, AC-coupling capacitors to the line. Channel-Link data input pairs require an external 100- $\Omega$ termination for standard LVDS levels. The power supply filter capacitors are placed near the power supply pins. A smaller capacitance capacitor must be placed closer to the power supply pins. Adding a ferrite bead is optional, and if used, TI recommends using a ferrite bead with 1-k $\Omega$ impedance and low DC resistance (less than 1 $\Omega$ ). The VODSEL pin is tied to VDDIO for long cable applications. The de-emphasis pin may connect a resistor to Ground (see Table 2). The PDB and BISTEN pins are assumed to be controlled by a microprocessor. The PDB must remain in a low state until all power supply voltages reach the final voltage. The CONFIG[1:0] pins are set depending on operating modes and backward compatibility (see Table 10). The MAPSEL pin sets the mapping scheme (see Figure 23 and Figure 24). The SCL, SDA, and ID[X] pins can be left open when these serial bus control pins are unused. The RES[7:0] pins and DAP must be tied to Ground. #### 8.2.1.3 Application Curves ### 8.2.2 DS92LV0422 Typical Application Figure 39 shows a typical application of the DS92LV0422 for a 24-bit application. The CML inputs require 0.1-μF, AC-coupling capacitors to the line, and the receiver provides internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, four 0.1-μF capacitors and a 4.7-μF capacitor must be used for local device bypassing. Ferrite beads are placed on the power lines for effective noise suppression. System GPO (General Purpose Output) signals control the PDB and BISTEN pins. A delay cap is placed on the PDB signal to delay the enabling of the device until power is stable. The application assumes connection to the companion serializer (DS92LV0421), and therefore the configuration pins CONFIG[1:0] are also both tied low. The interface to the host is with 1.8-V LVCMOS levels, thus the VDDIO pin is connected also to the 1.8-V rail. The optional serial bus control is not used in this example, thus the SCL, SDA, and ID[X] pins can be left open. Figure 39. DS92LV0422 Typical Connection Diagram #### 8.2.2.1 Design Requirements For this design example, use the parameters listed in Table 17 as the input parameters. **Table 17. Design Parameters** | PARAMETER | VALUE | |--------------------------------|----------------| | VDDIO | 1.8 V or 3.3 V | | VDDL, VDDP, VDDSC, VDDA | 1.8 V | | VDDTX | 3.3 V | | AC Coupling Capacitor for RIN± | 100 nF | ### 8.2.2.2 Detailed Design Procedure The RIN $\pm$ inputs require 100-nF, AC-coupling capacitors to the line. The power supply filter capacitors are placed near the power supply pins. A smaller capacitance capacitor must be placed closer to the power supply pins. The device has one configuration pin (EQ) called a strap pin, which is pulled down by default. For a high state, use a 10-k $\Omega$ resistor pullup to VDDIO. The PDB and BISTEN pins are assumed to be controlled by a microprocessor. The PDB must remain in a low state until all power supply voltages reach the final voltage. The SCL, SDA, and ID[X] pins can be left open when these serial bus control pins are unused. The RES pin and DAP must be tied to Ground. ## 8.2.2.3 Application Curves ## 9 Power Supply Recommendations The VDD ( $V_{DDn}$ and $V_{DDIO}$ ) supply ramp must be faster than 1.5 ms with a monotonic rise. If slower than 1.5 ms, a capacitor on the PDB pin is required to ensure PDB arrives after all the VDD supplies have settled to the recommended operating voltage. When the PDB pin is pulled to $V_{DDIO}$ , TI recommends using a 10-k $\Omega$ pullup and a 22- $\mu$ F cap to Ground to delay the PDB input signal. ## 10 Layout ## 10.1 Layout Guidelines Circuit board layout and stack-up for the LVDS serializer and deserializer devices must be designed to provide low-noise power feed to the device. Good layout practice also separates high frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback, and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power or ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies and makes the value and placement of external bypass capacitors less critical. External bypass capacitors must include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01 µF to 0.1 µF. Tantalum capacitors may be in the 2.2-µF to 10-µF range. Voltage rating of the tantalum capacitors must be at least 5x the power supply voltage being used. Surface-mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, place the smaller value closer to the pin. A large bulk capacitor is recommended at the point of power entry. This is typically in the 50-µF to 100-µF range and smooths low frequency switching noise. TI recommends connecting power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane, with vias on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor increases the inductance of the path. A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20 to 30 MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency. Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter may be used to provide clean power to sensitive circuits such as PLLs. Use at least a four-layer board with a power and ground plane. Place LVCMOS signals away from the CML lines to prevent coupling from the LVCMOS lines to the CML lines. Closely-coupled differential lines of 100 $\Omega$ are typically recommended for LVDS interconnects. The closely coupled lines help to ensure that coupled noise appears as common mode and thus is rejected by the receivers. The tightly coupled lines also radiate less. #### 10.1.1 WQFN (LLP) Stencil Guidelines Stencil parameters such as aperture area ratio and the fabrication process have a significant impact on paste deposition. Inspection of the stencil prior to placement of the LLP (WQFN) package is highly recommended to improve board assembly yields. If the via and aperture openings are not carefully monitored, the solder may flow unevenly through the DAP. Stencil parameters for aperture opening and via locations are shown in Figure 42 and Figure 43. Figure 42. No Pullback LLP, Single Row Reference Diagram ## **Layout Guidelines (continued)** #### Table 18. No Pullback LLP Stencil Aperture Summary for DS92LV0421 and DS92LV0422 | DEVICE | PIN<br>COUNT | MKT<br>DWG | PCB I/O<br>PAD SIZE<br>(mm) | PCB<br>PITCH<br>(mm) | PCB DAP<br>SIZE (mm) | STENCIL I/O<br>APERTURE<br>(mm) | STENCIL DAP<br>APERTURE<br>(mm) | NUMBER OF<br>DAP<br>APERTURE<br>OPENINGS | GAP BETWEEN<br>DAP APERTURE<br>(Dim A mm) | |------------|--------------|------------|-----------------------------|----------------------|----------------------|---------------------------------|---------------------------------|------------------------------------------|-------------------------------------------| | DS92LV0421 | 36 | SQA36A | $0.25 \times 0.6$ | 0.5 | 4.6 x 4.6 | $0.25 \times 0.7$ | 1.0 × 1.0 | 16 | 0.2 | | DS92LV0422 | 48 | SQA48A | 0.25 × 0.6 | 0.5 | 5.1 × 5.1 | 0.25 × 0.7 | 1.1 × 1.1 | 16 | 0.2 | Figure 43. 48-Pin WQFN Stencil Example of Via and Opening Placement Information on the WQFN style package is provided in *Leadless Leadframe Package (LLP) Application Report* (SNOA401). ### 10.1.2 Transmission Media The serializer and deserializer chipset is intended to be used in a point-to-point configuration through a PCB trace or through twisted pair cable. The serializer and deserializer provide internal terminations for a clean signaling environment. The interconnect for LVDS must present a differential impedance of 100 $\Omega$ . Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Shielded or unshielded cables may be used depending upon the noise environment and application requirements. #### 10.1.3 LVDS Interconnect Guidelines See AN-1108 Channel-Link PCB and Interconnect Design-In Guidelines (SNLA008) and AN-905 Transmission Line RAPIDESIGNER Operation and Applications Guide (SNLA035) for full details. - Use 100-Ω coupled differential pairs - Use the S, 2S, 3S rule in spacings - S = space between the pair - 2S = space between pairs - 3S = space to LVCMOS signal - Minimize the number of vias - Use differential connectors when operating above 500-Mbps line speed - Maintain balance of the traces - Minimize skew within the pair - Terminate as close to the Tx outputs and Rx inputs as possible Additional general guidance can be found in the LVDS Owner's Manual, available in PDF format from the TI website at: www.ti.com/lvds. Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated ## 10.2 Layout Example The following PCB layout examples are derived from the layout design of the LV04EVK01 Evaluation Module. These graphics and additional layout description are used to demonstrate both proper routing and proper solder techniques when designing in the serializer and deserializer pair. Figure 44. DS92LV0421 Serializer Example Layout Figure 45. DS92LV0422 Deserializer Example Layout Copyright © 2010–2016, Texas Instruments Incorporated ## 11 Device and Documentation Support ### 11.1 Device Support ## 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## 11.1.2 Development Support For developmental support, see the following: Overview for LVDS/M-LVDS/ECL/CML ### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Absolute Maximum Ratings for Soldering (SNOA549) - Leadless Leadframe Package (LLP) Application Report (SNOA401) - AN-1108 Channel-Link PCB and Interconnect Design-In Guidelines (SNLA008) - AN-905 Transmission Line RAPIDESIGNER Operation and Applications Guide (SNLA035) #### 11.3 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 19. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY | |------------|----------------|--------------|---------------------|------------------|---------------------| | DS92LV0421 | Click here | Click here | Click here | Click here | Click here | | DS92LV0422 | Click here | Click here | Click here | Click here | Click here | ## 11.4 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.5 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.6 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. Submit Documentation Feedback Copyright © 2010–2016, Texas Instruments Incorporated ## 11.7 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 11.8 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: DS92LV0421 DS92LV0422 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | DS92LV0421SQ/NOPB | ACTIVE | WQFN | NJK | 36 | 1000 | RoHS & Green | (6)<br>SN | Level-3-260C-168 HR | -40 to 85 | LV0421 | Samples | | DS92LV0421SQE/NOPB | ACTIVE | WQFN | NJK | 36 | 250 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LV0421 | Samples | | DS92LV0421SQX/NOPB | ACTIVE | WQFN | NJK | 36 | 2500 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LV0421 | Samples | | DS92LV0422SQ/NOPB | ACTIVE | WQFN | RHS | 48 | 1000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LV0422 | Samples | | DS92LV0422SQE/NOPB | ACTIVE | WQFN | RHS | 48 | 250 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LV0422 | Samples | | DS92LV0422SQX/NOPB | ACTIVE | WQFN | RHS | 48 | 2500 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 85 | LV0422 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # PACKAGE OPTION ADDENDUM 10-Dec-2020 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DS92LV0421SQ/NOPB | WQFN | NJK | 36 | 1000 | 330.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q1 | | DS92LV0421SQE/NOPB | WQFN | NJK | 36 | 250 | 178.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q1 | | DS92LV0421SQX/NOPB | WQFN | NJK | 36 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q1 | | DS92LV0422SQ/NOPB | WQFN | RHS | 48 | 1000 | 330.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | | DS92LV0422SQE/NOPB | WQFN | RHS | 48 | 250 | 178.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | | DS92LV0422SQX/NOPB | WQFN | RHS | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.3 | 12.0 | 16.0 | Q1 | www.ti.com 3-Jun-2022 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | DS92LV0421SQ/NOPB | WQFN | NJK | 36 | 1000 | 356.0 | 356.0 | 35.0 | | DS92LV0421SQE/NOPB | WQFN | NJK | 36 | 250 | 208.0 | 191.0 | 35.0 | | DS92LV0421SQX/NOPB | WQFN | NJK | 36 | 2500 | 356.0 | 356.0 | 35.0 | | DS92LV0422SQ/NOPB | WQFN | RHS | 48 | 1000 | 356.0 | 356.0 | 35.0 | | DS92LV0422SQE/NOPB | WQFN | RHS | 48 | 250 | 208.0 | 191.0 | 35.0 | | DS92LV0422SQX/NOPB | WQFN | RHS | 48 | 2500 | 356.0 | 356.0 | 35.0 | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated