







CUSTOMER:

MODEL NO. : GFG128064I-YPAE-03

VERSION : C

DATE : 2022.11.30

CERTIFICATION : ROHS

| Customer Sign | Approved By | Prepared By | Prepared By |
|---------------|-------------|-------------|-------------|
|               | GIFAR       | GIFAR       | GIFAR       |
|               | 2022.11.30  | 2022,11.30  | 2022.11.30  |
|               | Sidney      | Roger       | Hazel       |

晶 發 科 技 股 份 有 限 公 司 GI FAR TECHNOLOGY CO.,LTD.

新北市樹林區東豐街 81 號

No. 81, Dongfeng St, Shulin District, 238034, New Taipei City, Taiwan, R.O.C. TEL: +886-2-8684-1188 FAX: +886-2-8684-8532

PAGE 1/18 P-18-09D







### **Revision Record**

| Data(y/m/d) | Ver. | Description                                               | page |
|-------------|------|-----------------------------------------------------------|------|
| 2009.03.02  | 00   | New                                                       | 18   |
| 2017.04.18  | A    | 修改公司抬頭、格式統一                                               |      |
| 2020.08.31  | В    | 依實際樣品更新電氣規格<br>增加包裝資訊及檢驗規範                                |      |
| 2022.11.30  | C    | 原 IC ST7565S 已經 EOL 替代料 ST7565P-G<br>更新規格書(4M-2022102102) |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |
|             |      |                                                           |      |





### **CONTENTS**

| 1.  | Scop  | ne                                               | <br>4  |
|-----|-------|--------------------------------------------------|--------|
| 2.  | Prod  | uct Specifications                               | <br>4  |
|     | 2.1   | General                                          | <br>4  |
|     | 2.2   | Mechanical Characteristics                       | <br>4  |
|     | 2.3   | Absolute Maximum Ratings                         | <br>5  |
|     | 2.4   | Electrical Characteristics                       | <br>5  |
|     | 2.5   | Optical Characteristics Absolute maximum ratings | <br>5  |
|     | 2.6   | Optical Characteristics                          | <br>6  |
|     | 2.7   | LED Back-light Characteristics                   | <br>7  |
| 3.  | Relia | ability                                          | <br>8  |
| 4.  | Oper  | rating Instructions                              | <br>9  |
|     | 4.1   | Input signal Function                            | <br>9  |
|     | 4.2   | Voltage Generator Circuit                        | <br>11 |
|     | 4.3   | Timing Diagram                                   | <br>13 |
| 5   | Note  | s                                                | <br>16 |
| 6   | Oper  | ration Precautions                               | 16     |
| 7   | Pack  | age information                                  | 17     |
| 8   | LCM   | Dimensions                                       | 18     |
| App | endix | : Inspection Standard                            |        |

PAGE 3/18 P-18-09D





### 1. SCOPE

This specification covers the engineering requirements for the GFG128064I-YPAE-03 liquid crystal module.

### 2. PRODUCT SPECIFICATIONS

### 2.1 General

- 128 × 64 dot matrix LCD
- STN (Yellow-Green) , Positive mode LCD panel
- Transflective, Wide temperature type
- 6 o'clock
- Back light: Edge LED (Yellow-Green)
- Multiplexing driving: 1/65duty, 1/9bias
- Conteroller IC ST7565P-G

### 2.2 Mechanical Characteristics

| Item                                                      | Characteristic                 |
|-----------------------------------------------------------|--------------------------------|
| Dot configuration                                         | 128 × 64                       |
| Dot dimensions(mm)                                        | $0.48 \times 0.48$             |
| Dot spacing (mm)                                          | 0.52 × 0.52                    |
| Module dimensions (Horizontal × Vertical × Thickness, mm) | $80 \times 54 \times 9.7$ max. |
| Viewing area (Horizontal × Vertical, mm)                  | 70.7 × 38.8                    |
| Active area (Horizontal × Vertical, mm)                   | 66.52 × 33.24                  |

PAGE 4/18 P-18-09D









### 2.3 Absolute Maximum Ratings (Without LED back-light)

| Characteristic            | Symbol   | Unit | Value                        |
|---------------------------|----------|------|------------------------------|
| Operating Voltage (logic) | $V_{DD}$ | V    | 0.3 to +3.6                  |
| Input Voltage             | Vin      | V    | -0.3 to V <sub>DD</sub> +0.3 |

Note 1: Referenced to Vss=0V

### 2.4 Electrical Characteristics (Without LED back-light)

| Characteristic           | Symbol                           | Condition  | Min.               | Тур. | Max.               | Unit     |
|--------------------------|----------------------------------|------------|--------------------|------|--------------------|----------|
| Operating Voltage(logic) | V <sub>DD</sub> -V <sub>SS</sub> |            | 3.0                | 3.3  | 3.6                | V        |
| Input Voltage            | ViH                              |            | 0.8V <sub>DD</sub> |      | $V_{DD}$           | <b>V</b> |
| input voitage            | V <sub>IL</sub>                  | -          | V <sub>SS</sub>    |      | 0.2V <sub>DD</sub> | V        |
| Output Voltage           | Vон                              | Iон=-0.1mA | 0.8V <sub>DD</sub> |      | $V_{DD}$           | <b>V</b> |
| Output voltage           | VHL                              | loL=0.1mA  | Vss                |      | 0.2V <sub>DD</sub> | V        |
| Current<br>Consumption   | I <sub>DD</sub>                  | VIN=VDD    |                    | 0.9  | 2.0                | mA       |

### 2.5 Optical Characteristics Absolute maximum ratings

| Item                        | Symbol | Rating | Unit |
|-----------------------------|--------|--------|------|
| Operating temperature range | Тор    | -20~70 | °C   |
| Storage temperature range   | Tst    | -30~80 | °C   |

PAGE 5/18 P-18-09D



### 晶發科技股份有限公

## GI FAR TECHNOLOGY CO.,LTD. No. 81, Dongfeng St, Shulin District, 23874, New Taipei City, Taiwan, R.O.C.





### 2.6. Optical Characteristics

1/65 duty, 1/9 bias, Vop=9.5 V, Ta=25°C

| Item                | Symbol  | Conditions | Min. | Тур. | Max   | Reference   |
|---------------------|---------|------------|------|------|-------|-------------|
| Driving voltage     | Vop     |            | 9.2  | 9.5  | 9.8   |             |
| Viouing angle       | Ø2 - Ø1 | Ta=25°C    | 34°  | 50°  | -     | Notes 1 & 2 |
| Viewing angle       | Φ       | 1a=25 C    | 36°  | 53°  |       | Notes 1 & 2 |
| Contrast            | C       | θ=0°, ∅=0° | 2.0  | -    | -     | Note 3      |
| Response time(rise) | ton     | θ=0°, Ø=0° | ı    | 33   | 350ms | Note 4      |
| Response time(fall) | toff    | θ=0°, Ø=0° | -    | 72   | 450ms | Note 4      |

Note 1: Definition of angles  $\theta$  and  $\emptyset$ 



Note 2: Definition of viewing angles  $\theta$ 1 and  $\theta$ 2



PAGE 6/18

Note 4: Definition of response time

naked eye and viewing angle  $\theta$  at Cmax. Above are not always the same



Note 3: Definition of contrast C



P-18-09D







### 2.7 LED Back-light Characteristics

### 2.7.1 Electrical / optical specifications

 $Ta = 25^{\circ}C$ 

| Item Symbol         |         | Condition    | Min. | Тур. | Max. | Unit              |
|---------------------|---------|--------------|------|------|------|-------------------|
|                     |         | If=60mA,     |      |      |      |                   |
| Forward voltage     | $V_{f}$ | Yellow Green | 3.7  | 4.0  | 4.3  | V                 |
|                     |         | If=60mA,     |      |      |      |                   |
| *Luminous Intensity | lv      | Yellow Green | 400  | 600  |      | cd/m <sup>2</sup> |
| Peak Emission       |         | If=60mA,     |      |      |      |                   |
| Wavelength          | λΡ      | Yellow Green | 567  | 572  | 577  | nm                |
| Spectrum Radiation  |         | lf=60mA,     |      |      |      |                   |
| Bandwidth           | Δλ      | Yellow Green |      | 30   |      | nm                |
|                     |         | VR=5V,       |      |      |      |                   |
| Reverse Current     | lr      | Yellow Green |      |      | 10   | uA                |
|                     |         | lf=60mA,     |      |      |      |                   |
| Luminous Uniformity | ΔLv     | Yellow Green | 70   |      |      | %                 |

Note: \* Measured at the bare LED back-light unit.

### 2.7.2 LED Maximum Operating Range

| Item              | Symbol          | Yellow-Green | Unit |
|-------------------|-----------------|--------------|------|
| Power Dissipation | P <sub>AD</sub> | 420          | mW   |
| Forward Current   | lF              | 100          | mA   |
| Reverse Voltage   | V <sub>R</sub>  | 5            | V    |

PAGE 7/18 P-18-09D







### 3. RELIABILITY

| NO. | ITEM                               | COND           | ITION                  | STANDARD                     | NOTE      |
|-----|------------------------------------|----------------|------------------------|------------------------------|-----------|
| 1   | High Temp. Storage                 | 80°C           | 120 hrs                | Appearance<br>Without defect |           |
| 2   | Low Temp. Storage                  | -30°C          | 120 hrs                | Appearance<br>Without defect |           |
| 3   | High Temp. & High<br>Humi. Storage | 40°C<br>90% RH | 120 hrs                | Appearance<br>Without defect |           |
| 4   | High Temp.<br>Operating Display    | 70°C           | 120 hrs                | Appearance<br>Without defect |           |
| 5   | Low Temp.<br>Operating Display     | <b>-20°</b> C  | 120 hrs                | Appearance<br>Without defect |           |
| 6   | Thermal Shock                      |                | → 70°C,30min.<br>vcle) | Appearance<br>Without defect | 10 cycles |

<sup>\*\*</sup> Dissipation current, contrast and display functions

PAGE 8/18 P-18-09D

<sup>\*\*</sup> Polarizing filter deterioration, other appearance defects

<sup>\*\*</sup> The function test shall be conducted after 4hours storage at the normal temperature and humidity after remove from the test chamber.







### 4. OPERATING INSTRUCTIONS

4.1 Input signal Function

|        | out signal |     |                                                                              |     |     |  |                                                           |                     |
|--------|------------|-----|------------------------------------------------------------------------------|-----|-----|--|-----------------------------------------------------------|---------------------|
| Pin No | Symbol     | 1/0 | Function                                                                     |     |     |  |                                                           |                     |
| 1      | 1 /CS1     |     | This is the chip select signal. When CS1 = "L" and CS2 = "H," then the chip  |     |     |  |                                                           |                     |
|        | ,          |     | select becomes active, and data/command I/O is enabled.                      |     |     |  |                                                           |                     |
| 2      | 2 /RES     |     | When RES is set to "L," the settings are initialized. The reset operation is |     |     |  |                                                           |                     |
|        | 7120       | -   | performed by the RES signal level.                                           |     |     |  |                                                           |                     |
|        |            |     | This is connect to the least significant bit of the normal MPU address bus,  |     |     |  |                                                           |                     |
|        | 4.0        |     | and it determines whether the data bits are data or a command.               |     |     |  |                                                           |                     |
| 3      | A0         | 1   | A0 = "H": Indicates that D0 to D7 are display data.                          |     |     |  |                                                           |                     |
|        |            |     | A0 = "L": Indicates that D0 to D7 are control data.                          |     |     |  |                                                           |                     |
|        |            |     | When connected to an 8080 MPU, this is active LOW.                           |     |     |  |                                                           |                     |
|        |            |     | (R/W) This terminal connects to the 8080 MPU WR signal. The signals on       |     |     |  |                                                           |                     |
|        |            | _   | the data bus are latched at the rising edge of the WR signal.                |     |     |  |                                                           |                     |
| 4      | WR(R/W)    | I   | • When connected to a 6800 Series MPU:                                       |     |     |  |                                                           |                     |
|        |            |     | This is the read/write control signal input terminal.                        |     |     |  |                                                           |                     |
|        |            |     | When R/W = "H": Read. When R/W = "L": Write.                                 |     |     |  |                                                           |                     |
|        |            |     | When connected to an 8080 MPU, this is active LOW.                           |     |     |  |                                                           |                     |
|        |            |     | (E) This pin is connected to the RD signal of the 8080 MPU, and the          |     |     |  |                                                           |                     |
| 5      | RD(E)      | ı   | ST7565S series data bus is in an output status when this signal is "L".      |     |     |  |                                                           |                     |
|        |            | (=) | (=)                                                                          | (-) | (2) |  | When connected to a 6800 Series MPU, this is active HIGH. |                     |
|        |            |     | This is the 6800 Series MPU enable clock input terminal.                     |     |     |  |                                                           |                     |
|        |            |     | This is an 8-bit bi-directional data bus that connects to an 8-bit or 16-bit |     |     |  |                                                           |                     |
|        | D0 to D5   |     | standard MPU data bus. When the serial interface is selected (P/S = "L"):    |     |     |  |                                                           |                     |
| 6~13   | D6 (SCL)   | I/O | D0 to D5 are set to high impedance.                                          |     |     |  |                                                           |                     |
|        | D7 (SI)    |     | D6: the serial clock input (SCL); D7: serial data input (SI).                |     |     |  |                                                           |                     |
|        | - 1 (3.)   |     | When the chip select is not active, D0 to D7 are set to high impedance.      |     |     |  |                                                           |                     |
| 14     | VDD        | PS  | Shared with the MPU power supply terminal Vcc.                               |     |     |  |                                                           |                     |
| 15     | VSS        | PS  | This is a 0V terminal connected to the system GND.                           |     |     |  |                                                           |                     |
|        |            |     | DC/DC voltage converter. Connect a capacitor between this terminal and       |     |     |  |                                                           |                     |
| 16     | VOUT       | 0   | VSS.                                                                         |     |     |  |                                                           |                     |
|        |            |     | DC/DC voltage converter. Connect a capacitor between this terminal and       |     |     |  |                                                           |                     |
| 17     | CAP5+      | Ο   | the CAP1+ terminal.                                                          |     |     |  |                                                           |                     |
|        |            |     | DC/DC voltage converter. Connect a capacitor between this terminal and       |     |     |  |                                                           |                     |
| 18     | CAP3+      | 0   | the CAP1+ terminal.                                                          |     |     |  |                                                           |                     |
|        |            |     |                                                                              |     |     |  |                                                           |                     |
| 19     | CAP1-      | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and       |     |     |  |                                                           |                     |
|        |            |     | the CAP1- terminal.                                                          |     |     |  |                                                           |                     |
| 20     | CAP1+      | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and       |     |     |  |                                                           |                     |
|        |            |     |                                                                              |     |     |  |                                                           | the CAP1+ terminal. |

P-18-09D PAGE 9/18







| 21    | CAP2+ | 0  | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP2+ terminal.                                                                                                                                                                                                                                                                                                                          |
|-------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22    | CAP2- | 0  | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP2- terminal.                                                                                                                                                                                                                                                                                                                          |
| 23    | CAP4+ | 0  | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP2+ terminal.                                                                                                                                                                                                                                                                                                                          |
| 24    | VRS   | PS | This is the internal-output VREG power supply for the LCD power supply voltage regulator.                                                                                                                                                                                                                                                                                                                           |
| 25~29 | V4~V0 | PS | This is a multi-level power supply for the liquid crystal drive. The voltage Supply applied is determined by the liquid crystal cell, and is changed through the use of a resistive voltage divided or through changing the impedance using an opamp. Voltage levels are determined based on VDD, and must maintain the relative magnitudes shown below. $V0 \! \ge \! V1 \ge \! V2 \ge \! V3 \ge \! V4 \ge \! VSS$ |
| 30    | VR    | I  | Output voltage regulator terminal. Provides the voltage between VDD and V5 through a resistive voltage divider.  IRS = "L": the V5 voltage regulator internal resistors are not used.  IRS = "H": the V5 voltage regulator internal resistors are used.                                                                                                                                                             |
| 31    | C86   | I  | This is the MPU interface switch terminal.  C86 = "H": 6800 Series MPU interface. C86 = "L": 8080 MPU interface.                                                                                                                                                                                                                                                                                                    |
| 32    | P/S   | I  | This pin configures the interface to be parallel mode or serial mode.  P/S = "H": Parallel data input/output.  P/S = "L": Serial data input.  When P/S = "L", D0 to D5 must be fixed to "H".  /RD (E) and /WR (R/W) are fixed to either "H" or "L".  The serial access mode does NOT support read operation.                                                                                                        |
| 33    | /HPM  | I  | This is the power control terminal for the power supply circuit for liquid crystal drive.  /HPM = "H": Normal mode  /HPM = "L": High power mode                                                                                                                                                                                                                                                                     |
| 34    | IRS   | I  | This terminal selects the resistors for the V5 voltage level adjustment. IRS = "H": Use the internal resistors IRS = "L": Do not use the internal resistors. The V5 voltage level is regulated by an external resistive voltage divider attached to the VR terminal                                                                                                                                                 |

PAGE 10/18 P-18-09D



### 晶發科技股份有限公司

### GI FAR TECHNOLOGY CO.,LTD. No. 81, Dongfeng St, Shulin District, 23874, New Taipei City, Taiwan, R.O.C.





### 4.2 Voltage Generator Circuit

### Built-in regulation ratio is used with x4 step-up



C1:1.0-4.7uf C2:0.1-4.7uf

> PAGE 11/18 P-18-09D



## 晶發科技股份有限公司

### GI FAR TECHNOLOGY CO.,LTD.





No. 81, Dongfeng St, Shulin District, 23874, New Taipei City, Taiwan, R.O.C.

### 4.3 Timing Diagram

### System Bus Timing for 8080 Series MPU



(VDD = 3.3V, Ta =25°C)

| ltem                      | Signal | Symbol | Condition   | Min. | Max. | Unit |
|---------------------------|--------|--------|-------------|------|------|------|
| Address setup time        | 40     | tAW8   |             | 0    | _    |      |
| Address hold time         | A0     | tAH8   |             | 0    | _    |      |
| System cycle time         |        | tCYC8  |             | 240  | _    |      |
| /WR L pulse width (WRITE) | WR     | tCCLW  |             | 80   | _    |      |
| /WR H pulse width (WRITE) | 1      | tCCHW  |             | 80   | _    |      |
| /RD L pulse width (READ)  | DD     | tCCLR  |             | 140  | _    | ns   |
| /RD H pulse width (READ)  | RD     | tCCHR  |             | 80   |      |      |
| WRITE Data setup time     |        | tDS8   |             | 40   | _    |      |
| WRITE Data hold time      | D(7:01 | tDH8   |             | 0    | _    |      |
| READ access time          | D[7:0] | tACC8  | CL = 100 pF | _    | 70   |      |
| READ Output disable time  | 1      | tOH8   | CL = 100 pF | 5    | 50   |      |

PAGE 12/18 P-18-09D



## 晶發科技股份有限公司

### GI FAR TECHNOLOGY CO.,LTD.





No. 81, Dongfeng St, Shulin District, 23874, New Taipei City, Taiwan, R.O.C.

### System Bus Timing for 6800 Series MPU



(VDD = 3.3V, Ta =25°C)

| ltem                          | Signal | Symbol | Condition   | Min. | Max. | Unit |
|-------------------------------|--------|--------|-------------|------|------|------|
| Address setup time            | - A0   | tAW6   |             | 0    | _    |      |
| Address hold time             | AU     | tAH6   |             | 0    | _    |      |
| System cycle time             |        | tCYC6  |             | 240  | _    |      |
| Enable L pulse width (WRITE)  |        | tEWLW  |             | 80   | _    |      |
| Enable H pulse width (WRITE)  | Е      | tEWHW  |             | 80   | _    |      |
| Enable L pulse width (READ)   |        | tEWLR  |             | 80   | _    | ns   |
| Enable H pulse width (READ)   |        | tEWHR  |             | 140  |      |      |
| Write data setup time         |        | tDS6   |             | 40   | _    |      |
| Write data hold time          | D[7:0] | tDH6   |             | 0    | _    |      |
| Read data access time         | D[7:0] | tACC6  | CL = 100 pF | _    | 70   |      |
| Read data output disable time |        | tOH6   | CL = 100 pF | 5    | 50   |      |

PAGE 13/18 P-18-09D







### System Bus Timing for 4-Line Serial Interface



(VDD = 3.3V, Ta =25°C)

| Item                 | Signal | Symbol | Condition | Min. | Max. | Unit |
|----------------------|--------|--------|-----------|------|------|------|
| Serial clock period  |        | tSCYC  |           | 50   | _    |      |
| SCLK "H" pulse width | SCLK   | tSHW   |           | 25   | _    |      |
| SCLK "L" pulse width |        | tSLW   |           | 25   | _    |      |
| Address setup time   | ۸٥     | tSAS   |           | 20   | _    |      |
| Address hold time    | A0     | tSAH   |           | 10   | _    | ns   |
| Data setup time      | CDV    | tSDS   |           | 20   | _    |      |
| Data hold time       | SDA    | tSDH   |           | 10   | _    |      |
| CS-SCLK time         | CS1B   | tCSS   |           | 20   | _    |      |
| CS-SCLK time         | CS2    | tCSH   |           | 40   | _    |      |

PAGE 14/18 P-18-09D





### 4.4. COMMAND LIST

| INCTRUCTION        |    | R/W   |      |    | С   | OMMAI  | ND BYT | Έ   |     |     |                                                                                  |     |                                                                      |  |
|--------------------|----|-------|------|----|-----|--------|--------|-----|-----|-----|----------------------------------------------------------------------------------|-----|----------------------------------------------------------------------|--|
| INSTRUCTION        | A0 | (RWR) | D7   | D6 | D5  | D4     | D3     | D2  | D1  | D0  | DESCRIPTION                                                                      |     |                                                                      |  |
| Display ON/OFF     | 0  | 0     | 1    | 0  | 1   | 0      | 1      | 1   | 1   | D   | D=1, display ON<br>D=0, display OFF                                              |     |                                                                      |  |
| Set Start Line     | 0  | 0     | 0    | 1  | S5  | S4     | S3     | S2  | S1  | S0  | Set display start line                                                           |     |                                                                      |  |
| Set Page Address   | 0  | 0     | 1    | 0  | 1   | 1      | Y3     | Y2  | Y1  | Y0  | Set page address                                                                 |     |                                                                      |  |
| Set Column Address | 0  | 0     | 0    | 0  | 0   | 1      | Х7     | X6  | X5  | X4  | Set column address (MSB)                                                         |     |                                                                      |  |
| Set Column Address | 0  | 0     | 0    | 0  | 0   | 0      | Х3     | X2  | X1  | X0  | Set column address (LSB)                                                         |     |                                                                      |  |
| Read Status        | 0  | 1     | BUSY | MX | D   | RST    | 0      | 0   | 0   | 0   | Read IC Status                                                                   |     |                                                                      |  |
| Write Data         | 1  | 0     | D7   | D6 | D5  | D4     | D3     | D2  | D1  | D0  | Write display data to RAM                                                        |     |                                                                      |  |
| Read Data          | 1  | 1     | D7   | D6 | D5  | D4     | D3     | D2  | D1  | D0  | Read display data from RAM                                                       |     |                                                                      |  |
| SEG Direction      | 0  | 0     | 1    | 0  | 1   | 0      | 0      | 0   | 0   | MX  | Set scan direction of SEG<br>MX=1, reverse direction<br>MX=0, normal direction   |     |                                                                      |  |
| Inverse Display    | 0  | 0     | 1    | 0  | 1   | 0      | 0      | 1   | 1   | INV | INV =1, inverse display<br>INV =0, normal display                                |     |                                                                      |  |
| All Pixel ON       | 0  | 0     | 1    | 0  | 1   | 0      | 0      | 1   | 0   | AP  | AP=1, set all pixel ON<br>AP=0, normal display                                   |     |                                                                      |  |
| Bias Select        | 0  | 0     | 1    | 0  | 1   | 0      | 0      | 0   | 1   | BS  | Select bias setting<br>0=1/9; 1=1/7 (at 1/65 duty)                               |     |                                                                      |  |
| Read-modify-Write  | 0  | 0     | 1    | 1  | 1   | 0      | 0      | 0   | 0   | 0   | Column address increment:<br>Read:+0 , Write:+1                                  |     |                                                                      |  |
| END                | 0  | 0     | 1    | 1  | 1   | 0      | 1      | 1   | 1   | 0   | Exit Read-modify-Write mode                                                      |     |                                                                      |  |
| RESET              | 0  | 0     | 1    | 1  | 1   | 0      | 0      | 0   | 1   | 0   | Software reset                                                                   |     |                                                                      |  |
| COM Direction      | 0  | 0     | 1    | 1  | 0   | 0      | MY     | ,   | ,   | -   | Set output direction of COM<br>MY=1, reverse direction<br>MY=0, normal direction |     |                                                                      |  |
| Power Control      | 0  | 0     | 0    | 0  | 1   | 0      | 1      | VB  | VR  | VF  | Control built-in power circuit<br>ON/OFF                                         |     |                                                                      |  |
| Regulation Ratio   | 0  | 0     | 0    | 0  | 1   | 0      | 0      | RR2 | RR1 | RR0 | Select regulation resistor ratio                                                 |     |                                                                      |  |
| Set EV             | 0  | 0     | 1    | 0  | 0   | 0      | 0      | 0   | 0   | 1   | Double command!! Set                                                             |     |                                                                      |  |
| Set EV             | 0  | 0     | 0    | 0  | EV5 | EV4    | EV3    | EV2 | EV1 | EV0 | electronic volume (EV) level                                                     |     |                                                                      |  |
| Power Save         | 0  | 0     |      |    | Co  | mpound | Comm   | and |     |     | Display OFF + All Pixel ON                                                       |     |                                                                      |  |
| Cat Decetor        | 0  | 0     | 1    | 1  | 1   | 1      | 1      | 0   | 0   | 0   | Double command!!<br>Set booster level:                                           |     |                                                                      |  |
| Set Booster        | 0  |       | 0 0  |    | 0   | 0      | 0      | 0   | 0   | 0   | BL1                                                                              | BL0 | -BL[1:0]=(0,0), x2, x3, x4<br>BL[1:0]=(0,1), x5<br>BL[1:0]=(1,1), x6 |  |
| NOP                | 0  | 0     | 1    | 1  | 1   | 0      | 0      | 0   | 1   | 1   | No operation                                                                     |     |                                                                      |  |
| Test               | 0  | 0     | 1    | 1  | 1   | 1      | -      | -   | -   | -   | Do NOT use.<br>Reserved for testing.                                             |     |                                                                      |  |

Note: Symbol "-" means this bit can be "H" or "L".



P-18-09D PAGE 15/18





### 5. NOTES

### Safety

• If the LCD panel breaks, be careful not to get the liquid crystal in your mouth. If the liquid crystal touches your skin or clothes, wash it off immediately using soap and plenty of water.

### <u>Handling</u>

- Avoid static electricity as this can damage the CMOS LSI.
- The LCD panel is plate glass; do not hit or crush it.
- Do not remove the panel or frame from the module.
- The polarizing plate of the display is very fragile; handle it very carefully

### Mounting and Design

- Mount the module by using the specified mounting part and holes.
- To protect the module from external pressure, leave a small gap by placing transparent plates (e.g. acrylic or glass) on the display surface, frame, and polarizing plate
- Design the system so that no input signal is given unless the power-supply voltage is applied.
- Keep the module dry. Avoid condensation, otherwise the transparent electrodes may break.

### <u>Storage</u>

- Store the module in a dark place where the temperature is 25 °C±10 °C and the humidity below 65% RH.
- Do not store the module near organic solvents or corrosive gases.
- Do not crush, shake, or jolt the module (including accessories).

#### Cleaning

- Do not wipe the polarizing plate with a dry cloth, as it may scratch the surface.
- Wipe the module gently with soft cloth soaked with a petroleum benzine.
- Do not use ketonic solvents (ketone and acetoe) or aromatic solvents (toluene and xylene), as they may damage the polarizing plate.

### 6. OPERATION PRECAUTIONS

Any changes that need to be made in this specification or any problems arising from it will be dealt with quickly by discussion between both companies.

Quality warranty period: Within one year after shipment date (excluding abnormal usage way and abnormal environments.)

PAGE 16/18 P-18-09D







### 7. PACKAGE INFORMATION

| 1 | 1 Tray :              | 12 pcs (modules)                             |
|---|-----------------------|----------------------------------------------|
| 2 | 1 stack :             | 7 tray +1 Cover tray                         |
| 3 | 1 Carton :            | (1 Cover tray + 7 tray )x 3 stack            |
| 4 | Total pcs :           | 1 Carton (12pcs * 7tray * 3 stack) = 252 pcs |
| 5 | Carton size = NO. 17: | 495*315*435mm                                |
| 7 | Net weight :          | 7.8 KG                                       |
| 8 | Gross weight :        | 12.2 KG                                      |

#### 1 Tray = 12 pcs



#### 1 stack=7 tray+1 Cover tray



\*\*Each layer of tray should be staggered stacked



1 Carton = 3 stack, Total pcs = 252 pcs





P-18-09D PAGE 17/18



## 晶 發 科 技 股 份 有 限 公 司GI FAR TECHNOLOGY CO.,LTD.

Quality Certified
JOSO 901 102 05 55



No. 81, Dongfeng St, Shulin District, 23874, New Taipei City, Taiwan, R.O.C.

### 8. LCM Dimension



## 出貨檢驗標準書 Shipping inspection standard

| 核准          | 審核         | 作成      |  |  |
|-------------|------------|---------|--|--|
| Approved by | Checked by | Made by |  |  |
| ANDY        | JACKY      | RUBY    |  |  |

#### 1.目的 Purpose:

規範出貨產品之檢驗項目及判斷標準,確保產品出貨能滿足客戶要求。

Standardize the inspection items and judgment standards to ensure the products that shipped out can meet customer's requirements.

#### 2. 範圍 Area:

適用於出廠之所有產品。

Applicable to all products shipped from the factory.

- 3.名詞解釋 Explanation of terms:
  - 3-1 主要缺陷:亦會造成功能缺失或嚴重外觀缺陷。
    Major Defects: It also causes loss of function or serious appearance defects.
  - 3-2 次要缺陷:稍有缺陷但不影響客戶使用。
    Minor defect: Slightly defective but does not affect customer use.
- 4.檢驗體制 Inspection system:
  - 4-1 抽樣計劃:依 ANSI/ASQ Z1.4 一般檢驗水準Ⅱ 之 正常檢驗一次抽驗方案。
    Sampling plan: According to ANSI/ASQ Z1.4 general inspection level Ⅱ the normal inspection one-time sampling plan.
  - 4-2 允收水準 Acceptable Level:(AQL) 主要缺陷 Major defect:0.4%

次要缺陷 Minor defect: 0.65%

- 5.檢驗條件 Inspection conditions:
  - 5-1 使用相關之檢測儀器及測試、量測工具。
    Use relevant testing instrument, testing and measuring tools.
  - 5-2 環境要求:其條件需控制在常溫下 23℃±3℃及溼度 70%RH 以下。
    Environmental requirements: The conditions should be controlled at room temperature 23℃±3℃ and humidity below 70%RH.
  - 5-3 外觀檢驗:須在 380±20% LUX 的白色日光燈下,其目視距離需於產品離 30±5 cm 檢驗。 Appearance inspection: Under the white fluorescent lamp of 380±20% LUX, the visual distance shall be checked above the product 30±5 cm.
  - 5-4 電性測試 Electrical Testing:
    - 5-4-1 有背光之產品需關燈並在 5~300Lux±3%下檢驗。
      The products with backlight should be tested at 5~300±3% Lux.
    - 5-4-2 無背光之產品需開燈並在 60~300Lux±3%白色日光燈下檢驗。
      Products without backlight need to be turned on and tested under 60~300 ± 3% LUX white fluorescent lamps.
  - 5-5 檢查視角依產品視角方向。

Check the viewing angle according to the product viewing angle.

5-6 其不良現象檢視區域 Bad phenomenon View area 5-6-1 適用種類 Applicable category: COB、TFT



5-6-2 適用種類 Applicable category: COG、TAB、TN



|     |            |                                          |                                                                           |                             |          |                   | COG      |
|-----|------------|------------------------------------------|---------------------------------------------------------------------------|-----------------------------|----------|-------------------|----------|
| 種類( | Category   |                                          | CC                                                                        | )G                          | 1        |                   |          |
| 編號  | 檢驗項目       | 檢驗戶                                      | 檢驗內容及判定標準                                                                 |                             |          |                   |          |
| No. | Item       |                                          | Content & Standard                                                        | Zone                        | Category | Level             |          |
|     |            | 黑點、刺傷…等圓狀 兩點距離須超過 5 ㎜                    |                                                                           |                             |          |                   |          |
|     |            | Black dot \ Staband other round shape    | Two points have to be                                                     | ≦ 5 mm                      |          |                   |          |
|     | 题1. 北五/ \  | $\sigma = \frac{(X + Y)\omega}{2\omega}$ | $\varphi$ (mm)                                                            | Acceptance Qty              |          | t-1 450           | 次要       |
| 1   | 點類(一)      | X <sub>e</sub>                           | φ <b>≤</b> 0.1                                                            | 無視 Ignore                   | Α        | 外觀                | Minor    |
|     | Dot(1)     |                                          | 0.1 < φ ≤ 0.25                                                            | 3                           | В        | Appearance        | AQL0.65% |
|     |            |                                          | $0.25 < \varphi \leq 0.3$                                                 | 1                           |          |                   |          |
|     |            |                                          | ф > 0.3                                                                   | 0                           |          |                   |          |
|     |            | <br>  氣泡、凹凸點                             | 兩點距離須超過 5                                                                 | mm                          |          |                   |          |
|     |            | Bubble \ Uneven dots                     | Two points have to be                                                     | ≧ 5 mm                      |          |                   |          |
|     | 點類(二)      | $\sigma \omega = \frac{(X + Y) + 2}{2}$  | $\varphi$ (mm)                                                            | 允收數                         | Α        | 外觀                | 次要       |
| 2   |            | X+-                                      |                                                                           | Acceptance Qty              |          | タト観<br>Appearance | Minor    |
|     | Dot(2)     |                                          | $\phi \leq 0.2$                                                           | 無視 Ignore                   | В        | Appearance        | AQL0.65% |
|     |            |                                          | $\begin{array}{c c} 0.2 < \varphi & \leq & 0.5 \\ \phi > 0.5 \end{array}$ | 0                           |          |                   |          |
|     |            | <b>+</b>                                 | φ > 0.5                                                                   | 0                           |          |                   |          |
|     |            | 刮傷、毛屑等線狀                                 |                                                                           |                             |          |                   |          |
|     | 線類         | Scratch · Fiber and other linear shape.  | L (mm) W (mm)                                                             | 允收數<br>Acceptance Otiv      |          |                   |          |
|     |            | W W                                      | W ≤ 0.0                                                                   | Acceptance Qty  2 無視 Ignore | Α        | 从齨                | 次要       |
| 3   | 以<br>Line  |                                          |                                                                           |                             |          | 外觀<br>Appearance  | Minor    |
|     | Line       |                                          |                                                                           |                             | В        | Appearance        | AQL0.65% |
|     |            |                                          | $L \leq 3 W \leq 0.0$                                                     |                             |          |                   |          |
|     |            |                                          | L > 5 W > 0.05                                                            | 5 0                         |          |                   |          |
|     | 亡 夕        | 同批供貨不能有明顯色                               | 差                                                                         |                             |          |                   |          |
|     | 底色         | No obvious color difference              | allowed in same shipm                                                     | nent.                       |          | 外觀                | 次要       |
| 4   | Background | (必要                                      | 中時與客端制定限度                                                                 | 樣)                          | В        | Appearance        | Minor    |
|     | color      | (Acco                                    | ording to the gold samp                                                   | les if necessary)           |          |                   | AQL0.65% |
|     |            | ※ FPC 上刺傷導致線路                            | 無法導通 拒收                                                                   |                             |          |                   |          |
|     |            | Stabbing on the FPC cau                  | uses the line to fail to co                                               | onduct                      |          |                   |          |
|     | 550 Mak.   |                                          |                                                                           | Reject                      |          |                   |          |
|     | FPC 外觀     | ※ FPC 上髒污或是殘留                            |                                                                           |                             |          | 外觀                | 主要       |
| 5   | FPC        | Dirty or residual foreign                | n matter on the FPC ma                                                    | kes the circuit             | C        | Appearance        | Major    |
|     | Appearance | unable to conduct                        |                                                                           |                             |          |                   | AQL 0.4% |
|     |            | ♥ FDC 士在北京 w 列                           | Jr 116                                                                    | Reject                      |          |                   |          |
|     |            | ※ FPC 直角折痕、斷裂                            |                                                                           | Poicet                      | 7        |                   |          |
|     |            | FPC right-angle crease a                 | זווע וומכנעופ                                                             | Reject                      |          |                   |          |

COG

|    |                             |                                                                                                                                                                                                                                                                                       |   |                   | COG                     |
|----|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------|-------------------------|
| 6  | 點、線類<br>(三)<br>Dot、Line (3) | <ul> <li>※ 於全黑、白畫面下看見之區塊狀或線狀不良 拒收 There is a block or linear in the view area under the screen is whole black or white.</li> <li>Reject</li> <li>※ 但依 2% ND Filter 遮蓋無視 允收 But after inspecting by 2% ND Filter without seeing block or linear, it is confirmed</li> </ul> Acceptance | Α | 電訊<br>Electronics | 次要<br>Minor<br>AQL0.65% |
| 7  | 點、線類<br>(四)<br>Dot、Line (4) | 畫面中顯示出現黑、白、亮、異色點或線狀 There is a black, white, bright or other dot or lines showing in the view area.  ※ 依編號 1、3 之判定標準 According to the inspection standard: No. 1 and 3.                                                                                                               | А | 電訊<br>Electronics | 次要<br>Minor<br>AQL0.65% |
| 8  | 缺字<br>Lack of<br>characters | 顯示時畫面缺少部份字元 拒收 Lacking part of characters in the view area. Reject                                                                                                                                                                                                                    | Α | 電訊<br>Electronics | 主要<br>Major<br>AQL 0.4% |
| 9  | 無動作<br>No reaction          | 顯示畫面一直處於起始畫面而無法進行切換 拒收 The display (view area) always show in the initial screen and can't be switched to others.  Reject                                                                                                                                                             | Α | 電訊<br>Electronics | 主要<br>Major<br>AQL 0.4% |
| 10 | 無畫面<br>No display           | 通電後,完全無任何畫面顯示 拒收 After connecting to the power, there is no image.  Reject                                                                                                                                                                                                            | А | 電訊<br>Electronics | 主要<br>Major<br>AQL 0.4% |
| 11 | 斷線<br>Broken line           | 顯示畫面中少直、橫線 拒收<br>There is a lack of vertical or horizontal lines in the view area.<br>Reject                                                                                                                                                                                          | A | 電訊<br>Electronics | 主要<br>Major<br>AQL 0.4% |
| 12 | CROSS TALK                  | 顯示畫面時有局部之條紋或拖影 There are some stripes or shadow/smear showing in the view area.  拒收或與客端簽訂限度樣 Reject or inspect according to the golden sample                                                                                                                                         | A | 電訊<br>Electronics | 次要<br>Minor<br>AQL0.65% |
| 13 | I CON                       | 顯示畫面缺少部份顯示圖案 拒收 Lack of partial ICON in the view area. Reject                                                                                                                                                                                                                         | A | 電訊<br>Electronics | 主要<br>Major<br>AQL 0.4% |

COG

|    |                                       |                                                                                                                                                                                                                                                       |   |                   | COG                     |
|----|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------|-------------------------|
| 14 | 深淺不一<br>Color<br>difference           | 顯示畫面的對比,比其他顯示深或淺並依電氣規格(VOP<br>值判定<br>The color contrast of display is obviously lighter or darker than<br>others and according to the VOP value in the electronics<br>specification.<br>拒收或與客端簽訂限度樣<br>Reject or inspect according to the golden samp | A | 電訊<br>Electronics | 次要<br>Minor<br>AQL0.65% |
| 15 | 畫面異常<br>Abnormal<br>screen            | 通電後畫面出現未定義之電訊不良現象 拒收<br>After connecting to the power, there is an undefined electronics<br>appearance showing in the view area.<br>Reje                                                                                                              | A | 電訊<br>Electronics | 主要<br>Major<br>AQL 0.4% |
| 16 | 背光色不均<br>Uneven color of<br>backlight | <ul> <li>點亮後 LED 有明暗不均現象依其均勻度判定 拒收 After lighting LEDs have brightness and darkness uneven the determined according to its uniformity.</li> <li>Reje</li> <li>點亮後 LED 色澤不一致 拒收 LED color is inconsistent after lighting.</li> <li>Reje</li> </ul>     |   | 電訊<br>Electronics | 次要<br>Minor<br>AQL0.65% |
| 17 | 亮度不足<br>Lack of<br>brightness         | 波長、色座標、輝度與圖面標示定義不符 拒收 Wave length, chromatic coordinates, brightness don't correspond to the definition of the drawing.  Reje                                                                                                                         | A | 電訊<br>Electronics | 主要<br>Major<br>AQL 0.4% |
| 18 | 背光腳柱<br>Backlit foot<br>post          | 斷裂、長度不一 拒收 Fracture, different length Reje                                                                                                                                                                                                            |   | 外觀<br>Appearance  | 次要<br>Minor<br>AQL0.65% |
| 19 | 破損<br>Damaged                         | Y:破損寬 X:破損長 Y: Damaged width X: Damaged length  Y X 判定 Determination  Y ≤1.0 允收 Acceptance  未進入可視區 Did not enter the viewing area  進入可視區 Enter the viewing area  上收 Reject                                                                            | В | 外觀<br>Appearance  | 次要<br>Minor<br>AQL0.65% |

| _ | $\overline{}$ | _            |
|---|---------------|--------------|
|   | 1             | 1-           |
| • | u             | $\mathbf{u}$ |

|    |                            |                             |                                               |                                                   |                     |     |                  | COG               |
|----|----------------------------|-----------------------------|-----------------------------------------------|---------------------------------------------------|---------------------|-----|------------------|-------------------|
|    |                            | Y:破損寬 X:<br>Y: Damaged widt | 破損長<br>h X: Damaged lengtl                    | 1                                                 |                     |     |                  |                   |
|    | 角崩                         |                             | Y                                             | X                                                 | 判定<br>Determination |     | 外軸               | 次要                |
| 20 | Corner                     |                             | ≦1/3D                                         |                                                   | 允收<br>Acceptance    | С   | 外觀<br>Appearance | Minor<br>AQL0.65% |
|    | collapse                   |                             |                                               | ≦1/8 玻璃邊長<br>≦1/8 The side length of<br>the glass | 允收<br>Acceptance    |     |                  | AQL0:03/0         |
|    |                            |                             | > D                                           |                                                   | 拒收<br>Reject        |     |                  |                   |
|    | 尺寸量測                       | 未依圖面上標示                     | 拒收                                            |                                                   |                     |     | 6) 35a           | 主要                |
| 21 | Size                       | No correspond to the        | e indication on the drawing.                  |                                                   |                     |     | 外觀               | Major             |
|    | Measurement                |                             |                                               |                                                   | Reject              |     | Appearance       | AQL 0.4%          |
|    | 其他                         | 如發現有上述未定                    | <b>E義之不良則與客端簽訂限度樣</b>                         |                                                   |                     |     | 電訊               | 次要                |
| 22 |                            | If there is another u       | ndefined defective                            | ve situation. It will                             | be listed as        | ALL | Electronics      | 八安<br>Minor       |
|    | Other others. The inspecti |                             | n standard is according to the golden sample. |                                                   |                     | ALL | 外觀<br>Appearance | AQL0.65%          |