# Non-Isolated DC-DC Converter Features include a digital interface using the power management bus protocol, remote On/Off, adjustable output voltage, over current and over temperature protection. The power management bus interface supports a range of commands to both control and monitor the module. The modules also include the Tunable Loop<sup>™</sup> feature that allows the user to optimize the dynamic response of the converter to match the load with reduced amount of output capacitance leading to savings on cost and PWB area. - 3 14.4 VDC Input - 0.45 5.5 VDC @ 12 A Output - Wide Input Voltage Range - Fixed Switching Frequency - Power Good Signal - Remote On/Off - Digital interface through the Power Management Bus Protocol - Ability to Sink and Source Current - Cost Efficient Open Frame Design - Over Temperature Protection - Tunable Loop™ (a Registered Trademark of Lineage Power Systems) to Optimize Dynamic Output Voltage Response - Flexible Output Voltage Sequencing EZ-SEQUENCE - Output Over Current Protection (non-latching) - Wide Operating Temperature Range [-40°C to 85°C] - Class II, Category 2, Non-Isolated DC/DC Converter (refer to IPC-9592A) - Compliant to RoHS EU Directive 2002/95/EC - Compatible in a Pb-free or SnPb Reflow Environment - Certificated to UL60950-1/CSA C22.2 No.60950-1, 2nd #### **Applications** - Distributed Power Architectures - Intermediate Bus Voltage Applications - Telecommunications Equipment - Servers and Storage Applications - Networking Equipment - Industrial Equipment #### 1. MODEL SELECTION | MODEL<br>NUMBER | OUTPUT<br>VOLTAGE | INPUT<br>VOLTAGE | MAX. OUTPUT<br>CURRENT | MAX. OUTPUT<br>POWER | TYPICAL EFFICIENCY | |-----------------|-------------------|------------------|------------------------|----------------------|--------------------| | SLDN-12D1A0G | | | | | | | SLDN-12D1A0R | 0.45 - 5.5 VDC | 3 - 14.4 VDC | 10 A | 60 W | 95.4% | | SLDN-12D1ALG | 0.45 - 5.5 VDC | 3 - 14.4 VDC | 12 A | 60 W | 95.4% | | SLDN-12D1ALR | | | | | | #### **PART NUMBER EXPLANATION** | s | LDN | - 12 | D | 1A | x | у | |---------------|----------------|-------------------|------------------------|----------------------|-----------------------------------|--------------------------------------------------| | Mounting Type | Series<br>Code | Output<br>Current | Input Voltage<br>Range | Sequencing<br>or not | Active Logic | Package Type | | Surface Mount | SLDN<br>Series | 12 A | 3 - 14.4 V | With<br>Sequencing | L – Active Low<br>0 – Active High | G – Tray Package<br>R – Tape and Reel<br>Package | #### 2. ABSOLUTE MAXIMUM RATINGS | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNITS | |------------------------------------------|------------------------------------|------|-----|------|-------| | Continuous non-operating Input Voltage | | -0.3 | - | 15 | V | | Voltage on SEQ SYNC VS+ | | - | - | 7 | V | | Voltage on CLK DATA SMBALERT<br>Terminal | | - | - | 3.6 | V | | Ambient Temperature | See Thermal Considerations section | -40 | - | 85 | °C | | Storage Temperature | | -55 | - | 125 | °C | | Altitude | | - | - | 2000 | m | **NOTE:** Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only, functional operation of the device is not implied at these or any other conditions in excess of those given in the operations sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect the device reliability. #### 3. INPUT SPECIFICATIONS All specifications are typical at 25°C unless otherwise stated. | PARAMETER | | DESCRIPTION | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|--------| | Operating Input Volta | ge | | 3 | - | 14.4 | V | | Input Current (full load | d) | $V_{IN} = 3 \text{ to } 14.4 \text{ V}$ | - | - | 9 | Α | | Input Current | Vo = 0.6 V | $V_{IN} = 12$ VDC, lo = 0, module enabled | - | 52 | - | mA | | (no load) | Vo = 5 V | VIN = 12 VDO, IO = 0, Module enabled | - | 85 | - | mA | | Input Stand-by Curre | nt | $V_{\text{IN}}$ = 12 VDC, module disabled | - | 6.5 | - | mA | | Input Reflected Rippl | e Current (pk-pk) | <ol> <li>5 Hz to 20 MHz, 1 µH source impedance;<br/>V<sub>IN</sub> = 0 to 14 V, Io = Io max</li> <li>See Test Configurations</li> </ol> | - | 400 | - | mA | | I <sup>2</sup> t Inrush Current Transient | | | - | - | 1 | $A^2s$ | | Input Ripple Rejection | n (120 Hz) | | - | -55 | - | dB | **CAUTION:** This converter is not internally fused. An input line fuse must be used in application. This power module can be used in a wide variety of applications, ranging from simple standalone operation to an integrated part of sophisticated power architecture. To preserve maximum flexibility, internal fusing is not included; however, to achieve maximum safety and system protection, always use an input line fuse. The safety agencies require a fast-acting fuse with a maximum rating of 6A. Based on the information provided in this data sheet on inrush energy and maximum dc input current, the same type of fuse with a lower rating can be used. Refer to the fuse manufacturer's data sheet for further information. Note: Unless otherwise indicated, specifications apply over entire operating input voltage range, resistive load, and temperature conditions. #### 4. OUTPUT SPECIFICATIONS All specifications are typical at nominal input, full load at 25°C unless otherwise stated. | PARAMETER | | DESCRIPTION | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------|----------| | Output Voltage Set Point | | with 0.1% tolerance for external resistor used to set output voltage | -1.0 | - | 1.0 | %Vo,set | | Output Voltage | | Over entire operating input voltage range, resistive load, and temperature conditions until end of life | -0.3 | - | 0.3 | %Vo,set | | Power Management Bus Adju<br>Voltage Range | stable Output | | -25 | 0 | 25 | %Vo,set | | Power Management Bus Outp Adjustment Step Size | out Voltage | | - | 0.4 | - | %Vo,set | | Adjustment Range | | Some output voltages may not be possible depending on the input voltage – see Feature Descriptions section | 0.6 | - | 5.5 | V | | Remote Sense Range | | | - | - | 0.5 | V | | Load Regulation | V <sub>O</sub> ≥ 2.5V | $I_O = I_{O, min}$ to $I_{O, max}$ | - | - | 10 | mV | | Load Hegulation | $V_{\text{O}} < 2.5 V$ | IO – IO, min IO IO, max | - | - | 10 | mV | | | V <sub>0</sub> ≥ 2.5V | V <sub>IN</sub> = V <sub>IN, min</sub> to V <sub>IN, max</sub> | - | - | 0.4 | %Vo,set | | Line Regulation | Vo < 2.5V | VIN = VIN, min tO VIN, max | | - | 5 | mV | | Temperature Regulation | | $T_{ref} = T_{A, min} \text{ to } T_{A, max}$ | - | - | 0.4 | %Vo,set | | Ripple and Noise (Pk-Pk) | | 5 Hz to 20 MHz BW, $V_{IN}=V_{IN,nor}$ and $I_O=I_{O,min}$ to $I_{O,max},Co=0.1~\mu F$ // 22 $\mu F$ ceramic capacitors | | 50 | 100 | mV | | Ripple and Noise (RMS) | | | | 20 | 38 | mV | | Output Current Range | | in either sink or source mode | 0 | - | 12 | Α | | Output Current Limit Inception | า | Current limit does not operate in sink mode | - | 130 | - | %lo,max | | Output Short-Circuit Current | | Vo ≤ 250 mV, Hiccup Mode | - | 0.92 | - | Α | | | ESR ≥ 1 mΩ | Without the Tunable Loop <sup>TM</sup> | 22 | - | 47 | uF | | Output Capacitance | ESR ≥ 0.15 mΩ | With the Tunable Loop™ | 22 | - | 1000 | μF | | | ESR ≥ 10 mΩ | With the Tunable Loop™ | 22 | - | 5000 | μF | | Turn-On Delay Times $(V_{IN}=V_{IN,nor},I_O=I_{O,max}\;,V_O\;to\;within\;\pm1\%\;of\;steady\;state)$ | | Case 1: On/Off input is enabled and then input power is applied (delay from instant at which VIN = VIN, min until Vo = 10% of Vo, set) Case 2: Input power is applied for at least one second and then the On/Off input is enabled (delay from instant at which Von/Off is enabled until Vo = 10% of | - | 1.1<br>700 | - | ms<br>µs | | Output Voltage Rise Time | | Vo, set) time for Vo to rise from 10% of Vo, set to 90% of Vo, set | - | 3.1 | - | ms | #### Notes: - 1. Some output voltages may not be possible depending on the input voltage. - 2. External capacitors may require using the new Tunable Loop<sup>TM</sup> feature to ensure that the module is stable as well as getting the best transient response (See the Tunable Loop<sup>TM</sup> section for details). - 3. Unless otherwise indicated, specifications apply over entire operating input voltage range, resistive load, and temperature conditions. #### 5. GENERAL SPECIFICATIONS | Vo = 2.5 V Vo = 3.3 V Vo = 3.3 V Vo = 3.3 V Vo = 5.0 V | PARAMETER | D | ESCRIPTION | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-------------------------------|-----|--------------------|-----|---------| | Efficiency | | Vo = 0.6 V | | - | 76.4 | - | % | | Selection Sele | | Vo = 1.2 V | | - | 86.0 | - | % | | Vo = 3.3 V Vo = 5.0 V Fo Sp.54 Fo % Wo F | Efficiency | Vo = 1.8 V | Vin = 12 VDC, Ta = 25°C | - | 89.9 | - | % | | Vo = 5.0 V 0 | | Vo = 2.5 V | Io = Io, max, Vo = Vo,set | - | 92.2 | - | % | | Switching Frequency - 6000 - 8Hz | | Vo = 3.3 V | | - | 93.6 | - | % | | Synchronization Frequency Range 510 - 720 kH2z High-Level Input Voltage 2.0 - 720 kH2z Low-Level Input Voltage - 720 - 720 Low-Level Input Voltage - 720 - 720 Low-Level Input Voltage - 720 - 720 Minimum Pulse Width, SYNC - 720 0.4 V Input Current, SYNC - 720 0.4 V Minimum Pulse Width, SYNC - 720 0.0 ns Maximum SYNC Rise Time 100 - 720 ns Maximum SYNC Rise Time 100 ns Maximum SYNC Rise Time 100 ns Maximum SYNC Rise Time 100 ns Maximum SYNC Rise Time 100 ns Maximum SYNC Rise Time 100 ns Maximum SY | | Vo = 5.0 V | | - | 95.4 | - | % | | High-Level Input Voltage | Switching Frequency | • | | - | 600 | - | kHz | | Low-Level Input Voltage | Synchronization Fred | quency Range | | 510 | - | 720 | kHz | | Input Current, SYNC | High-Level Input Volt | age | | 2.0 | - | - | V | | Minimum Pulse Width, SYNC 100 - - ns | Low-Level Input Volt | age | | - | - | 0.4 | V | | Maximum SYNC Rise Time 100 - - ns Over Temperature Protection - 150 - °C Power Management Bus Over Temperature Warning Threshold - 130 - °C Warning Threshold Power Management Bus Adjustable Input Under Voltage Lockout Thresholds 2.5 - 14 V Resolution of Adjustable Input Under Voltage Threshold - - 2.79 - V Input Undervoltage Lockout Threshold Input Undervoltage Threshold Hysteresis - - 2.79 - V Input Undervoltage Lockout Hysteresis - - 2.58 - V Power-Up: 2 V/ms Hysteresis - - 2.58 - V Power-Up: 2 V/ms Po | Input Current, SYNC | | | - | - | 100 | nA | | Over Temperature Protection - 150 - °C | Minimum Pulse Widt | h, SYNC | | 100 | - | - | ns | | Power Management Bus Over Temperature 3 | Maximum SYNC Rise | e Time | | 100 | - | - | ns | | Warning Threshold Common | | | | - | 150 | - | °C | | Under Voltage Lockout Thresholds 2.5 - 14 V Resolution of Adjustable Input Under Voltage Threshold Threshold - - - 500 mV Input Undervoltage Lockout Turn-on Threshold Hysteresis - 2.79 - V Voltage Lockout Hysteresis - 0.2 - V Tracking Accuracy Power-Up: 2 V/ms Power-Up: 2 V/ms Vin, min to Vin, max; lo, min to Vin, max; lo, min to Vin Power-Up: 2 V/ms Vin, min to Vin, max; lo, | Warning Threshold | , | | - | 130 | - | °C | | Threshold Turn-on Threshold Input Under- voltage Lockout Input Under- voltage Lockout Turn-off Threshold Hysteresis Tracking Accuracy Power-Up: 2 V/ms Power-Up: 2 V/ms Power-Down: 2 V/ms Overvoltage threshold for PGOOD ON Overvoltage threshold for PGOOD ON Undervoltage threshold for PGOOD OFF Undervoltage threshold for PGOOD OFF Pulldown resistance of PGOOD pin Sink current capability into PGOOD pin Weight Turn-of Threshold Hysteresis - 2.79 - V Volv Novervoltage threshold - 100 mV Novervoltage threshold for PGOOD ON Overvoltage threshold for PGOOD OFF Pulldown resistance of PGOOD OFF Pulldown resistance of PGOOD pin Sink current capability into PGOOD pin MTBF Calculated MTBF (lo = 0.8 lo, max, TA = 40°C) Telecordia Issue 2 Method 1 Case 3 0.48 x 0.48 x 0.335 inch | Under Voltage Locko | out Thresholds | | 2.5 | - | 14 | V | | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | Threshold | | | - | - | 500 | | | voltage Lockout Hysteresis Power-Up: 2 V/ms Power-Down: 2 V/ms Power-Down: 2 V/ms Power-Down: 2 V/ms Power-Down: 2 V/ms Power-Up: P | Input Lindor- | | | - | 2.79 | - | V | | Tracking Accuracy $ \begin{array}{c} Power-Up: 2 \ V/ms \\ Power-Down: $ | voltage Lockout | Turn-off Threshold | | - | 2.58 | - | -<br>- | | Tracking Accuracy Power-Down: 2 V/ms lo, max, Vseq < Vo 100 mV Overvoltage threshold for PGOOD ON Overvoltage threshold for PGOOD OFF Undervoltage threshold for PGOOD OFF Undervoltage threshold for PGOOD ON Undervoltage threshold for PGOOD ON Undervoltage threshold for PGOOD OFF Pulldown resistance of PGOOD pin Sink current capability into | | Hysteresis | | - | 0.2 | - | V | | Power-Down: 2 V/ms 10, max, vseq < v0 - - 100 mV | Tracking Accuracy | Power-Up: 2 V/ms | | - | - | 100 | mV | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | Io, max, Vseq < Vo | - | - | 100 | mV | | FGOOD OFF Undervoltage threshold for PGOOD ON Undervoltage threshold for PGOOD ON Undervoltage threshold for PGOOD OFF Pulldown resistance of PGOOD pin Sink current capability into PGOOD pin Sink current $C$ | | for PGOOD ON | | - | 108 | - | %Vo,set | | PGOOD (Power Good) For PGOOD ON Signal Interface Open Drain, Undervoltage threshold for PGOOD OFF Pulldown resistance of PGOOD pin Sink current capability into PGOOD pin Weight For PGOOD OFF Pulldown resistance of PGOOD pin Sink current capability into Sink current capability into PGOOD pin Sink current capability capab | | for PGOOD OFF | | - | 110 | - | %Vo,set | | for PGOOD OFF Pulldown resistance of PGOOD pin Sink current capability into PGOOD pin Weight Calculated MTBF (lo = 0.8 lo, max, TA = 40°C) Telecordia Issue 2 Method 1 Case 3 0.48 x 0.48 x 0.335 inch | PGOOD (Power | for PGOOD ON | | - | 92 | - | %Vo,set | | PGOOD pin Sink current capability into PGOOD pin Weight Calculated MTBF (lo = 0.8 lo, max, TA = 40°C) Telecordia Issue 2 Method 1 Case 3 Dimensions (L × W × H) 5 mA | Good) | for PGOOD OFF | Vsupply ≤ 5 VDC | - | 90 | - | %Vo,set | | into PGOOD pin | | PGOOD pin | | - | - | 50 | Ω | | Calculated MTBF (lo = 0.8 lo, max, TA = $40^{\circ}$ C) Telecordia Issue 2 21,774,843 hours Method 1 Case 3 0.48 x 0.48 x 0.335 inch | | | | - | - | 5 | mA | | MTBF TA = 40°C) Telecordia Issue 2 21,774,843 hours Method 1 Case 3 0.48 x 0.48 x 0.335 inch | Weight | | | - | 2.23 | - | g | | Dimensions (L × W × H) 0.48 x 0.48 x 0.335 inch | MTBF | | TA = 40°C) Telecordia Issue 2 | | 21,774,843 | | hours | | 12.19 x 12.19 x 8.5 mm | Dimensions (L. 14) | 1.0 | | | 0.48 x 0.48 x 0.33 | 5 | inch | | | Dimensions (L × W × | П) | | | 12.19 x 12.19 x 8. | 5 | mm | **Note:** Unless otherwise indicated, specifications apply over entire operating input voltage range, resistive load, and temperature conditions. # 6. DIGITAL INTERFACE SPECIFICATIONS | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------|--------------------|------|--------|------|------| | Power Management Bus Signal Interfac | ee Characteristics | | | | | | Input High Voltage (CLK, DATA) | | 2.1 | - | 3.6 | ٧ | | Input Low Voltage (CLK, DATA) | | - | - | 0.8 | ٧ | | Input High Level Current (CLK, DATA) | | -10 | - | 10 | μΑ | | Input Low Level Current (CLK, DATA) | | -10 | - | 10 | μΑ | | Output Low Voltage<br>(CLK, DATA, SMBALERT#) | lout = 2 mA | - | - | 0.4 | V | | Output High Level Open Drain Leakage Current (DATA, SMBALERT#) | Vout = 3.6 V | 0 | - | 10 | μΑ | | Pin Capacitance | | - | 0.7 | - | pF | | Power Management Bus Operating<br>Frequency Range | | 10 | - | 400 | kHz | | Data Setup Time | | 250 | - | - | ns | | Data Hald Time | Receive Mode | 0 | - | - | ns | | Data Hold Time | Transmit Mode | 300 | - | - | ns | | Measurement System Characteristics | | | | | | | Read Delay Time | | 153 | 192 | 231 | μs | | Output Current Measurement Range | | 0 | - | 18 | Α | | Output Current Measurement Resolution | | 62.5 | - | - | mA | | Output Current Measurement Gain Accuracy | | - | - | ±5 | % | | Output Current Measurement Offset | | - | - | 0.1 | Α | | V <sub>OUT</sub> Measurement Range | | 0 | - | 5.5 | V | | V <sub>OUT</sub> Measurement Resolution | | - | 15.625 | - | mA | | V <sub>OUT</sub> Measurement Gain Accuracy | | -15 | - | 15 | % | | V <sub>OUT</sub> Measurement Offset | | -3 | - | 3 | % | | V <sub>IN</sub> Measurement Range | | 3 | - | 14.4 | V | | V <sub>IN</sub> Measurement Resolution | | - | 32.5 | - | mV | | V <sub>IN</sub> Measurement Gain Accuracy | | -15 | - | 15 | % | | V <sub>IN</sub> Measurement Offset | | -5.5 | - | 1.4 | LSB | | | | | | | | # 7. EFFICIENCY DATA 10 OUTPUT CURRENT, Io (A) 0 0 OUTPUT CURRENT, Io (A) 10 Figure 5. Vo = 3.3 V Figure 6. Vo = 5.0 V Figure 7. Vo = 0.6 V Figure 8. Vo = 1.2 V Figure 9. Vo = 1.8 V Figure 10. Vo = 2.5 V Figure 11. Vo = 3.3 V #### Figure 12. Vo = 5.0 V #### 8. THERMAL DERATING CURVE Figure 13. Vo = 0.6 V, Io = Io,max OUTPUT VOLTAGE VO (V) (20mV/div) OUTPUT VOLTAGE Figure 15. Vo = 1.8 V, Io = Io, max Figure 14. Vo = 1.2 V, Io = Io, max Figure 16. Vo = 2.5 V, Io = Io, max **Asia-Pacific** +86 755 298 85888 OUTPUT VOLTAGE VO (V) (20mV/div) OUTPUT VOLTAGE Europe, Middle East +353 61 225 977 TIME, t (1µs/div) Figure 17. Vo = 3.3 V, Io = Io, max Note: $CO = 22 \mu F$ ceramic, VIN = 12 V. #### TIME, t (1µs/div) #### Figure 18. Vo = 5.0 V, Io = Io, max # 9. RIPPLE AND NOISE WAVEFORMS 10. TRANSIENT RESPONSE WAVEFORMS TIME, t (20µs /div) Figure 19. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout = 1x 47 $\mu$ F + 4x 330 $\mu$ F, CTune = 33 nF, RTune = $178 \Omega$ . Vo = 0.6 V Figure 21. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout = 1x 47 μF + 1x 330 μF, CTune = 4700 pF, RTune = 178 Ω. Vo = 1.8 V Figure 20. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout = 1x 47 $\mu$ F + 2x 330 $\mu$ F, CTune = 12 nF, RTune = 178 Ω. Vo = 1.2 V TIME, t (20µs /div) Figure 22. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout=3x 47 $\mu$ F, CTune = 3300 pF, RTune = 178 $\Omega$ . Vo = 2.5 V VO (V) (50mV/div) **OUTPUT VOLTAGE** OUTPUT CURRENT, 10 (A) (2Adiv) Figure 23. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout = 3x 47 $\mu$ F, CTune = 3300 pF, RTune = 178 $\Omega$ . Vo = 3.3 V # LeCroy TIME, t (20µs /div) Figure 24. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout = 2x 47 $\mu$ F, CTune = 2200 pF, RTune = 261 $\Omega$ . Vo = 5.0 V # 11. STARTUP TIME TIME, t (2 ms/div) Figure 27. Start-up Using On/Off Voltage (lo = lo, max), Vo = 1.8 V Figure 28. Start-up Using On/Off Voltage (lo = lo, max), Vo = 2.5 V Asia-Pacific +86 755 298 85888 Europe, Middle East +353 61 225 977 **North America** +1 408 785 5200 Figure 29. Start-up Using On/Off Voltage (Io = Io,max), Vo = 3.3 V Figure 30. Start-up Using On/Off Voltage (Io = Io,max), Vo = 5.0 V Figure 31. Start-up Using Input Voltage (VIN = 12V, Io = Io,max), Vo = 0.6 V TIME, t (2 ms/div) V<sub>0</sub> (V) (1V/div) V<sub>in</sub>(V) (5V/div) Figure 32. Start-up Using Input Voltage (VIN = 12V, Io = Io, max), Vo = 1.2 V ON/OFF VOLTAGE OUTPUT VOLTAGE V<sub>in</sub> (V) (5V/div) V<sub>o</sub> (V) (500mV/div) Ch1=Vir Ch3=Vo Figure 35. Start-up Using Input Voltage (VIN = 12V, Io = Io,max), Vo = 3.3 V Figure 36. Start-up Using Input Voltage (VIN = 12V, Io = Io,max), Vo = 5.0 V #### 12. INPUT FILTERING The SLDN-12D1Ax module should be connected to a low ac-impedance source. A highly inductive source can affect the stability of the module. An input capacitance must be placed directly adjacent to the input pin of the module, to minimize input ripple voltage and ensure module stability. To minimize input voltage ripple, ceramic capacitors are recommended at the input of the module. Figure 37 shows the input ripple voltage for various output voltages at 12 A of load current with 2x22 µF or 3x22 µF ceramic capacitors and an input of 12V. Note: Input ripple voltage for various output voltages with $12x22 \mu F$ or $3x22 \mu F$ ceramic capacitors at the input (12 A load). Input voltage is 12 V. #### 13. OUTPUT FILTERING These modules are designed for low output ripple voltage and will meet the maximum output ripple specification with 0.1 $\mu$ F ceramic and 22 $\mu$ F ceramic capacitors at the output of the module. However, additional output filtering may be required by the system designer for a number of reasons. First, there may be a need to further reduce the output ripple and noise of the module. Second, the dynamic response characteristics may need to be customized to a particular load step change. To reduce the output ripple and improve the dynamic response to a step load change, additional capacitance at the output can be used. Low ESR polymer and ceramic capacitors are recommended to improve the dynamic response of the module. Figure 38 provides output ripple information for different external capacitance values at various Vo and a full load current of 12 A. For stable operation of the module, limit the capacitance to less than the maximum output capacitance as specified in the electrical specification table. Optimal performance of the module can be achieved by using the Tunable Loop<sup>TM</sup> feature described later in this data sheet. **Note:** Output ripple voltage for various output voltages with external 1x10 $\mu$ F, 1x47 $\mu$ F, 2x47 $\mu$ F or 4x47 $\mu$ F ceramic capacitors at the output (12 A load). Input voltage is 12 V. # 14. SAFETY CONSIDERATIONS For safety agency approval the power module must be installed in compliance with the spacing and separation requirements of the end-use safety agency standards, i.e., UL 60950-1 2nd, CSA C22.2 No. 60950-1-07. For the converter output to be considered meeting the requirements of safety extra-low voltage (SELV), the input must meet SELV requirements. The power module has extra-low voltage (ELV) outputs when all inputs are ELV. The input to these units is to be provided with a slow-blow fuse with a maximum rating of 15 A in the positive input lead. #### 15. REMOTE ON/OFF | PARAMETER | | DESCRIPTION | MIN | TYP | MAX | UNIT | |------------------------|-----------------------|------------------------------------------|------|-----|---------|------| | Signal Low (Unit On) | A ative I avv | The versals on/off nin ones I lait on | -0.2 | - | 0.6 | V | | Signal High (Unit Off) | Active Low | The remote on/off pin open, Unit on. | 2.0 | - | Vin,max | V | | Signal Low (Unit Off) | A additional District | The ways to an left with an analysis are | -0.2 | - | 0.6 | V | | Signal High (Unit On) | Active High | The remote on/off pin open, Unit on. | 2.0 | - | Vin,max | V | The SLDN-12D1Ax module can be turned ON and OFF either by using the ON/OFF pin (Analog interface) or through the Power Management Bus interface (Digital). The module can be configured in a number of ways through the Power Management Bus interface to react to the two ON/OFF inputs: Module ON/OFF can be controlled only through the analog interface (digital interface ON/OFF commands are ignored) Module ON/OFF can be controlled only through the Power Management Bus interface (analog interface is ignored) Module ON/OFF can be controlled by either the analog or digital interface. The default state of the module (as shipped from the factory) is to be controlled by the analog interface only. If the digital interface is to be enabled, or the module is to be controlled only through the digital interface, this change must be made through the Power Management Bus. These changes can be made and written to non-volatile memory on the module so that it is remembered for subsequent use. #### 16. ANALOG ON/OFF The SLDN-12D1Ax power modules feature an On/Off pin for remote On/Off operation. Two On/Off logic options are available. In the Positive Logic On/Off option, (device code suffix "0" – see Ordering Information), the module turns ON during a logic High on the On/Off pin and turns OFF during a logic Low. With the Negative Logic On/Off option, (device code suffix "L" – see Ordering Information), the module turns OFF during logic High and ON during logic Low. The On/Off signal should be always referenced to ground. For either On/Off logic option, leaving the On/Off pin disconnected will turn the module ON when input voltage is present. For positive logic modules, the circuit configuration for using the On/Off pin is shown in Figure 39. When the external transistor Q2 is in the OFF state, the internal transistor Q1 is turned ON, and the internal PWM #Enable signal is pulled low causing the module to be ON. When transistor Q2 is turned ON, the On/Off pin is pulled low and the module is OFF. A suggested value for Rpullup is $20k\Omega$ . For negative logic On/Off modules, the circuit configuration is shown in Fig. 40. The On/Off pin should be pulled high with an external pull-up resistor (suggested value for the 3V to 14V input range is 20Kohms). When transistor Q2 is in the OFF state, the On/Off pin is pulled high, transistor Q1 is turned ON and the module is OFF. To turn the module ON, Q2 is turned ON pulling the On/Off pin low, turning transistor Q1 OFF resulting in the PWM Enable pin going high. Figure 39. Circuit configuration for using positive On/Off logic Figure 40. Circuit configuration for using negative On/Off logic #### 17. DIGITAL ON/OFF Please see the Digital Feature Descriptions section. #### 18. MONOTONIC START-UP AND SHUTDOWN The SLDN-12D1Ax module has monotonic start-up and shutdown behavior for any combination of rated input voltage, output current and operating temperature range. #### 19. STARTUP INTO PRE-BIASED OUTPUT The SLDN-12D1Ax module can start into a pre-biased output as long as the pre-bias voltage is 0.5V less than the set output voltage. #### 20. OUTPUT VOLTAGE PROGRAMMING The output voltage of the module is programmable to any voltage from 0.6dc to 5.5VDC by connecting a resistor between the Trim and SIG\_GND pins of the module. Certain restrictions apply on the output voltage set point depending on the input voltage. These are shown in the Output Voltage vs. Input Voltage Set Point Area plot in Fig. 41. The Upper Limit curve shows that for output voltages lower than 1V, the input voltage must be lower than the maximum of 14.4V. The Lower Limit curve shows that for output voltages higher than 0.6V, the input voltage needs to be larger than the minimum of 3V. Figure 41.Output Voltage vs. Input Voltage Set Point Area plot showing limits where the output voltage can be set for different input voltages. Figure 42. Circuit configuration for programming output voltage using an external resistor. #### **21. OUTPUT TRIM EQUATIONS** Without an external resistor between Trim and SIG\_GND pins, the output of the module will be 0.6VDC. To calculate the value of the trim resistor, Rtrim for a desired output voltage, should be as per the following equation: $$Rtrim = \left\lceil \frac{12}{(Vo - 0.6)} \right\rceil k\Omega$$ Rtrim is the external resistor in $K\Omega$ Vo is the desired output voltage. Table 1 provides Rtrim values required for some common output voltages. | VO, set (V) | Rtrim (KΩ) | |-------------|------------| | 0.6 | Open | | 0.9 | 40 | | 1.0 | 30 | | 1.2 | 20 | | 1.5 | 13.33 | | 1.8 | 10 | | 2.5 | 6.316 | | 3.3 | 4.444 | | 5.0 | 2.727 | Table 1. By using a $\pm 0.5\%$ tolerance trim resistor with a TC of $\pm 100$ ppm, a set point tolerance of $\pm 1.5\%$ can be achieved as specified in the electrical specification. #### 22. DIGITAL OUTPUT VOLTAGE ADJUSTMENT Please see the Digital Feature Descriptions section. #### 23. REMOTE SENSE The SLDN-12D1Ax power modules has a Remote Sense feature to minimize the effects of distribution losses by regulating the voltage between the sense pins (VS+ and VS-). The voltage drop between the sense pins and the VOUT and GND pins of the module should not exceed 0.5 V. #### 24. VOLTAGE MARGINING Output voltage margining can be implemented in the SLDN-12D1Ax modules by connecting a resistor, Rmargin-up, from the Trim pin to the ground pin for margining-up the output voltage and by connecting a resistor, Rmargin-down, from the Trim pin to output pin for margining-down. Figure 43 shows the circuit configuration for output voltage margining. Please consult your local Bel Power technical representative for additional details. Figure 43. Circuit Configuration for margining Output voltage # 25. DIGITAL OUTPUT VOLTAGE MARGINING Please see the Digital Feature Descriptions section. #### 26. OUTPUT VOLTAGE SEQUENCING The SLDN-12D1Ax module includes a sequencing feature, EZ-SEQUENCE that enables users to implement various types of output voltage sequencing in their applications. This is accomplished via an additional sequencing pin. When not using the sequencing feature, leave it unconnected. The voltage applied to the SEQ pin should be scaled down by the same ratio as used to scale the output voltage down to the reference voltage of the module. This is accomplished by an external resistive divider connected across the sequencing voltage before it is fed to the SEQ pin as shown in Fig. 44. In addition, a small capacitor (suggested value 100pF) should be connected across the lower resistor R1. For all Bel modules, the minimum recommended delay between the ON/OFF signal and the sequencing signal is 10ms to ensure that the module output is ramped up according to the sequencing signal. This ensures that the module soft-start routine is completed before the sequencing signal is allowed to ramp up. Figure 44. Circuit showing connection of the sequencing signal to the SEQ pin When the scaled down sequencing voltage is applied to the SEQ pin, the output voltage tracks this voltage until the output reaches the set-point voltage. The final value of the sequencing voltage must be set higher than the set-point voltage of the module. The output voltage follows the sequencing voltage on a one-to-one basis. By connecting multiple modules together, multiple modules can track their output voltages to the voltage applied on The SEQ pin. To initiate simultaneous shutdown of the modules, the SEQ pin voltage is lowered in a controlled manner. The output voltage of the modules tracks the voltages below their set-point voltages on a one-to-one basis. A valid input voltage must be maintained until the tracking and output voltages reach ground potential. Note that in all of modules, the Power Management Bus Output Undervoltage Fault will be tripped when sequencing is employed. This will be detected using the STATUS\_WORD and STATUS\_VOUT Power Management Bus commands. In addition, the SMBALERT# signal will be asserted low as occurs for all faults and warnings. To avoid the module shutting down due to the Output Undervoltage Fault, the module must be set to continue operation without interruption as the response to this fault (see the description of the Power Management Bus command VOUT\_UV\_FAULT\_RESPONSE for additional information). #### 27. OVERCURRENT PROTECTION To provide protection in a fault (output overload) condition, the unit is equipped with internal current-limiting circuitry and can endure current limiting continuously. At the point of current-limit inception, the unit enters hiccup mode. The unit operates normally once the output current is brought back into its specified range. #### 28. DIGITAL ADJUSTABLE OVERCURRENT WARNING Please see the Digital Feature Descriptions section. #### 29. OVERTEMPERATURE PROTECTION To provide protection in a fault condition, the unit is equipped with a thermal shutdown circuit. The unit will shut down if the overtemperature threshold of 150°C(typ) is exceeded at the thermal reference point Tref .Once the unit goes into thermal shutdown it will then wait to cool before attempting to restart. #### 30. DIGITAL TEMPERATURE STATUS VIA POWER MANAGEMENT BUS Please see the Digital Feature Descriptions section. #### 31. DIGITAL ADJUSTABLE OUTPUT OVER AND UNDER VOLTAGE PROTECTION Please see the Digital Feature Descriptions section #### 32. INPUT UNDERVOLTAGE LOCKOUT At input voltages below the input undervoltage lockout limit, the module operation is disabled. The module will begin to operate at an input voltage above the undervoltage lockout turn-on threshold. #### 33. DIGITAL ADJUSTABLE INPUT UNDERVOLTAGE LOCKOUT Please see the Digital Feature Descriptions section #### 34. DIGITAL ADJUSTABLE POWER GOOD THERSHOLDS Please see the Digital Feature Descriptions section #### 35. SYNCHRONIZATION The SLDN-12D1Ax module switching frequency can be synchronized to a signal with an external frequency within a specified range. Synchronization can be done by using the external signal applied to the SYNC pin of the module as shown in Fig. 45, with the converter being synchronized by the rising edge of the external signal. The Electrical Specifications table specifies the requirements of the external SYNC signal. If the SYNC pin is not used, the module should free run at the default switching frequency. Figure 45. External source connections to synchronize switching frequency of the module. # 36. MEASURING OUTPUT CURRENT, OUTPUT VOLTAGE AND INPUT VOLTAGE Please see the Digital Feature Descriptions section. #### **37. DUAL LAYOUT** Identical dimensions and pin layout of Analog and Digital modules permit migration from one to the other without needing to change the layout. To support this, 2 separate Trim Resistor locations have to be provided in the layout. As shown in Fig. 46, for the digital modules, the resistor is connected between the TRIM pad and SGND and in the case of the analog module it is connected between TRIM and GND. Figure 46. Connections to support either Analog or Digital module on the same layout. #### 38. TUNABLE LOOP™ The SLDN-12D1Ax has a feature that optimizes transient response of the module called Tunable Loop<sup>TM</sup> . External capacitors are usually added to the output of the module for two reasons: to reduce output ripple and noise (see Figure 38) and to reduce output voltage deviations from the steady-state value in the presence of dynamic load current changes. Adding external capacitance however affects the voltage control loop of the module, typically causing the loop to slow down with sluggish response. Larger values of external capacitance could also cause the module to become unstable. The Tunable Loop<sup>™</sup> allows the user to externally adjust the voltage control loop to match the filter network connected to the output of the module. The Tunable Loop<sup>™</sup> is implemented by connecting a series R-C between the VS+ and TRIM pins of the module, as shown in Fig. 47. This R-C allows the user to externally adjust the voltage loop feedback compensation of the module. Figure 47. Circuit diagram showing connection of $R_{TUME}$ and $C_{TUME}$ to tune the control loop of the module Recommended values of $R_{\text{TUME}}$ and $C_{\text{TUNE}}$ for different output capacitor combinations are given in Tables 2 and 3. Table 3 shows the recommended values of $R_{\text{TUME}}$ and $C_{\text{TUNE}}$ for different values of ceramic output capacitors up to $1000\mu\text{F}$ that might be needed for an application to meet output ripple and noise requirements. Selecting $R_{\text{TUME}}$ and $C_{\text{TUNE}}$ according to Table 3 will ensure stable operation of the module. In applications with tight output voltage limits in the presence of dynamic current loading, additional output capacitance will be required. Table 3 lists recommended values of R<sub>TUME</sub> and C<sub>TUNE</sub> in order to meet 2% output voltage deviation limits for some common output voltages in the presence of a 6A to 6A step change (50% of full load), with an input voltage of 12V. Please contact your Bel Power technical representative to obtain more details of this feature as well as for guidelines on how to select the right value of external R-C to tune the module for best transient performance and stable operation for other output capacitance values. | Со | 1x 4 μF | 2x 47μF | 4x 47μF | 6x 47μF | 10x 47μF | 20x 47μF | |-------|---------|---------|---------|---------|----------|----------| | RTUNE | 330 Ω | 330 Ω | 330 Ω | 330 Ω | 220 Ω | 180 Ω | | CTUNE | 100 pF | 360 pF | 1500 pF | 2200 pF | 10 nF | 6800 pF | Table 2. General recommended values of of R<sub>TUME</sub> and C<sub>TUNE</sub> for Vin = 12 V and various external ceramic capacitor combinations. | Vo | 5 V | 3.3 V | 2.5 <b>V</b> | 1.8 V | 1.2 V | 0.6 <b>V</b> | |-------|---------|-----------------------------|----------------------------|-------------------------------|-------------------------------|-------------------------------| | Со | 5x 47μF | 1x 47μF + 330 μF<br>Polymer | 3x 47μF + 330μF<br>Polymer | 1x 47μF + 2x 330μF<br>Polymer | 1x 47μF + 3x 330μF<br>Polymer | 3x 47μF + 6x 330μF<br>Polymer | | RTUNE | 330 Ω | 330 Ω | 270 Ω | 270 Ω | 220 Ω | 180 Ω | | CTUNE | 1500 pF | 2700 pF | 3300 pF | 5600 pF | 10 nF | 47 nF | | ΔV | 99 mV | 58 mV | 47 mV | 34 mV | 24 mV | 12 mV | Table 3. Recommended values of R<sub>TUME</sub> and C<sub>TUNE</sub> to obtain transient deviation of 2% of Vout for a 3A step load with Vin=12V Note: The capacitors used in the Tunable Loop tables are $47 \mu F/3 m\Omega$ ESR ceramic and $330 \mu F/12 m\Omega$ ESR polymer capacitors. #### 39. POWER MANAGEMENT BUS INTERFACE CAPABILITY The SLDN-12D1Ax power modules have a Power Management Bus interface that supports both communication and control. The Power Management Bus Power Management Protocol Specification can be obtained from www.Power Management Bus.org. The modules support a subset of version 1.1 of the specification (see Table 6 for a list of the specific commands supported). Most module parameters can be programmed using Power Management Bus and stored as defaults for later use. All communication over the module Power Management Bus interface must support the Packet Error Checking (PEC) scheme. The Power Management Bus master must generate the correct PEC byte for all transactions and check the PEC byte returned by the module. The module also supports the SMBALERT response protocol whereby the module can alert the bus master if it wants to talk. For more information on the SMBus alert response protocol, see the System Management Bus (SMBus) specification. The module has non-volatile memory that is used to store configuration settings. Not all settings programmed into the device are automatically saved into this non-volatile memory, only those specifically identified as capable of being stored can be saved (see Table 6 for which command parameters can be saved to non-volatile storage). #### **40. POWER MANAGEMENT BUS DATA FORMAT** For commands that set thresholds, voltages or report such quantities, the module supports the "Linear" data format among the three data formats supported by Power Management Bus. The Linear Data Format is a two byte value with an 11-bit, two's complement mantissa and a 5-bit, two's complement exponent. The format of the two data bytes is shown below: The value is of the number is then given by Value = Mantissa x 2 Exponent # 41. POWER MANAGEMENT BUS ADDRESSING The SLDN-12D1Ax modules can be addressed through the Power Management Bus using a device address. The module has 64 possible addresses (0 to 63 in decimal) which can be set using resistors connected from the ADDR0 and ADDR1 pins to SIG\_GND. Note that some of these addresses (0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 12, 40, 44, 45, 55 in decimal) are reserved according to the SMBus specifications and may not be useable. The address is set in the form of two octal (0 to 7) digits, with each pin setting one digit. The ADDR1 pin sets the high order digit and ADDR0 sets the low order digit. The resistor values suggested for each digit are shown in Table 4 (1% tolerance resistors are recommended). Note that if either address resistor value is outside the range specified in Table 4, the module will respond to address 127. | Digit | Resistor Value (ΚΩ) | |-------|---------------------| | 0 | 10 | | 1 | 15.4 | | 2 | 23.7 | | 3 | 36.5 | | 4 | 54.9 | | 5 | 84.5 | | 6 | 130 | | 7 | 200 | Table 4. The user must know which I2C addresses are reserved in a system for special functions and set the address of the module to avoid interfering with other system operations. Both 100kHz and 400kHz bus speeds are supported by the module. Connection for the Power Management Bus interface should follow the High Power DC specifications given in section 3.1.3 in the SMBus specification V2.0 for the 400kHz bus speed or the Low Power DC specifications in section 3.1.2. The complete SMBus specification is available from the SMBus web site, smbus.org. Figure 48. Circuit showing connection of resistors used to set the Power Management Bus address of the module. #### 42. POWER MANAGEMENT BUS ENABLE ON/OFF The SLDN-12D1Ax module can also be turned on and off via the Power Management Bus interface. The OPERATION command is used to actually turn the module on and off via the Power Management Bus, while the ON\_OFF\_CONFIG command configures the combination of analog ON/OFF pin input and Power Management Bus commands needed to turn the module on and off. Bit [7] in the OPERATION command data byte enables the module, with the following functions: 0: Output is disabled 1: Output is enabled This module uses the lower five bits of the ON\_OFF\_CONFIG data byte to set various ON/OFF options as follows: | Bit Position | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----| | Access | r/w | r/w | r/w | r/w | r | | Function | PU | CMD | CPR | POL | CPA | | Default Value | 1 | 0 | 1 | 1 | 1 | PU: Sets the default to either operate any time input power is present or for the ON/OFF to be controlled by the analog ON/OFF input and the Power Management Bus OPERATION command. This bit is used together with the CP, CMD and ON bits to determine startup. | Bit Value | Action | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Module powers up any time power is present regardless of state of the analog ON/OFF pin | | 1 | Module does not power up until commanded by the analog ON/OFF pin and the OPERATION command as programmed in bits [2:0] of the ON_OFF_CONFIG register. | CMD: The CMD bit controls how the device responds to the OPERATION command. | Bit Value | Action | |-----------|--------------------------------------------------------| | 0 | Module ignores the ON bit in the OPERATION command | | 1 | Module responds to the ON bit in the OPERATION command | CPR: Sets the response of the analog ON/OFF pin. This bit is used together with the CMD, PU and ON bits to determine startup. | Bit Value | Action | |-----------|----------------------------------------------------------------------------------------------------------------------------------| | 0 | Module ignores the analog ON/OFF pin, i.e. ON/OFF is only controlled through the POWER MANAGEMENT BUS via the OPERATION command | | 1 | Module requires the analog ON/OFF pin to be asserted to start the unit | #### 43. POWER MANAGEMENT BUS ADJUSTABLE SOFT START RISE TIME The soft start rise time can be adjusted in the module via Power Management Bus. When setting this parameter, make sure that the charging current for output capacitors can be delivered by the module in addition to any load current to avoid nuisance tripping of the overcurrent protection circuitry during startup. The TON\_RISE command sets the rise time in ms, and allows choosing soft start times between 600µs and 9ms, with possible values listed in Table 5. Note that the exponent is fixed at -4 (decimal) and the upper two bits of the mantissa are also fixed at 0 | Rise Time | Exponent | Mantissa | |-----------|----------|-------------| | 600µs | 11100 | 0000001010 | | 900µs | 11100 | 0000001110 | | 1.2ms | 11100 | 0000010011 | | 1.8ms | 11100 | 00000011101 | | 2.7ms | 11100 | 00000101011 | | 4.2ms | 11100 | 00001000011 | | 6.0ms | 11100 | 00001100000 | | 9.0ms | 11100 | 00010010000 | Table 5 #### 44. OUTPUT VOLTAGE ADJUSTMENT USING THE POWER MANAGEMENT BUS The VOUT\_SCALE\_LOOP parameter is important for a number of Power Management Bus commands related to output voltage trimming, margining, over/under voltage protection and the PGOOD thresholds. The output voltage of the module is set as the combination of the voltage divider formed by RTrim and a $20k\Omega$ upper divider resistor inside the module, and the internal reference voltage of the module. The reference voltage VREF is nominally set at 600mV, and the output regulation voltage is then given by $$V_{\scriptscriptstyle OUT} = \! \left[ \frac{20000 \! + \! RTrim}{RTrim} \right] \! \times \! V_{\scriptscriptstyle REF}$$ Hence the module output voltage is dependent on the value of RTrim which is connected external to the module. The information on the output voltage divider ratio is conveyed to the module through the VOUT\_SCALE\_LOOP parameter which is calculated as follows: $$VOUT \_SCALE \_LOOP = \frac{RTrim}{20000 + RTrim}$$ The VOUT\_SCALE\_LOOP parameter is specified using the "Linear" format and two bytes. The upper five bits [7:3] of the high byte are used to set the exponent which is fixed at –9 (decimal). The remaining three bits of the high byte [2:0] and the eight bits of the lower byte are used for the mantissa. The default value of the mantissa is 00100000000 corresponding to 256 (decimal), corresponding to a divider ratio of 0.5. The maximum value of the mantissa is 512 corresponding to a divider ratio of 1. Note that the resolution of the VOUT\_SCALE\_LOOP command is 0.2%. When Power Management Bus commands are used to trim or margin the output voltage, the value of VREF is what is changed inside the module, which in turn changes the regulated output voltage of the module. The nominal output voltage of the module can be adjusted with a minimum step size of 0.4% over a ±25% range from nominal using the VOUT\_TRIM command over the Power Management Bus. The VOUT\_TRIM command is used to apply a fixed offset voltage to the output voltage command value using the "Linear" mode with the exponent fixed at –10 (decimal). The value of the offset voltage is given by $$V_{OUT(offset)} = VOUT \_TRIM \times 2^{-10}$$ This offset voltage is added to the voltage set through the divider ratio and nominal VREF to produce the trimmed output voltage. The valid range in two's complement for this command is —4000h to 3FFFh. The high order two bits of the high byte must both be either 0 or 1. If a value outside of the +/-25% adjustment range is given with this command, the module will set its output voltage to the nominal value (as if VOUT\_TRIM had been set to 0), assert SMBALRT#, set the CML bit in STATUS\_BYTE and the invalid data bit in STATUS\_CML. #### 45. OUTPUT VOLTAGE MARGINING USING THE POWER MANAGEMENT BUS The module can also have its output voltage margined via Power Management Bus commands. The command VOUT\_MARGIN\_HIGH sets the margin high voltage, while the command VOUT\_MARGIN\_LOW sets the margin low voltage. Both the VOUT\_MARGIN\_HIGH and VOUT\_MARGIN\_LOW commands use the "Linear" mode with the exponent fixed at -10 (decimal). Two bytes are used for the mantissa with the upper bit [7] of the high byte fixed at 0. The actual margined output voltage is a combination of the VOUT\_MARGIN\_HIGH or VOUT\_MARGIN\_LOW and the VOUT\_TRIM values as shown below: ``` V_{OUT(MH)} = (VOUT\_MARGIN\_HIGH + VOUT\_TRIM) \times 2^{-10} V_{OUT(ML)} = (VOUT\_MARGIN\_LOW + VOUT\_TRIM) \times 2^{-10} ``` Note that the sum of the margin and trim voltages cannot be outside the ±25% window around the nominal output voltage. The data associated with VOUT\_MARGIN\_HIGH and VOUT\_MARGIN\_LOW can be stored to non-volatile memory using the STORE DEFAULT ALL command. The module is commanded to go to the margined high or low voltages using the OPERATION command. Bits [5:2] are used to enable margining as follows: 00XX: Margin Off 0101: Margin Low (Ignore Fault) 0110: Margin Low (Act on Fault) 1001: Margin High (Ignore Fault) 1010: Margin High (Act on Fault) # 46. POWER MANAGEMENT BUS ADJUSTABLE OVERCURRENT WARNING The SLDN-12D1Ax module can provide an overcurrent warning via the Power Management Bus. The threshold for the overcurrent warning can be set using the parameter IOUT\_OC\_WARN\_LIMIT. This command uses the "Linear" data format with a two byte data word where the upper five bits [7:3] of the high byte represent the exponent and the remaining three bits of the high byte [2: ent the mantissa. The exponent is fixed at -1 (decimal). The upper five bits of the mantissa are fixed at 0 while the lower six bits are programmable with a default value of 14A. The resolution of this warning limit is 500mA. The new sentence would be: The value of the IOUT\_OC\_WARN\_LIMIT can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL0] and the eight bits in the low byte repres command. #### **47. TEMPERATURE STATUS VIA POWER MANAGEMENT BUS** The SLDN-12D1Ax module can provide information related to temperature of the module through the STATUS\_TEMPERATURE command. The command returns information about whether the pre-set over temperature fault threshold and/or the warning threshold have been exceeded. # 48. POWER MANAGEMENT BUS ADJUSTABLE OUTPUT OVER AND UNDER VOLTAGE PROTECTION The SLDN-12D1Ax module has output over and under voltage protection capability. The Power Management Bus command VOUT\_OV\_FAULT\_LIMIT is used to set the output over voltage threshold from four possible values: 108%, 110%, 112% or 115% of the commanded output voltage. The command VOUT\_UV\_FAULT\_LIMIT sets the threshold that causes an output under voltage fault and can also be selected from four possible values: 92%, 90%, 88% or 85%. The default values are 112% and 88% of commanded output voltage. Both commands use two data bytes formatted as two's complement binary integers. The "Linear" mode is used with the exponent fixed to -10 (decimal) and the effective over or under voltage trip points given by: $$V_{OUT(OV\_REQ)} = (VOUT\_OV\_FAULT\_LIMIT) \times 2^{-10}$$ $V_{OUT(UV\_REO)} = (VOUT\_UV\_FAULT\_LIMIT) \times 2^{-10}$ Values within the supported range for over and undervoltage detection thresholds will be set to the nearest fixed percentage. Note that the correct value for VOUT\_SCALE\_LOOP must be set in the module for the correct over or under voltage trip points to be calculated. In addition to adjustable output voltage protection, the 6A Digital module can also be programmed for the response to the fault. The VOUT\_OV\_FAULT RESPONSE and VOUT\_UV\_FAULT\_RESPONSE commands specify the response to the fault. Both these commands use a single data byte with the possible options as shown below. Continue operation without interruption (Bits [7:6] = 00, Bits [5:3] = xxx). Continue for four switching cycles and then shut down if the fault is still present, followed by no restart or continuous restart (Bits [7:6] = 01, Bits [5:3] = 000 means no restart, Bits [5:3] = 111 means continuous restart). Immediate shut down followed by no restart or continuous restart (Bits [7:6] = 10, Bits [5:3] = 000 means no restart, Bits [5:3] = 111 means continuous restart). Module output is disabled when the fault is present and the output is enabled when the fault no longer exists (Bits [7:6] = 11, Bits [5:3] = xxx). Note: that separate response choices are possible for output over voltage or under voltage faults. #### 49. POWER MANAGEMENT BUS ADJUSTABLE INPUT UNDERVOLTAGE LOCKOUT The SLDN-12D1Ax module allows adjustment of the input under voltage lockout and hysteresis. The command VIN\_ON allows setting the input voltage turn on threshold, while the VIN\_OFF command sets the input voltage turn off threshold. For the VIN\_ON command, possible values are 2.75V, and 3V to 14V in 0.5V steps. For the VIN\_OFF command, possible values are 2.5V to 14V in 0.5V steps. If other values are entered for either command, they will be mapped to the closest of the allowed values. VIN\_ON must be set higher than VIN\_OFF. Attempting to write either VIN\_ON lower than VIN\_OFF or VIN\_OFF higher than VIN\_ON results in the new value being rejected, SMBALERT being asserted along with the CML bit in STATUS\_BYTE and the invalid data bit in STATUS\_CML. Both the VIN\_ON and VIN\_OFF commands use the "Linear" format with two data bytes. The upper five bits represent the exponent (fixed at -2) and the remaining 11 bits represent the mantissa. For the mantissa, the four most significant bits are fixed at 0. #### **50. POWER GOOD** The SLDN-12D1Ax module provides a Power Good (PGOOD) signal that is implemented with an open-drain output to indicate that the output voltage is within the regulation limits of the power module. The PGOOD signal will be de-asserted to a low state if any condition such as overtemperature, overcurrent or loss of regulation occurs that would result in the output voltage going outside the specified thresholds. The PGOOD thresholds are user selectable via the Power Management Bus (the default values are as shown in the Feature Specifications Section). Each threshold is set up symmetrically above and below the nominal value. The POWER\_GOOD\_ON command sets the output voltage level above which PGOOD is asserted (lower threshold). For example, with a 1.2V nominal output voltage, the POWER\_GOOD\_ON threshold can set the lower threshold to 1.14 or 1.1V. Doing this will automatically set the upper thresholds to 1.26 or 1.3V. . The POWER\_GOOD\_OFF command sets the level below which the PGOOD command is de-asserted. This command also sets two thresholds symmetrically placed around the nominal output voltage. Normally, the POWER\_GOOD\_ON threshold is set higher than the POWER\_GOOD\_OFF threshold. Both POWER\_GOOD\_ON and POWER\_GOOD\_OFF commands use the "Linear" format with the exponent fixed at -10 (decimal). The two thresholds are given by $$\begin{split} V_{OUT(PGOOD\_ON)} &= (POWER\_GOOD\_ON) \times 2^{-10} \\ V_{OUT(PGOOD\_OFF)} &= (POWER\_GOOD\_OFF) \times 2^{-10} \end{split}$$ Both commands use two data bytes with bit [7] of the high byte fixed at 0, while the remaining bits are r/w and used to set the mantissa using two's complement representation. Both commands also use the VOUT\_SCALE\_LOOP parameter so it must be set correctly. The default value of POWER\_GOOD\_ON is set at 1.1035V and that of the POWER\_GOOD\_OFF is set at 1.08V. The values associated with these commands can be stored in non-volatile memory using the STORE\_DEFAULT\_ALL command. The PGOOD terminal can be connected through a pullup resistor (suggested value 100 K $\Omega$ ) to a source of 5 VDC or lower. # 51. MEASURREMENT OF OUTPUT CURRENT, OUTPUT VOLTAGE AND INPUT VOLTAGE The SLDN-12D1Ax module is capable of measuring key module parameters such as output current and voltage and input voltage and providing this information through the Power Management Bus interface. Roughly every 200µs, the module makes 16 measurements each of output current, voltage and input voltage. Average values of of these 16 measurements are then calculated and placed in the appropriate registers. The values in the registers can then be read using the Power Management Bus interface. #### 52. MEASURING OUTPUT CURRENT USING THE POWER MANAGEMENT BUS The SLDN-12D1Ax module measures current by using the inductor winding resistance as a current sense element. The inductor winding resistance is then the current gain factor used to scale the measured voltage into a current reading. This gain factor is the argument of the IOUT\_CAL\_GAIN command, and consists of two bytes in the linear data format. The exponent uses the upper five bits [7:3] of the high data byte in two-s complement format and is fixed at -15 (decimal). The remaining 11 bits in two's complement binary format represent the mantissa. The current measurement accuracy is also improved by each module being calibrated during manufacture with the offset in the current reading. The IOUT\_CAL\_OFFSET command is used to store and read the current offset. The argument for this command consists of two bytes composed of a 5-bit exponent (fixed at -4d) and a 11-bit mantissa. This command has a resolution of 62.5mA and a range of -4000mA to +3937.5mA. During manufacture, each module is calibrated by measuring and storing the current gain factor and offset into non-volatile storage. The READ\_IOUT command provides module average output current information. This command only supports positive or current sourced from the module. If the converter is sinking current a reading of 0 is provided. The READ\_IOUT command returns two bytes of data in the linear data format. The exponent uses the upper five bits [7:3] of the high data byte in two-s complement format and is fixed at -4 (decimal). The remaining 11 bits in two's complement binary format represent the mantissa with the 11th bit fixed at 0 since only positive numbers are considered valid. Note that the current reading provided by the module is not corrected for temperature. The temperature corrected current reading for module temperature TModule can be estimated using the following equation $$I_{OUT,CORR} = \frac{I_{READ\_OUT}}{1 + [(T_{IND} - 30) \times 0.00393]}$$ where IOUT\_CORR is the temperature corrected value of the current measurement, IREAD\_OUT is the module current measurement value, TIND is the temperature of the inductor winding on the module. Since it may be difficult to measure TIND, it may be approximated by an estimate of the module temperature. Measuring Output Voltage Using the Power Management Bus The SLDN-12D1Ax module can provide output voltage information using the READ\_VOUT command. The command returns two bytes of data all representing the mantissa while the exponent is fixed at -10 (decimal). During manufacture of the module, offset and gain correction values are written into the non-volatile memory of the module. The command VOUT\_CAL\_OFFSET can be used to read and/or write the offset (two bytes consisting of a 16-bit mantissa in two's complement format) while the exponent is always fixed at -10 (decimal). The allowed range for this offset correction is -125 to 124mV. The command VOUT\_CAL\_GAIN can be used to read and/or write the gain correction - two bytes consisting of a five-bit exponent (fixed at -8) and a 11-bit mantissa. The range of this correction factor is -0.125V to +0.121V, with a resolution of 0.004V. The corrected output voltage reading is then given by: $$V_{OUT}(Final) = [V_{OUT}(Initial) \times (1 + VOUT \_CAL \_GAIN)] + VOUT \_CAL \_OFFSET$$ # 53. MEASURING INPPUT VOLTAGE USING THE POWER MANAGEMENT BUS The SLDN-12D1Ax module can provide output voltage information using the READ\_VIN command. The command returns two bytes of data in the linear format. The upper five bits [7:3] of the high data form the two's complement representation of the mantissa which is fixed at –5 (decimal). The remaining 11 bits are used for two's complement representation of the mantissa, with the 11th bit fixed at zero since only positive numbers are valid. During module manufacture, offset and gain correction values are written into the non-volatile memory of the module. The command VIN\_CAL\_OFFSET can be used to read and/or write the offset - two bytes consisting of a five-bit exponent (fixed at -5) and a11-bit mantissa in two's complement format. The allowed range for this offset correction is -2 to 1.968V, and the resolution is 32mV. The command VIN\_CAL\_GAIN can be used to read and/or write the gain correction - two bytes consisting of a five-bit exponent (fixed at -8) and a 11-bit mantissa. The range of this correction factor is -0.125V to +0.121V, with a resolution of 0.004V. The corrected output voltage reading is then given by: $$V_{IN}(Final) =$$ $$[V_{IN}(Initial) \times (1 + VIN \_CAL \_GAIN)] + VIN \_CAL \_OFFSET$$ #### 54. READING THE STATUS OF THE MODULE USING THE POWER MANAGEMENT BUS The SLDN-12D1Ax module supports a number of status information commands implemented in Power Management Bus. However, not all features are supported in these commands. A 1 in the bit position indicates the fault that is flagged. STATUS\_BYTE: Returns one byte of information with a summary of the most critical device faults. | BIT POSITION | FLAG | DEFAULT VALUE | |--------------|--------------------------|---------------| | 7 | X | 0 | | 6 | OFF | 0 | | 5 | VOUT Overvoltage | 0 | | 4 | IOUT Overcurrent | 0 | | 3 | VIN Undervoltage | 0 | | 2 | Temperature | 0 | | 1 | CML (Comm. Memory Fault) | 0 | | 0 | None of the above | 0 | STATUS\_WORD: Returns two bytes of information with a summary of the module's fault/warning conditions. | BIT POSITION | FLAG | DEFAULT VALUE | |--------------|--------------------------|---------------| | 7 | X | 0 | | 6 | OFF | 0 | | 5 | VOUT Overvoltage | 0 | | 4 | IOUT Overcurrent | 0 | | 3 | VIN Undervoltage | 0 | | 2 | Temperature | 0 | | 1 | CML (Comm. Memory Fault) | 0 | | 0 | None of the above | 0 | | BIT POSITION | FLAG | DEFAULT VALUE | |--------------|--------------------------|---------------| | 7 | VOUT FAULT OR WARNING | 0 | | 6 | IOUT FAULT OR WARNING | 0 | | 5 | X | 0 | | 4 | X | 0 | | 3 | POWER_GOOD# (IS NEGATED) | 0 | | 2 | X | 0 | | 1 | X | 0 | | 0 | X | 0 | **STATUS\_VOUT**: Returns one byte of information relating to the status of the module's output voltage related faults. | BIT POSITION | FLAG | DEFAULT VALUE | |--------------|---------------|---------------| | 7 | VOUT OV Fault | 0 | | 6 | X | 0 | | 5 | X | 0 | | 4 | VOUT UV Fault | 0 | | 3 | X | 0 | | 2 | X | 0 | | 1 | X | 0 | | 0 | X | 0 | **STATUS\_IOUT**: Returns one byte of information relating to the status of the module's output voltage related faults. | BIT POSITION | FLAG | DEFAULT VALUE | |--------------|-----------------|---------------| | 7 | IOUT OC Fault | 0 | | 6 | X | 0 | | 5 | IOUT OC Warning | 0 | | 4 | X | 0 | | 3 | X | 0 | | 2 | X | 0 | | 1 | X | 0 | | 0 | X | 0 | # **STATUS\_TEMPERATURE:** Returns one byte of information relating to the status of the module's temperature related faults. | BIT POSITION | FLAG | DEFAULT VALUE | |--------------|------------|---------------| | 7 | OT Fault | 0 | | 6 | OT Warning | 0 | | 5 | X | 0 | | 4 | X | 0 | | 3 | X | 0 | | 2 | X | 0 | | 1 | X | 0 | | 0 | X | 0 | STATUS\_CML: Returns one byte of information relating to the status of the module's communication related faults. | BIT POSITION | FLAG | DEFAULT VALUE | |--------------|-----------------------------|---------------| | 7 | Invalid/Unsupported Command | 0 | | 6 | Invalid/Unsupported Command | 0 | | 5 | Packet Error Check Failed | 0 | | 4 | X | 0 | | 3 | X | 0 | | 2 | X | 0 | | 1 | Other Communication Fault | 0 | | 0 | X | 0 | **MFR\_VIN\_MIN:** Returns minimum input voltage as two data bytes of information in Linear format (upper five bits are exponent – fixed at -2, and lower 11 bits are mantissa in two's complement format – fixed at 12) **MFR\_VOUT\_MIN:** Returns minimum output voltage as two data bytes of information in Linear format (upper five bits are exponent – fixed at -10, and lower 11 bits are mantissa in two's complement format – fixed at 614) MFR\_SPECIFIC\_00: Returns information related to the type of module and revision number. Bits [7:2] in the Low Byte indicate the module type (000000 corresponds to the SLDN-06D1Ax series of module), while bits [7:3] indicate the revision number of the module. #### Low Byte | BIT POSITION | FLAG | DEFAULT VALUE | |--------------|-------------|---------------| | 7:2 | Module Name | 000000 | | 1:0 | Reserved | 10 | #### High Byte | BIT POSITION | FLAG | DEFAULT VALUE | |--------------|------------------------|---------------| | 7:3 | Module Revision Number | None | | 2:0 | Reserved | 000 | # 55. SUMMARY OF SUPPORTED POWER MANAGEMENT BUS COMMANDS Please refer to the Power Management Bus 1.1 specification for more details of these commands. | Hex<br>Code | Command | Brief Description | | | | | | | | | Non-Volatile<br>Memory<br>Storage | |--------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------|-----------|------------|-----------|-----------|-----------|-----------|-----------------------------------| | | Turn Module on or off. Also used to margin the output voltage | | | | | | | | | | | | | | Format Unsigned Binary | | | | | | | | | | | 01 OPERATION | OPERATION | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | OPERATION | Access | r/w | r | r/w | r/w | r/w | r/w | r | r | | | | | Function | On | X | | Ma | rgin | | X | X | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | X | X | | | | | Configures the ON/OFF functionality as a combination of analog ON/OFF pin and | | | | | | | | | | | | | PMBus commands | | | | | | | | | | | | | Format Unsigned Binary | | | | | | | | | | | 02 | ON_OFF_CONFIG | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | YES | | | | Access | r | r | r | r/w | r/w | r/w | r/w | r | | | | | Function | X | X | X | pu | cmd | cpr | pol | сра | | | | | Default Value | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | | 03 | CLEAR FAULTS | Clear any fault bits | that may | y have b | een set | , also rel | leases th | ne SMB/ | ALERT# 9 | signal if | | | 03 | CLEAR_PAULIS | the device has been | asserti | ng it. | | | | | | | | | | | Used to control writ | ting to t | he mod | ule via P | MBus. C | Copies th | ie curre | nt regist | ter | | | | | setting in the modu | | | | | | alue in | the data | byte | | | | | into non-volatile me | emory (E | EPROM | | | | | | | | | | | Format | | | | | d Binary | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | r/w | r/w | r/w | X | X | X | X | × | | | | WRITE_PROTECT | Function | bit7 | bit6 | bit5 | X | X | X | X | X | | | 10 | | Default Value | 0 | 0 | 0 | X | X | X | X | X | YES | | 10 | | Bit5: 0 = Enables all writes as permitted in bit6 or bit7 | | | | | | | | | 163 | | | | 1 = Disables all writes except the WRITE_PROTECT, OPERATION<br>and ON OFF CONFIG (bit 6 and bit7 must be 0) | | | | | | | | | | | | | Bit 6: 0 = Enables all writes as permitted in bit5 or bit7 | | | | | | | | | | | | | 1 = Disables all writes except for the WRITE PROTECT and | | | | | | | | | | | | | OPERATION commands (bit5 and bit7 must be 0) | | | | | | | | | | | | | Bit7: 0 - Enables all | writes a | s permi | tted in l | bit5 or b | it6 | | | | | | | | 1 - Disables all writes except for the WRITE_PROTECT command | | | | | | | | | | | | | (bit5 and bit | | | | | | | | | | | 11 | STORE_DEFAULT_ALL | Copies all current re | _ | _ | | | | | | | | | | | (EEPROM) on the m | | | | | | | | | | | 12 | RESTORE_DEFAULT_ALL | Restores all current | | setting | s in the | module | from va | lues in 1 | the mod | lule non- | | | $\vdash$ | | volatile memory (EE | | rottine i | n tha m | odulo ··· | horo co | mmard | codo = | atchar | | | | STORE_DEFAULT_CODE | Copies the current register setting in the module whose command code matches<br>the value in the data byte into non-volatile memory (EEPROM) on the module | | | | | | | | | | | 13 | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 1.5 | | Access | w | w | w | w | w | w | w | w | | | | | Function | <del></del> | | | Comma | nd code | | | | | | | | Restores the current register setting in the module whose command code matches | | | | | | | | matches | | | | RESTORE_DEFAULT_CODE | the value in the data byte from the value in the module non-volatile memory | | | | | | | | | | | | | (EEPROM) | _ | | | | | | | | | | 14 | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | w | w | w | w | w | w | w | w | | | | | Function | | | | Comma | nd code | | | | | | | | The module has MODE set to Linear and Exponent set to -10. These values cannot | | | | | | | | | | | | | be changed | | | | | | | | | | | 20 | VOUT_MODE | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 20 | | Access | r | r | r | r | r | r | r | r | | | | | Function | _ | Mode | _ | | | xponen | | | | | | | Default Value | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | <u> </u> | | Hex<br>Code | Command | Brief Description | | | | | | | | | Non-Volatile<br>Memory<br>Storage | | | | | | |-------------|-------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----------|------|-----------|-----|----------|---------------|-----------------------------------|--|--|--|--|--| | | | Apply a fixed offset voltage to the output voltage command value | | | | | | | | | | | | | | | | 22 | | Format Linear, two's complement binary | | | | | | | | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r/w | г | r/w | r/w | r/w | r/w | r/w | r/w | | | | | | | | | | Function | - | | | High | Byte | | | - | | | | | | | | | VOUT_TRIM | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | YES | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r/w | | | | | | | | | Function | , | , | , | Low | Byte | , | , | , | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | _ | | | | | | | | | | | | | | | | Sets the target voltage for margining the output high | | | | | | | | | | | | | | | | | | Format Linear, two's complement binary | | | | | | | | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r | r/w | | | | | | | 25 | VOUT MARGIN HIGH | Function | | | | High | Byte | | | | YES | | | | | | | -3 | VOOT_MANGIN_HIGH | Default Value | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r/w | | | | | | | | | Function | | | | Low | Byte | | | | | | | | | | | | | Default Value | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | Sets the target volta | age for r | | | | | | | | | | | | | | | | | Format | | | Linear, t | | _ | | i | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r | r/w | | | | | | | 26 | VOUT MARGIN LOW | Function | <u> </u> | | | | Byte | | | | YES | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r/w | | | | | | | | | Function | <u> </u> | | | Low | Byte | | | | | | | | | | | | | Default Value | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | Sets the scaling of t | ets the scaling of the output voltage – equal to the feedback resistor divider rational format Linear, two's complement binary | | | | | | | der ratio | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r | r | r | r | г | r | r/w | r/w | | | | | | | | | 11011T 0011T 1000 | Function | | | Exponen | it | - | | Mantissa | 3 | | | | | | | | 29 | VOUT_SCALE_LOOP | Default Value | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | YES | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r/w | | | | | | | | | Function | -, | | | | tissa | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | Sets the value of input voltage at which the module turns on | | | | | | | | | | | | | | | | | VIN_ON | Format Linear, two's complement binary | | | | | | | | | | | | | | | | 35 | | Bit Position | 7 | 6 | 5 | 4 | <u> 3</u> | 2 | 1 | 0 | | | | | | | | | | Access | r | r | _ | r | r | r | r | r | | | | | | | | | | I | - | | r | | - | _ | | | | | | | | | | | | Function<br>Default Value | 4 | | Exponen | | _ | | Mantissa | $\overline{}$ | YES | | | | | | | | | Default Value | 1 | 1 | 1 - | 1 | 0 | 0 | 0 | 0 | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r | r/w | | | | | | | | | Function | _ | _ | | | tissa | | | البا | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | | | | | | Hex<br>Code | Command | | Brief Description | | | | | | | | | | | | |-------------|------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------|------------|-----------|----------|-----------|-----------|--------------------------------------------------|--------------------------------------------------|--|--|--| | | | Sets the value of inp | put volta | ige at w | hich the | module | turns c | off | | | | | | | | | | Format | | | | | | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Access | r | r | r | r | r | r | r | r | | | | | | 36 | VIN_OFF | Function | | | Exponen | t | | | Mantiss | 9 | YES | | | | | 30 | VIIV_OFF | Default Value | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 163 | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Access | r | r/w | | | | | | | Function | | | | Mar | tissa | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | | | | | | | Returns the value of the gain correction term used to correct the measured output | | | | | | | | | | | | | | | | current | | | | | | | | | | | | | | | | Format | | l | linear, to | wo's cor | npleme | nt binar | y | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Access | r | r | r | r | r | r | r | r/w | | | | | | 38 | IOUT_CAL_GAIN | Function | | E | xponen | t | | | Mantiss | 9 | YES | | | | | | _ <del>-</del> | Default Value | 1 | 0 | 0 | 0 | 1 | 0 | 0 | V | 1 | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Access | r/w | | | | | | | Function | | | | Mar | tissa | | | | | | | | | | | Default Value | | V: V | ariable l | based o | n factor | y calibra | ation | | | | | | | | | Returns the value of the offset correction term used to correct the measured | | | | | | | | <del> </del> | | | | | | | IOUT_CAL_OFFSET | output current | | | | | | | | | | | | | | | | Format | | ı | linear, to | wo's cor | npleme | nt binar | y | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Access | r | r | r | r | r | r/w | r | r | | | | | | 39 | | Function | | | xponen | t | • | | Mantiss | 9 | YES | | | | | | | Default Value | 1 | 1 | 1 | 0 | 0 | V | 0 | 0 | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Access | r | r | r/w | r/w | r/w | r/w | r/w | r/w | | | | | | | | Function | | | | Mar | tissa | | | | | | | | | | | Default Value | 0 | 0 | V: V | ariable | based or | n factor | y calibra | tion | | | | | | | | Sets the voltage lev | el for an | output | | | | | _ | | <del> </del> | | | | | | | | ggested value shown for 1.2Vo. Should be changed for different output voltage. | | | | | | | | | | | | | | | Values can be 108% | | | | _ | | | | | | | | | | | | Format | ĺ | | inear, to | | | | v | | | | | | | | | Bit Position | 7 | - 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Access | r | r/w | | | | | 40 | VOUT_OV_FAULT_LIMIT | Function | 1 | | | High | Byte | | | | YES | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | Access | r/w | | | | | | | Function | | | | Low | Byte | | | | 1 | | | | | | | Default Value | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | Instructs the modul fault | e on wh | at actio | | e in resp | onse to | a outp | ut overv | oltage | | | | | | | | Format | | | | Unsigne | d Binary | / | | | 1 | | | | | | WOUT ON EAULT RESPONSE | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | VEE | | | | | 41 | VOUT_OV_FAULT_RESPONSE | Access | r/w | r/w | r/w | r/w | r/w | r | r | r | YES | | | | | | | Function | RSP<br>[1] | RSP<br>[0] | RS[2] | RS[1] | RS[0] | х | X | х | | | | | | | | Default Value | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | | | | | Hex<br>Code | Command | | | Br | ief Desc | ription | | | | | Non-Volatile<br>Memory<br>Storage | |-------------|------------------------|---------------------------------------------|----------------------------|------------|-----------|-----------|--------------|----------|-------------|---------------|-----------------------------------| | | | Sets the voltage lev<br>Suggested value sho | own for | 1.2Vo. 9 | should b | e chang | ed for d | | | | | | | | Values can be 92%, | 90%, 88 | | | | _ | | | | | | | | Format | | | Linear, t | wo's co | mpleme | _ | У | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 44 | VOUT_UV_FAULT_LIMIT | Access | r | r/w YES | | | VOOT_OV_FACET_EINT | Function | | | | High | Byte | | | | , | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | r/w | | | | Function | | | | _ | Byte | | | | | | | | Default Value | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | | | | Instructs the modul<br>fault | e on wh | at actio | n to tak | e in resp | onse to | a outpu | ut unde | rvoltage | | | | | Format | | | | Unsigne | d Binary | V | | | | | 45 | VOUT_UV_FAULT_RESPONSE | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | YES | | "3 | VOUT_UV_FAULT_RESPONSE | Access | r/w | r/w | r/w | r/w | r/w | r | r | r | , , , | | | | Function | RSP<br>[1] | RSP<br>[0] | RS[2] | RS[1] | RS[0] | X | X | x | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | Sets the output ove | rcurrent | fault le | vel in A | (cannot | be char | nged) | | | | | | | Format | | | Linear, t | | | | v | | | | | IOUT_OC_FAULT_LIMIT | Bit Position | 7 | - 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | r | r | r | r | r | r | r | r | | | | | Function | Function Exponent Mantissa | | | | | | | a | VEE | | 46 | | Default Value | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | YES | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | r | r | r | r | r | r | r | r | | | | | Function | | | | Mar | tissa | | | | | | | | Default Value | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | | | | Sets the output ove | rcurrent | | | | | | | | | | | | Format | | | Linear, t | | _ | | _ | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | r | r | r | r | r | r | r | r | | | 4A | IOUT_OC_WARN_LIMIT | Function | - | | Exponen | | | _ | Mantiss | $\overline{}$ | YES | | | <del>_</del> | Default Value<br>Bit Position | 7 | 6 | 5 | 1 | 3 | 2 | 0 | 0 | | | | | Access | r | r | r/w | r/w | r/w | r/w | r/w | r/w | | | | | Function | - | r | I/W | | r/w<br>tissa | I/W | I/W | 1/W | | | | | Default Value | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | | | $\vdash$ | | | | | _ | | | | | | 1 | | | | Sets the output volt<br>fixed at -10. | tage leve | el at wh | ich the P | GOOD | oin is ass | serted h | igh. Ex | oonent is | | | | | Format | | _ | linear, t | _ | | _ | <del></del> | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | r | r/w | | 5E | POWER_GOOD_ON | Function | <u> </u> | | | _ | Byte | - | | اليا | YES | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Access | r/w | | | | Function | <u> </u> | | | _ | Byte | - | | | | | | | Default Value | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | | | Hex<br>Code | Command | Brief Description | | | | | | | | | Non-Volatile<br>Memory<br>Storage | | | | | | |-------------|----------------|-----------------------------------------------------------------------------------------------|----------|---------------|-------------|--------------|---------------|-----------|---------------|------------|-----------------------------------|--|--|--|--|--| | | | Sets the output vol | tage lev | el at wh | ich the | PGOOD | pin is d | e-assert | ted low. | | | | | | | | | | | Exponent is fixed at | -10. | | | | | | | | | | | | | | | | | Format | | _ | _ | wo's cor | _ | _ | _ | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r | r/w | | | | | | | 5F | POWER_GOOD_OFF | Function | _ | | _ | _ | Byte | | | | YES | | | | | | | | | Default Value<br>Bit Position | 7 | 6 | 5 | 0 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r/w | | | | | | | | | Function | 1,740 | 1/10 | 1/10 | | Byte | 1/10 | 1/40 | ./ 44 | | | | | | | | | | Default Value | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | | | | | | | | | | Sets the rise time o | f the ou | tput vo | ltage di | iring sta | rtup | | | | | | | | | | | | | Format | | ı | inear, t | wo's cor | mpleme | nt bina | ry | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r | r | r | r | r | r | r | r/w | | | | | | | | 61 | TON_RISE | Function | | _ | Expone | _ | | _ | Mantiss | | YES | | | | | | | - | | Default Value | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | Bit Position | 7<br>r/w | f/w | 5 | r/w | r/w | r/w | r/w | 0 | | | | | | | | | | Access | r/w | r/w | r/w | | r/w<br>itissa | r/w | r/w | r/w | | | | | | | | | | Default Value | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | | | | | | | | | Returns one byte of | | | | | | | | _ | <del> </del> | | | | | | | | | faults | | ation w | nui a su | illillary ( | or the II | iost crit | icai illoc | Jule | | | | | | | | | | Format | | | | Unsigne | d Binar | v | | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | 78 | STATUS_BYTE | Access | r | r | r | r | r | r | r | r | | | | | | | | | | Flag | x | OFF | VOUT<br>_OV | IOUT_<br>OC | VIN_U<br>V | TEMP | CML | OTHE<br>R | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | Returns two bytes of information with a summary of the module's fault/warning | | | | | | | | | | | | | | | | | | conditions | | | | | d Steen | | | | | | | | | | | | | Format<br>Bit Position | 7 | 6 | 5 | Unsigne<br>4 | d binar | 2 | 1 | 0 | | | | | | | | | | Access | r | r | r | r | r | r | r | r | | | | | | | | | | | _ | IOUT | | | PGOO | | | $\vdash$ | | | | | | | | 79 | STATUS_WORD | Flag Default Value | VOUT | OC 0 | X | X | D | X | X | X | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | Access | r | r | r | r | r | r | r | r | | | | | | | | | | Flag | x | OFF | VOUT | _ | VIN_U | TEMP | CML | OTHE<br>R | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | Returns one byte of | | _ | | | | | _ | | | | | | | | | | | related faults | | - Com W | an ene | | . crise mile | -aut 31 | -acput t | - Contract | | | | | | | | | | Format | | | | Unsigne | d Binar | у | | | | | | | | | | 7A | STATUS_VOUT | Bit Position | 7 | 7 | 6 | 5 | 4 | 3 | 2 1 | 0 | | | | | | | | | | Access | ľ | $\overline{}$ | - | r | r | _ | r r | r | | | | | | | | | | Flag | VOU | _ | - | _ | UT_UV | _ | X X | _ | | | | | | | | | | Default Value | | ) | 0 | 0 | 0 | 0 | 0 0 | 0 | | | | | | | | | | Returns one byte of information with the status of the module's output current related faults | | | | | | | | turrent | | | | | | | | | | Format | | | | Unsigne | | _ | | $\Box$ | | | | | | | | 7B | STATUS_IOUT | Bit Position | 7 | $\overline{}$ | 6 | 5 | | 4 3 | $\rightarrow$ | 1 0 | | | | | | | | | | Access | ſ | $\overline{}$ | r | r | | r r | _ | r r | | | | | | | | | | Flag | IOUT | _ | _ | OUT_OC | WARN | _ | $\overline{}$ | X X | | | | | | | | | | Default Value | | ) | 0 | 0 | | 0 0 | 0 | 0 0 | | | | | | | | Hex<br>Code | Command | | Brief Description | | | | | | | | | Non-Volatile<br>Memory<br>Storage | | | | | | |-------------|--------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------|-----------------|---------------|---------------|---------------|----------|-------------------|---------------|-----------------------------------|----------|-----|--|--|--| | | | Returns one byte of<br>related faults | informa | tion v | vith the s | status ( | of the | mod | ule's te | empe | ratu | re | | | | | | | | | Format | | | | Unsig | ned B | inary | | | | | ור | | | | | | 7D | STATUS_TEMPERATURE | Bit Position | 7 | 7 6 5 | | 4 | 3 | 2 | 1 | 0 | ╗╽ | | | | | | | | | | Access | r | | r | | r | r | r | r | r | r | ╗╽ | | | | | | | | Flag | OT_FA | ULT | OT_W | ARN | Х | X | X | X | Х | X | ┚╵ | | | | | | | | Default Value | 0 | | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | ┚╵ | | | | | | | | Returns one byte of information with the status of the module's communication related faults Format Unsigned Binary | | | | | | | | | | | | | | | | | | | Format | | | | _ | | _ | | | | _ | 41 | | | | | | | | Bit Position | 7 | $\rightarrow$ | 6 | 5 | 4 | 3 | 2 | 1 | | 0 | 41 | | | | | | 7E | STATUS_CML | Access | r | $\rightarrow$ | r | r | r | r | r | r | | r | 41 | | | | | | | | Flag | Invali | | Invalid<br>Data | PEC<br>Fail | x | x | x | Oth<br>Con<br>Fac | nm | x | | | | | | | | | Default Value | 0 | | 0 | 0 | 0 | 0 | 0 | | ) | 0 | ┚╵ | | | | | | | | Returns the value of | Returns the value of the input voltage applied to the module | | | | | | | | | | | | | | | | | | Format | | | Linear, t | | | | | ry | | | ] | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | T | 3 | 2 | 1 | | 0 | ] | | | | | | | | Access | r | r | r | r | $\top$ | r | r | r | | r | ] | | | | | | | READ_VIN | Function | Г. | | Expone | nt | | | | Mant | issa | | 7 | | | | | | 88 RE | | Default Value | 1 | 1 | 0 | 1 | | 1 | 0 | 0 | | 0 | ] | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | _ | 3 | 2 | 1 | | 0 | ] | | | | | | | | Access | r | r | r | r | $\top$ | r | r | r | $\neg$ | r | 71 | | | | | | | | Function | Г ' | | • | M | antiss | 8 | | | | | 7 | | | | | | | | Default Value | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | 0 | ] | | | | | | | | Returns the value of the output voltage of the module. Exponent is fixed at -10. | | | | | | | | | | | | | | | | | | | Format | | | Linear, t | two's c | ompl | emen | t bina | ry | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | $\Box$ | 0 | | | | | | | | | Access | r | r | r | r | | r | r | r | | r | ╛ | | | | | | 88 | READ_VOUT | Function | | | | M | 1antissa | | | | | | ] | | | | | | 35 | KEAD_VOUT | Default Value | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | $\perp$ | 0 | 4 | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | $\perp$ | 0 | 4 | | | | | | | | Access | r | r | r | r | _ | r | r | r | $\perp$ | r | 4 | | | | | | | | Function | <u> </u> | | | М | antiss | 8 | | | | | <b>↓</b> | | | | | | | | Default Value | 0 | 0 | 0 | 0 | _ | 0 | 0 | 0 | | 0 | | | | | | | | | Returns the value of | f the out | put ci | | | | | | | | | _ ] | | | | | | | | Format | <u> </u> | | Linear, t | $\overline{}$ | _ | $\overline{}$ | | • | | | 4 | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | $\overline{}$ | 3 | 2 | 1 | $\dashv$ | 0 | 4 | | | | | | | | Access | r | r | r | r | | r | r | r | $\perp$ | f | 4 | | | | | | 8C | READ IOUT | Function | | | Expone | | _ | _ | _ | Mant | | | 41 | | | | | | | | Default Value | 1 | _1_ | 1 | 0 | $\overline{}$ | $\overline{}$ | 0 | 0 | $\rightarrow$ | 0 | 4 | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | $\overline{}$ | 3 | 2 | 1 | $\dashv$ | 0 | 4 | | | | | | | | Access | r | r | r | r | _ | r | r | r | | r | + | | | | | | | | Function<br>Default Value | _ 1 | 0 | | _ | antiss | $\overline{}$ | - | | _ | 0 | + | | | | | | | | Returns one byte indicating the module is compliant to PMBus Spec. 1.1 (read only) | | | | | | | | | | | | | | | | | | DAMPINE DELICION | Format Unsigned Binary | | | | | | | | WEE | | | | | | | | | 98 | PMBUS_REVISION | Bit Position | 7 | 6 | 5 | 4 | _ | 3 | 2 | 1 | Т | 0 | 1 | YES | | | | | | | Access | r | r | r | r | $\overline{}$ | r | r | r | $\overline{}$ | r | 1 | | | | | | | | Default Value | 0 | 0 | 0 | 1 | $\overline{}$ | 0 | 0 | 0 | $\overline{}$ | 1 | ] | | | | | | | | | | | | | | | | | | | _ | | | | | | Hex<br>Code | Command | Brief Description | | | | | | | | | Non-Volatile<br>Memory<br>Storage | | | |-------------|-----------------|-------------------------------------------------------|-------------------|----------|-----------|-----------|-----------|----------|-----------|-----------|-----------------------------------|--|--| | | | Returns the minimu<br>only) | ım input | voltage | the mo | dule is s | specified | to ope | rate at ( | read | | | | | | | Format | T | | inear t | wo's cor | mpleme | nt binar | v | | | | | | | MFR_VIN_MIN | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Access | r | r | r | r | r | r | r | r | YES | | | | AD | | Function | | | xponer | | | _ | Mantiss | - | | | | | | | Default Value | 1 1 1 1 0 0 0 0 | | | | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Access | r | r | r | r | r | r | r | r | | | | | | | Function | | | | | | | | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | | | | | | Returns the minimu | ım outp | ut volta | ge possi | ble from | the mo | dule (re | ead only | ) | | | | | | | Format | | | | | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Access | r | r | r | r | r | r | r | r | | | | | Α4 | MER VOLIT MIN | Function | | | | Man | tissa | | | | YES | | | | - | MFR_VOUT_MIN | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 153 | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Access | r | r | r | r | r | r | r | r | | | | | | | Function | | | | _ | rtissa | | | | | | | | | | Default Value | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | | | | | Returns module name information (read only) | | | | | | | | | | | | | | | Format | <b>⊢</b> _ | | | | d Binary | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Access | r | r | r | r | r | r | r | r | | | | | DO | MFR_SPECIFIC_00 | Function<br>Default Value | <u> </u> | _ | _ | | rved | _ | | | YES | | | | | | Bit Position | 7 | 6 | 5 | 0 | 3 | 2 | 0 | 0 | | | | | | | Access | r | r | r | r | r | r | r | r | | | | | | | Function | - | | | e Name | | - | _ | rved | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | | Applies an offset to | the REA | D VOU | T comm | and res | ults to c | alibrate | out offs | et errors | : | | | | | | in module measure | | | | | | | | | | | | | | | Exponent is fixed at | -10. | | | | | | | | | | | | | | Format | | l | linear, t | wo's cor | mpleme | nt binar | У | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | D4 | VOUT_CAL_OFFSET | Access | r/w | r | r | r | r | r | r | r | YES | | | | 54 | VOUT_CAL_OFFSET | Function | | | | | tissa | | | ] | 163 | | | | | | Default Value | V | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 1 | | | | | | Access | r | r/w 1 | | | | | | Function | | | 1.4 | | tissa | ** | 12 | 1/ | 1 | | | | $\vdash$ | | Default Value | V | V | V VOI | V | V | V | V | V | + | | | | | | Applies a gain corre<br>gain errors in modu<br>0.121) | | | | | | | | | | | | | | | Format | | I | inear, t | wo's cor | mpleme | nt binar | у | ] | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | D5 | VOUT_CAL_GAIN | Access | r | r | r | r | r | r/w | r | r | VES | | | | | TOOCAL_GAM | Function | Exponent Mantissa | | | | | | | YES | | | | | | | Default Value | 1 | 1 | 0 | 0 | 0 | 0 | 0 | V | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | Access | r | r | r | r/w | r/w | r/w | r/w | r/w | | | | | | | Function | | | | | tissa | | | 1.5 | 1 | | | | | | Default Value | V | V | V | V | V | V | V | V | | | | | Hex<br>Code | Command | Brief Description | | | | | | | | | | Non-Volatile<br>Memory<br>Storage | |-------------|----------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---|---------|-----|-------|-----|---------|-------|---|-----------------------------------| | | | Applies an offset correction to the READ_VIN command results to calibrate out offs | | | | | | | | | | | | | | errors in module me | errors in module measurements of the input voltage (between -2V and +1.968V) | | | | | | | | | | | D6 | | Format | nat Linear, two's complement binary | | | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ] | | | | | Access | r | r | r | r | r | r/w | r | r | ] | | | | VIN_CAL_OFFSET | Function | | | Exponen | t | | | Mantiss | а | ] | YES | | | | Default Value | 1 | 1 | 0 | 1 | V | 0 | 0 | V | 1 | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 1 | | | | | Access | r | r | r/w | r/w | r/w | r/w | r/w | r/w | 1 | | | | | Function | Mantissa | | | | | | | | 1 | | | | | Default Value | 0 | 0 | V | V | V | V | V | V | 1 | | | | | Applies a gain correction to the READ_VIN command results to calibrate out gain error. | | | | | | | | rrors | | | | | | in module measurements of the input voltage (between -0.125 and 0.121) | | | | | | | | | | | | | | Format | Format Linear, two's complement binary | | | | | | | | ] | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 1 | | | | | Access | r | r | r | r | r | r/w | r | r | 1 | | | D7 | VIN_CAL_GAIN | Function | | | Exponen | t | | | Mantiss | а | | YES | | | | Default Value | 1 | 1 | 0 | 0 | V | 0 | 0 | V | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Access | r | r | r | r/w | r/w | r/w | r/w | r/w | 1 | | | | | Function | | | | Man | tissa | | | | 1 | | | | | Default Value | 0 | 0 | 0 | V | V | V | V | V | 1 | | ## **56. THERMAL CONSIDERATIONS** The SLDN-12D1Ax power modules operate in a variety of thermal environments; however, sufficient cooling should always be provided to help ensure reliable operation. Considerations include ambient temperature, airflow, module power dissipation, and the need for increased reliability. A reduction in the operating temperature of the module will result in an increase in reliability. The thermal data presented here is based on physical measurements taken in a wind tunnel. The test set-up is shown in Figure 49. The preferred airflow direction for the module is in Figure 50. Figure 49. Thermal Test Setup The thermal reference points, Tref used in the specifications are also shown in Figure 50. For reliable operation the temperatures at these points should not exceed 120°C. The output power of the module should not exceed the rated power of the module (Vo,set x lo,max) Please refer to the Application Note "Thermal Characterization Process for Open-Frame Board-Mounted Power Modules" for a detailed discussion of thermal aspects including maximum device temperatures. Figure 50. Preferred airflow direction and location of hot-spot of the module (Tref). ## **57. EXAMPLE APPLICATION CIRCUIT** Requirements: Vin: 12V Vout: 1.8V lout: 9A max., worst case load transient is from 6A to 9A ΔVout: 1.5% of Vout (27mV) for worst case load transient Vin, ripple 1.5% of Vin (180mV, p-p) Figure 51. CI1 Decoupling cap - 1x0.047μF/16V ceramic capacitor (e.g. Murata LLL185R71C473MA01) CI2 2x22μF/16V ceramic capacitor (e.g. Murata GRM32ER61C226KE20) CI3 470µF/16V bulk electrolytic CO1 Decoupling cap - 1x0.047μF/16V ceramic capacitor (e.g. Murata LLL185R71C473MA01) CO2 2 x 47μF/6.3V ceramic capacitor (e.g. Murata GRM31CR60J476ME19) CO3 1 x 330μF/6.3V Polymer (e.g. Sanyo Poscap) CTune 3300pF ceramic capacitor (can be 1206, 0805 or 0603 size) RTune 270 ohms SMT resistor (can be 1206, 0805 or 0603 size) RTrim $10k\Omega$ SMT resistor (can be 1206, 0805 or 0603 size, recommended tolerance of 0.1%) **Note:** The DATA, CLK and SMBALRT pins do not have any pull-up resistors inside the module. Typically, the SMBus master controller will have the pull-up resistors as well as provide the driving source for these signals. SLDN-12D1A 45 # 58. MECHANICAL DIMENSIONS OUTLINE Figure 52. Outline Dimensions are in mm [inch]. Tolerances: x.x $\pm$ 0.5 mm [ $\pm$ 0.02 inch] [unless otherwise indicated] $x.xx\pm0.25$ mm [ $\pm\,0.010$ inch] **Note:** This module is recommended and compatible with Pb-Free Reflow Soldering and must be soldered using a reflow profile with a peak temperature of no more than 260 °C for less than 5 seconds. ## **PIN DEFINITIONS** SLDN-12D1A 47 Figure 53. Pins (Bottom View) | PIN | FUNCTION | PIN | FUNCTION | |-----|----------|-----|-------------------| | 1 | ON/OFF | 10 | PGOOD | | 2 | VIN | 11 | SYNC <sup>1</sup> | | 3 | GND | 12 | VS- | | 4 | VOUT | 13 | SIG. GND | | 5 | SENSE | 14 | SMBALERT | | 6 | TRIM | 15 | DATA | | 7 | GND | 16 | ADDR0 | | 8 | CLK | 17 | ADDR1 | | 9 | SEQ | | | ## **RECOMMENDED PAD LAYOUT** Figure 54. Recommended pad layout ## **59. PACKAGING DETAILS** The SLDN-12D1Ax modules are supplied in tape & reel as standard. All Dimensions are in millimeter [inch]. Figure 55. Reel Dimensions: Outside Dimensions: 330.2 mm [13.00 inch] Inside Dimensions: 177.8 mm [7.00 inch] Tape Width: 24.00 mm [0.945 inch] #### **60. SURFACE MOUNT INFORMATION** #### **PICK AND PLACE** The SLDN-12D1Ax modules use an open frame construction and are designed for a fully automated assembly process. The modules are fitted with a label designed to provide a large surface area for pick and place operations. The label meets all the requirements for surface mount processing, as well as safety standards, and is able to withstand reflow temperatures of up to 300oC. The label also carries product information such as product code, serial number and the location of manufacture. #### **NOZZLE RECOMMENDATIONS** The SLDN-12D1Ax module weight has been kept to a minimum by using open frame construction. Variables such as nozzle size, tip style, vacuum pressure and placement speed should be considered to optimize this process. The minimum recommended inside nozzle diameter for reliable operation is 3mm. The maximum nozzle outer diameter, which will safely fit within the allowable component spacing, is 7 mm. #### **BOTTOM SIDE / FIRST SIDE ASSEMBLY** This SLDN-12D1Ax module is not recommended for assembly on the bottom side of a customer board. If such an assembly is attempted, components may fall off the module during the second reflow process. #### **LEAD FREE SOLDERING** The SLDN-12D1Ax modules are lead-free (Pb-free) and RoHS compliant and fully compatible in a Pb-free soldering process. Failure to observe the instructions below may result in the failure of or cause damage to the modules and can adversely affect long-term reliability. #### **PB-FREE REFLOW PROFILE** Power Systems will comply with J-STD-020 Rev. C (Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices) for both Pb-free solder profiles and MSL classification procedures. This standard provides a recommended forced-air-convection reflow profile based on the volume and thickness of the package (table 4-2). The suggested Pb-free solder paste is Sn/Ag/Cu (SAC). The recommended linear reflow profile using Sn/Ag/Cu solder is shown in Fig. 50. Soldering outside of the recommended profile requires testing to verify results and performance. #### **MSL RATING** The SLDN-12D1Ax modules have a MSL rating of 2A. #### STORAGE AND HANDLING The recommended storage environment and handling procedures for moisture-sensitive surface mount packages is detailed in J-STD-033 Rev. A (Handling, Packing, Shipping and Use of Moisture/Reflow Sensitive Surface Mount Devices). Moisture barrier bags (MBB) with desiccant are required for MSL ratings of 2 or greater. These sealed packages should not be broken until time of use. Once the original package is broken, the floor life of the product at conditions of $\leq 30^{\circ}$ C and 60% relative humidity varies according to the MSL rating (see J-STD-033A). The shelf life for dry packed SMT packages will be a minimum of 12 months from the bag seal date, when stored at the following conditions: $< 40^{\circ}$ C, < 90% relative humidity. Figure 56. Recommended linear reflow profile using Sn/Ag/Cu solder. ### POST SOLDER CLEANING AND DRYING CONSIDERATIONS Post solder cleaning is usually the final circuit-board assembly process prior to electrical board testing. The result of inadequate cleaning and drying can affect both the reliability of a power module and the testability of the finished circuit-board assembly. For guidance on appropriate soldering, cleaning and drying procedures, refer to Board Mounted Power Modules: Soldering and Cleaning Application Note (AN04-001). ## **61. REVISION HISTORY** | DATE | REVISION | CHANGES DETAIL | APPROVAL | |------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 2011-10-19 | Α | First release | HL.Lu | | 2012-05-09 | В | Adding patent information. | HL.Lu | | 2015-7-2 | С | Update part selection, output specifications, general specifications, analog voltage margining, output voltage adjustment using the POWER MANAGEMENT BUS, POWER MANAGEMENT BUS adjustable overcurrent warning, POWER MANAGEMENT BUS adjustable input undervoltage lockout, measuring output current using the POWER MANAGEMENT BUS, summary of supported POWER MANAGEMENT BUS commands, example application circuit, packaging details, MSL rating, add Digital Interface Specifications. | XF.Jiang | | 2017-05-31 | D | Update the version. | HL.Lu | | 2021-06-09 | AE | Add object ID. Delete safety considerations about VDE information. | XF.Jiang | ## For more information on these products consult: tech.support@psbel.com **NUCLEAR AND MEDICAL APPLICATIONS** - Products are not designed or intended for use as critical components in life support systems, equipment used in hazardous environments, or nuclear control systems. **TECHNICAL REVISIONS** - The appearance of products, including safety agency certifications pictured on labels, may change depending on the date manufactured. Specifications are subject to change without notice.