

Sample &

Buy



#### TPD7S019

SLLSE33E -AUGUST 2010-REVISED DECEMBER 2016

Support &

Community

**.**...

TPD7S019 7-Channel Integrated ESD Solution for VGA Port with Integrated Level-Shifter and Matching Impedance

Technical

Documents

### 1 Features

- 7-Channel ESD Protection Includes ESD Protection, Level-Shifting, Buffering and Sync Impedance Matching
- Exceeds IEC61000-4-2 (Level 4) ESD Protection to Requirements on the External Pins
  - ±8-kV IEC 61000-4-2 Contact Discharge
- Very Low Loading Capacitance from ESD Protection Diodes on VIDEO Lines (2.5 pF)
- 5-V Drivers for HSYNC and VSYNC Lines
- Integrated Impedance Matching Resistors on Sync Lines
- Bidirectional Level-Shifting N-Channel FETs Provided for DDC\_CLK and DDC\_DATA Channels
- Flow-Through Single-In-Line Pin Mapping Ensures no Additional Board Layout Burden While Placing the ESD Protection Chip Near the Connector

### 2 Applications

- End Equipment:
  - Desktop and Notebook PCs
  - Set Top Boxes
  - TVs
- Interfaces:
  - VGA
  - DVI-I

## 3 Description

Tools &

Software

The TPD7S019 device is an integrated electrostatic discharge (ESD) circuit protection solution for VGA and DVI-I connectors. It integrates transient voltage suppression (TVS) protection diodes for VIDEO, DDC and SYNC signals and meets the IEC61000-4-2 standard for ±8-kV contact ESD protection. The TVS diodes only add low capacitances to help signals run at high-speed. It also provides level-shifting for the DDC signals saving external level-shifters. Two noninverting drivers on HSYNC and VSYNC convert TTL input levels to CMOS output levels and each buffer has a series termination resistor connected to the SYNC\_OUT pin, eliminating the external termination resistors. Three supply lines control the power rails of the VIDEO, DDC and SYNC channels to facilitate interfacing with low voltage video controller ICs in mixed supply-voltage environments. The TPD7S019 comes with two package options. The 16-pin RSV is compact and space-saving. The 16-pin DBQ package and pinout are optimized for easy board layout.

This ESD protection product is a good solution to protect the VGA and DVI-I ports for desktop and laptop PCs, set top boxes, TVs and monitors.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TPD7S019    | SSOP (16) | 4.90 mm × 3.90 mm |  |  |
| 1PD/5019    | UQFN (16) | 2.60 mm × 1.80 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Application Schematic**



2

# Table of Contents

| 1 | Features 1                      |                                    |  |  |  |  |  |
|---|---------------------------------|------------------------------------|--|--|--|--|--|
| 2 | Арр                             | lications 1                        |  |  |  |  |  |
| 3 | Description 1                   |                                    |  |  |  |  |  |
| 4 | Rev                             | ision History 2                    |  |  |  |  |  |
| 5 | Pin Configuration and Functions |                                    |  |  |  |  |  |
| 6 | Spe                             | cifications 4                      |  |  |  |  |  |
|   | 6.1                             | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 6.2                             | ESD Ratings 4                      |  |  |  |  |  |
|   | 6.3                             | Recommended Operating Conditions 5 |  |  |  |  |  |
|   | 6.4                             | Thermal Information 5              |  |  |  |  |  |
|   | 6.5                             | Electrical Characteristics 5       |  |  |  |  |  |
|   | 6.6                             | Typical Characteristics 7          |  |  |  |  |  |
| 7 | Deta                            | ailed Description 8                |  |  |  |  |  |
|   | 7.1                             | Overview                           |  |  |  |  |  |
|   | 7.2                             | Functional Block Diagram 8         |  |  |  |  |  |
|   | 7.3                             | Feature Description                |  |  |  |  |  |
|   |                                 |                                    |  |  |  |  |  |

| 8.1<br>8.2<br>Pow<br>Lay | lication and Implementation<br>Application Information<br>Typical Application<br>er Supply Recommendations<br>but | 10<br>10<br>11                            |
|--------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| 8.2<br>Pow<br>Lay        | Typical Application<br>er Supply Recommendations<br>put.                                                          | 10<br>11                                  |
| Pow<br>Lay               | er Supply Recommendations                                                                                         | 11                                        |
| Lay                      | out                                                                                                               |                                           |
| -                        |                                                                                                                   | 12                                        |
| 10.1                     | Lavout Guidelines                                                                                                 |                                           |
|                          | Eayout Guidelines                                                                                                 | 12                                        |
| 10.2                     | Layout Example                                                                                                    | 12                                        |
| Dev                      | ice and Documentation Support                                                                                     | 13                                        |
| 11.1                     | Documentation Support                                                                                             | 13                                        |
| 11.2                     | Receiving Notification of Documentation Updates                                                                   | 13                                        |
| 11.3                     | Community Resources                                                                                               | 13                                        |
| 11.4                     | Trademarks                                                                                                        | 13                                        |
| 11.5                     | Electrostatic Discharge Caution                                                                                   | 13                                        |
| 11.6                     | Glossary                                                                                                          | 13                                        |
|                          |                                                                                                                   | 13                                        |
|                          | 10.2<br><b>Dev</b><br>11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>11.6<br><b>Mec</b>                                  | <ul> <li>10.1 Layout Guidelines</li></ul> |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | anges from Revision D (April 2016) to Revision E Page                                                                                                                                                                                                                                                                        |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •  | Updated Figure 6 10                                                                                                                                                                                                                                                                                                          |
| Cł | nanges from Revision C (November 2015) to Revision D Page                                                                                                                                                                                                                                                                    |
| •  | Updated the Functional Block Diagram                                                                                                                                                                                                                                                                                         |
| Cł | nanges from Revision B (December 2012) to Revision C Page                                                                                                                                                                                                                                                                    |
| •  | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |
| Cł | nanges from Original (August 2010) to Revision A Page                                                                                                                                                                                                                                                                        |
| •  | Removed PREVIEW status from the RSV package                                                                                                                                                                                                                                                                                  |
| Cł | nanges from Revision A (March 2012) to Revision B Page                                                                                                                                                                                                                                                                       |
| •  | Removed non released part descriptions from the datasheet                                                                                                                                                                                                                                                                    |

EXAS

www.ti.com



## 5 Pin Configuration and Functions



#### **DBQ** Package 16-Pin SSOP **Top View** V<sub>CC\_SYNC</sub> SYNC\_OUT2 SYNC\_IN2 $\rm V_{CC\_VIDEO}$ Γ VIDEO1 SYNC\_OUT1 1 VIDEO2 SYNC\_IN1 VIDEO3 DDC\_OUT2 12 GND DDC\_IN2 DDC\_IN1 V<sub>CC\_DDC</sub> 10 DDC\_OUT1 BYP

#### Pin Functions

| PIN                   |     | TYPE | DESCRIPTION |                                                                                                             |  |
|-----------------------|-----|------|-------------|-------------------------------------------------------------------------------------------------------------|--|
| NAME                  | DBQ | RSV  | ITFE        | DESCRIPTION                                                                                                 |  |
| ВҮР                   | 8   | 6    | Power       | Bypass pin. Using a 0.2- $\mu F$ bypass capacitor increases the ESD robustness of the system                |  |
| DDC_IN1               | 10  | 8    |             | DDC signal input. Connects to the VCA controller side of one of the sume lines                              |  |
| DDC_IN2               | 11  | 9    | I           | DDC signal input. Connects to the VGA controller side of one of the sync lines                              |  |
| DDC_OUT1              | 9   | 7    | 0           | DDC signal systems. Connects to the video connector side of one of the system lines                         |  |
| DDC_OUT2              | 12  | 10   | 0           | DDC signal output. Connects to the video connector side of one of the sync lines                            |  |
| GND                   | 6   | 4    | —           | Ground                                                                                                      |  |
| SYNC_IN1              | 13  | 11   |             | Sync signal buffer input. Connects to the VGA controller side of one of the sync                            |  |
| SYNC_IN2              | 15  | 13   | 1           | lines                                                                                                       |  |
| SYNC_OUT1             | 14  | 12   | 0           | Sync signal buffer output. Connects to the video connector side of one of the sync                          |  |
| SYNC_OUT2             | 16  | 14   | 0           | lines                                                                                                       |  |
| V <sub>CC_DDC</sub>   | 7   | 5    | Power       | Isolated supply input for the DDC_1 and DDC_2 level-shifting N-FET gates                                    |  |
| V <sub>CC_SYNC</sub>  | 1   | 15   | Power       | Isolated supply input for the SYNC_1 and SYNC_2 level-shifters and their associated ESD protection circuits |  |
| V <sub>CC_VIDEO</sub> | 2   | 16   | Power       | Supply pin specifically for the VIDEO_1, VIDEO_2 and VIDEO_3 ESD protection circuits                        |  |
| VIDEO1                | 3   | 1    |             |                                                                                                             |  |
| VIDEO2                | 4   | 2    | ESD         | High-speed ESD clamp input                                                                                  |  |
| VIDEO3                | 5   | 3    |             |                                                                                                             |  |

#### Specifications 6

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                           |                        |                                                                  |                    | MIN  | MAX                  | UNIT |
|---------------------------|------------------------|------------------------------------------------------------------|--------------------|------|----------------------|------|
|                           | V <sub>CC_VIDEO</sub>  |                                                                  |                    | -0.5 | 6                    |      |
| Supply voltage            | V <sub>CC_DDC</sub>    |                                                                  |                    | -0.5 | 6                    | V    |
|                           | V <sub>CC_SYNC</sub>   |                                                                  |                    | -0.5 | 6                    |      |
| IO voltage                | V <sub>IO(VIDEO)</sub> | VIDEOx pins                                                      |                    | -0.5 | $V_{CC_VIDEO}$       | V    |
| Input voltogo             | V <sub>I(SYNC)</sub>   | SYNC pins                                                        |                    | -0.5 | V <sub>CC_SYNC</sub> | V    |
| Input voltage             | V <sub>I(DDC)</sub>    | DDC_INx pins                                                     |                    | -0.5 | 6                    | V    |
| Output voltage            | V <sub>O(DDC)</sub>    | DDC_INx pins                                                     |                    | -0.5 | 6                    | V    |
| Input clamp current       | I <sub>IK</sub>        | SYNC_INx, DDC_INx,<br>VIDEOx                                     | V <sub>1</sub> < 0 | -50  |                      | mA   |
| Output clamp current      | I <sub>OK</sub>        | SYNC_OUTx, DDC_OUTx                                              | V <sub>O</sub> < 0 | -50  |                      | mA   |
| Continuous output ourset  |                        | SYNC_OUTx                                                        |                    | -24  | 24                   | mA   |
| Continuous output current | IO                     | DDC_INx to DDC_OUTx                                              |                    | -5   | 5                    | mA   |
| Continuous current throug | h supply pins          | V <sub>CC_VIDEO</sub> , V <sub>CC_SYNC</sub> , V <sub>CC_C</sub> | DC                 | -50  | 50                   | mA   |
| Storage temperature       | T <sub>stg</sub>       |                                                                  |                    | -55  | 125                  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                                            |                                 |                                                                                |                                               | VALUE  | UNIT |  |  |
|--------------------------------------------|---------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------|--------|------|--|--|
| TPD7S0                                     | TPD7S019 in RSV Package         |                                                                                |                                               |        |      |  |  |
|                                            |                                 |                                                                                | All pins except 1, 2, 3, 4, 7, 10, 12, and 14 | ±2000  |      |  |  |
|                                            |                                 | Human-body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>           | Pins 1, 2, 3, 7, 10, 12, and 14               | ±15000 |      |  |  |
| V <sub>(ESD)</sub> Electrostatic discharge | Electrostatic discharge         |                                                                                | Pin 4                                         | ±2000  | V    |  |  |
|                                            |                                 | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |                                               | ±1000  |      |  |  |
|                                            | IEC 61000-4-2 contact discharge | Pins 1, 2, 3, 7, 10, 12, and 14                                                | ±8000                                         |        |      |  |  |
| TPD7S0                                     | 19 in DBQ Package               |                                                                                |                                               |        |      |  |  |
|                                            |                                 | Human-body model (HBM), per                                                    | All pins except 3, 4, 5, 6, 9, 12, 14, and 16 | ±2000  |      |  |  |
| V <sub>(ESD)</sub>                         |                                 | Human-body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>           | Pins 3, 4, 5, 9, 12, 14, and 16               | ±15000 |      |  |  |
|                                            | Electrostatic discharge         |                                                                                | Pin 6                                         | ±2000  | V    |  |  |
|                                            |                                 | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |                                               | ±1000  |      |  |  |
|                                            |                                 | IEC 61000-4-2 contact discharge                                                | Pins 3, 4, 5, 9, 12, 14, and 16               | ±8000  |      |  |  |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (1)

(2)



#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                        |              | MIN | MAX                  | UNIT |
|-----------------------|------------------------|--------------|-----|----------------------|------|
|                       | V <sub>CC_VIDEO</sub>  |              | 0   | 5.5                  |      |
| Supply voltage        | V <sub>CC_DDC</sub>    |              | 0   | 5.5                  | V    |
|                       | V <sub>CC_SYNC</sub>   |              | 0   | 5.5                  |      |
| IO voltage            | V <sub>IO(VIDEO)</sub> | VIDEOx pins  | 0   | $V_{CC_{VIDEO}}$     | V    |
| Input voltogo         | V <sub>I(SYNC)</sub>   | SYNC pins    | 0   | V <sub>CC_SYNC</sub> | V    |
| Input voltage         | V <sub>I(DDC)</sub>    | DDC_INx pins | 0   | 5.5                  | V    |
| Output voltage        | V <sub>O(DDC)</sub>    | DDC_INx Pins | 0   | 5.5                  | V    |
| Operating temperature | T <sub>A</sub>         |              | -40 | 85                   | °C   |

#### 6.4 Thermal Information

|                       |                                              | TPD7       |            |      |
|-----------------------|----------------------------------------------|------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBQ (SSOP) | RSV (UQFN) | UNIT |
|                       |                                              | 16 PINS    | 16 PINS    |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 115.8      | 124.5      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 67         | 52.7       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 58.3       | 53.8       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 19.9       | 1.4        | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 57.9       | 53.8       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                                                                | TEST CO                                                                                             | ONDITIONS                                                   | MIN  | TYP  | MAX   | UNIT |
|---------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|------|-------|------|
| I <sub>CC_VIDEO</sub>           | V <sub>CC_VIDEO</sub> supply current                                     | $V_{CC_{VIDEO}} = 5 \text{ V}, \text{ VIDEO} \text{ inputs at } V_{CC_{VIDEO}} \text{ or GND}$      |                                                             |      | 1    | 10    | μA   |
| I <sub>CC_DDC</sub>             | V <sub>CC_DDC</sub> supply current                                       | $V_{CC_{DDC}} = 5 V$                                                                                |                                                             |      | 1    | 10    | μA   |
| I <sub>CC SYNC</sub>            | V <sub>CC SYNC</sub> supply current                                      | V <sub>CC_SYNC</sub> = 5 V                                                                          | SYNC inputs at GND or $V_{CC_SYNC}$ , SYNC outputs unloaded |      | 1    | 50    | μA   |
|                                 |                                                                          |                                                                                                     | SYNC inputs at 3 V;<br>SYNC outputs unloaded                |      |      | 2     | mA   |
| IIO_VIDEO                       | VIDEO input and output pins                                              | V <sub>IO_VIDEO</sub> = 3 V                                                                         |                                                             |      | 0.01 | 1     | μA   |
| I <sub>OFF</sub>                | DDC pin power down leakage current                                       | $V_{CC_{DDC}} \le 0.4 \text{ V}, V_{DDC_{OUT}} = 5 \text{ V}$                                       | /                                                           |      | 0.01 | 1     | μA   |
| V <sub>D</sub>                  | Diode forward voltage for lower clamp<br>of VIDEO, DDC, SYNC output pins | $I_D = 8$ mA, lower clamp diode                                                                     |                                                             | -0.6 | -0.8 | -0.95 | V    |
| R <sub>DYN_VIDEO</sub>          | Dynamic resistance (VIDEO pins)                                          | I = 1 A                                                                                             |                                                             |      | 1    |       | Ω    |
| V <sub>IH</sub>                 | High-level SYNC logic input voltage                                      | V <sub>CC SYNC</sub> = 5 V                                                                          |                                                             | 2    |      |       | V    |
| V <sub>IL</sub>                 | Low-level SYNC logic input voltage                                       | $V_{CC_{SYNC}} = 5 V$                                                                               | V <sub>CC SYNC</sub> = 5 V                                  |      |      | 0.6   | V    |
| V <sub>OH</sub>                 | High-level SYNC logic output voltage                                     | $I_{OH} = 0$ mA, $V_{CC_SYNC} = 5$ V                                                                |                                                             | 4.85 |      |       | V    |
| V <sub>OH</sub>                 | High-level SYNC logic output voltage                                     | $I_{OH} = -24$ mA, $V_{CC_SYNC} = 5$ V                                                              |                                                             | 2    |      |       | V    |
| V <sub>OL</sub>                 | Low-level SYNC logic output voltage                                      | $I_{OL} = 0 \text{ mA}, V_{CC_SYNC} = 5 \text{ V}$                                                  |                                                             |      |      | 0.15  | V    |
| V <sub>OL</sub>                 | Low-level SYNC logic output voltage                                      | $I_{OL}$ = 24 mA, $V_{CC_{SYNC}}$ = 5 V                                                             |                                                             |      |      | 0.8   | V    |
| R <sub>T</sub>                  | SYNC driver output resistance                                            | V <sub>CC_SYNC</sub> = 5 V, SYNC inputs a                                                           | V <sub>CC SYNC</sub> = 5 V, SYNC inputs at GND or 3 V       |      | 15   |       | Ω    |
| CIO_VIDEO                       | IO capacitance of VIDEO pins                                             | V <sub>IO</sub> = 2.5 V, test frequency is 1 MHz                                                    |                                                             |      | 2.5  | 4     | pF   |
| t <sub>PLH</sub>                | SYNC driver L => H propagation delay                                     | $C_L$ = 50 pF; $V_{CC}$ = 5 V, input $t_R$ and $t_F$ ≤ 5ns                                          |                                                             |      |      | 12    | ns   |
| t <sub>PHL</sub>                | SYNC driver H => L propagation delay                                     | $C_L$ = 50 pF; $V_{CC}$ = 5 V, input $t_R$ and $t_F$ ≤ 5ns                                          |                                                             |      |      | 12    | ns   |
| t <sub>R</sub> , t <sub>F</sub> | SYNC driver output rise & fall times                                     | $C_L = 50 \text{ pF}; V_{CC} = 5 \text{ V}, \text{ input } t_R \text{ and } t_F \le 5 \text{ ns}$ 4 |                                                             |      | ns   |       |      |

Copyright © 2010–2016, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                                       | TEST CONDITIONS        | MIN | TYP M | MAX | UNIT |
|-----------------|---------------------------------------|------------------------|-----|-------|-----|------|
| V <sub>BR</sub> | VIDEO ESD diode break-down<br>voltage | I <sub>IO</sub> = 1 mA | 9   |       |     | V    |



#### 6.6 Typical Characteristics



TEXAS INSTRUMENTS

www.ti.com

# 7 Detailed Description

## 7.1 Overview

The TPD7S019 is an integrated protection solution for VGA or DVI-I ports by providing high-speed ESD protection, level-shifting and signal buffering. The TVS protection diodes for VIDEO signals, DDC signals and SYNC signals provide robust ESD clamping that meets the IEC61000-4-2 standard for ±8-kV contact stress. The signals run at high speed is minimally affected by the low capacitance added to each signal line. The integrated level-shifters for the DDC signals help save external ICs. Two buffers on the HSYNC and VSYNC signals convert TTL input level to CMOS output level, and it saves external components by integrating series termination resistors connected to the SYNC\_OUT pin. The TPD7S019 takes in three signal rails to make the signals compatible with different voltages on VIDEO, DDC and SYNC. The two package options provide the latitude to choose between either small board area or easier layout and better signal integrity.

The end applications of this device include desktop and laptop PCs, set top boxes, TVs, and monitors.

### 7.2 Functional Block Diagram



#### Copyright © 2016, Texas Instruments Incorporated

### 7.3 Feature Description

The TPD7S019 is an integrated protection solution for VGA and DVI-I ports. It has the low capacitance ESD TVS diodes for the VIDEO signals to ensure high speed data transmission. Level-shifting on the DDC lines translate signals on the cable to the level can be processed by downstream ICs. Buffers on the SYNC lines condition the signal levels and quality. The integrated termination resistors help reduce external devices. The TPD7S019 exceeds IEC61000-4-2 (Level 4) ESD standard of ±8-kV contact discharge, making the system robust against system level ESD. The two package options provide the freedom to choose between a compact package or a flow through package.



### 7.4 Device Functional Modes

DDC level translators and SYNC signal buffers are active and the ESD cells on all the lines are untriggered when the recommended operating conditions are met. The bidirectional voltage-level translators provide noninverting level-shifting from the system side to the connector side. Each connector side pin has an ESD clamp that triggers when voltages are above  $V_{BR}$  or below the lower diode's Vf. During ESD events, voltages as high as  $\pm 8$ -kV (contact ESD) can be directed to ground through the internal diode network. Once the voltages on the protected line fall below these trigger levels (usually within 10s of nano-seconds), these pins revert to a non-conductive state.



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

When a system contains a human interface connector, it becomes vulnerable to large system-level ESD strikes that standard ICs cannot survive. The TPD7S019 provides IEC61000-4-2 Level 4 Contact ESD rating to the VGA or DVI-I port. The integrated voltage level-shifting, buffering and termination reduce the board space needed to implement the control lines functions.

#### 8.2 Typical Application



Figure 6. Typical Application Schematic with TPD7S019

#### 8.2.1 Design Requirements

In this application, the TPD7S019 is used to protect the VGA port. Table 1 lists the system parameters.

| DESIGN PARAMETER                      | VALUE             |
|---------------------------------------|-------------------|
| Pull-up resistors on DDC lines        | 1.5 kΩ to 2 kΩ    |
| Termination resistors on VIDEO lines  | 50 Ω to 75 Ω      |
| VIDEO signals data rate               | 24 MHz to 388 MHz |
| Required IEC 61000-4-2 ESD Protection | ±8-kV Contact     |

**Table 1. Design Parameters** 



#### 8.2.2 Detailed Design Procedure

To begin the design process, some parameters must be decided upon; the designer must make sure:

- Voltage range on the protected line must not exceed the reverse standoff voltage of the TVS diode(s) (V<sub>RVM</sub>)
- Operating frequency is supported by the I/O capacitance C<sub>IO</sub> of the TVS diode
- IEC 61000-4-2 protection requirement is covered by the IEC performance of the TVS diode

For this application, the DDC signals switch between 0 V and 5 V (with resistor pulling it up to 5-V power supply). The VIDEO and SYNC signal levels are between 0 V and  $V_{CC_VIDEO} / V_{CC_SYNC}$ . All signals are not exceeding the recommended values and the ESD cells on these pins stay untriggered.

Depending on the resolution and the refresh rate of the display, the VIDEO (RGB) signals' bandwidth can be from 24 MHz to 388 MHz. The line capacitances from the ESD cells are 2.5 pF typical which is only takes up a small portion of the total capacitance budget for the maximum frequency in this range.

±8-kV Contact ESD provided by the TPD7S019 meets the ESD design goal of ±8 kV contact.

Put 1.5-k $\Omega$  to 2-k $\Omega$  pullup resistor on the DDC lines to be compliant with the I<sup>2</sup>C standard. Termination resistors on VIDEO lines are 50  $\Omega$  to 75  $\Omega$  to match the impedance on board trace.



#### 8.2.3 Application Curves

### 9 Power Supply Recommendations

The TPD7S019 has three power supply pins:  $V_{CC\_DDC}$ ,  $V_{CC\_SYNC}$  and  $V_{CC\_VIDEO}$ . Depending on the system, the recommended voltage level of these three power supplies can be as high as 5.5 V.

**TPD7S019** 

SLLSE33E - AUGUST 2010 - REVISED DECEMBER 2016

TEXAS INSTRUMENTS

### 10 Layout

#### 10.1 Layout Guidelines

The optimum placement of this device is as close to the connector as possible. EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures. Therefore, the PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.

Route the protected traces as straight as possible.

Avoid using VIAs between the connecter and an I/O protection pin on the TPD7S019.

Avoid 90° turns in traces since electric fields tend to build up on corners, increasing EMI coupling.

Minimize impedance on the path to GND for maximum ESD dissipation.

The capacitors on  $V_{CC VIDEO}$ ,  $V_{CC DDC}$  and  $V_{CC SYNC}$  must be placed close to their respective pins.

The VIDEO lines internal protection circuits are the same and thus these pins are interchangeable for routing.

#### 10.2 Layout Example



Figure 9. Simplified Layout with TPD7S019 (Only IO Lines are Shown)



### 11 Device and Documentation Support

### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

• Reading and Understanding an ESD Protection Datasheet

• ESD Layout Guide

#### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPD7S019-15DBQR  | ACTIVE        | SSOP         | DBQ                | 16   | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | PQ19-15                 | Samples |
| TPD7S019-15RSVR  | ACTIVE        | UQFN         | RSV                | 16   | 3000           | RoHS & Green    | NIPDAUAG                             | Level-1-260C-UNLIM   | -40 to 85    | ZUS                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPD7S019-15DBQR             | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPD7S019-15RSVR             | UQFN            | RSV                | 16 | 3000 | 177.8                    | 12.4                     | 2.0        | 2.8        | 0.7        | 4.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

17-Aug-2021



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD7S019-15DBQR | SSOP         | DBQ             | 16   | 2500 | 340.5       | 336.1      | 25.0        |
| TPD7S019-15RSVR | UQFN         | RSV             | 16   | 3000 | 183.0       | 183.0      | 20.0        |

# **RSV0016A**



# **PACKAGE OUTLINE**

# UQFN - 0.55 mm max height

ULTRA THIN QUAD FLATPACK - NO LEAD



#### NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.



# **RSV0016A**

# **EXAMPLE BOARD LAYOUT**

# UQFN - 0.55 mm max height

ULTRA THIN QUAD FLATPACK - NO LEAD



3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **RSV0016A**

# **EXAMPLE STENCIL DESIGN**

# UQFN - 0.55 mm max height

ULTRA THIN QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **DBQ0016A**



# **PACKAGE OUTLINE**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- This dimension does not include interlead flash.
   Reference JEDEC registration MO-137, variation AB.



# DBQ0016A

# **EXAMPLE BOARD LAYOUT**

# SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBQ0016A

# **EXAMPLE STENCIL DESIGN**

# SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated