

September 30, 2019

# Subject: PCN# 08A-19 Platform Manager 2 and L-ASC10 Datasheet Update

Dear Lattice Customer,

Lattice Semiconductor is providing this notification of changes to the Platform Manager<sup>™</sup> 2 and L-ASC10 Data Sheets.

This PCN covers two distinct changes to the Platform Manager 2 family.

# Change #1 Description

The Platform Manager 2 Data Sheet (FPGA-DS-02036 Version 2.3, released in September 2019) and L-ASC10 Data Sheet (FPGA-DS-02038 Version 2.1, released in September 2019) have updated  $R_{addr}$  values for the 6<sup>th</sup> and 7<sup>th</sup> device as noted below in Table 1. The  $R_{addr}$  resistor is connected from ground to the I2C\_ADDR pin (pin 16 of the L-ASC10 and ball K6 of the LPTM21L 100-Ball caBGA). The function of the I2C\_ADDR pin is to set the lower three bits of Analog Section's I<sup>2</sup>C address at power up. This is to support multiple devices on the same I<sup>2</sup>C chain.

| R <sub>addr</sub> Value <sup>1</sup> | Comment    | 3 LSB of I <sup>2</sup> C | Software          | Physical               |
|--------------------------------------|------------|---------------------------|-------------------|------------------------|
|                                      |            | Slave Address             | ASC Device Number | ASC Device Number      |
| None (Tie to GND)                    | No change  | 000                       | 0                 | 1 <sup>st</sup>        |
| 2.2 k Ω                              | No change  | 001                       | 1                 | 2 <sup>nd</sup>        |
| 4.4 k Ω                              | No change  | 010                       | 2                 | 3 <sup>rd</sup>        |
| 7 k Ω                                | No change  | 011                       | 3                 | 4 <sup>th</sup>        |
| 10 k Ω                               | No change  | 100                       | 4                 | 5 <sup>th</sup>        |
| 13.7 k Ω                             | Was 14 k Ω | 101                       | 5                 | 6 <sup>th</sup>        |
| 17.8 k Ω                             | Was 18 k Ω | 110                       | 6                 | <b>7</b> <sup>th</sup> |
| None (Tie to V <sub>CCA</sub> )      | No change  | 111                       | 7                 | 8 <sup>th</sup>        |

| Table 1. Raddr Value vs. Dev | ice Number. |
|------------------------------|-------------|
|------------------------------|-------------|

1: All resistor values should be +/- 1 % tolerance or better.

The R<sub>addr</sub> datasheet change improves design performance margin for the I2C\_ADDR scheme and more accurately matches silicon behavior. In conjunction with these datasheet changes, Lattice has adjusted the test screen to align with the new resistor values. These changes were identified as part of our continuous improvement process.

Lattice Semiconductor Home Page: http://www.latticesemi.com

Copyright 2019 Lattice Semiconductor Corporation. Lattice Semiconductor, L(stylized) Lattice Semiconductor Corporation, and Lattice (design), are either registered trademarks or trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. Other product names used in this publications are for identification purposes only and may be the trademarks of their respective companies.

# Affected Devices

The Platform Manager 2 Ordering Part Numbers (OPNs) affected by Change #1 in this PCN are as follows:

L-ASC10-1SG48I

LPTM21L-1ABG100I

Note 1: Change #1 in this PCN also affects any custom devices (i.e. factory programmed, special test, etc) which are derived from any of the devices listed above.

Note 2: Change #1 in this PCN does <u>not</u> affect the following Platform Manager 2 OPNs because the I2C\_ADDR function is internally grounded and the 3 LSB of I<sup>2</sup>C address bits are set to "000":

LPTM21-1AFTG237C

LPTM21-1AFTG237I

### **Device Identification**

Devices that have been screened to the improved I2C\_ADDR test can be identified by the assembly work week (date code) of the Inspection Lot Number, which is marked on the topside of the device. Inspection lot numbers are also marked on the label on the outside of the inventory box as well as on the anti-static moisture barrier bag within. The work week part of the Inspection Lot Number is shown in the example below.



Devices assembled beginning with 2019 work week **44** will be screened to the improved I2C\_ADDR test.

### Affected Software

Platform Designer (a tool in Lattice Diamond<sup>™</sup> software) has also been modified to reflect the R<sub>addr</sub> resistor value changes. This will be available in the D3.11 Service Pack 1, scheduled for release coincident with this notice. Note, the software service pack only updates the values displayed in the GUI; it is not necessary to recompile the Lattice Diamond design in response to this notification.

### **Data Sheet Specifications**

The updated Platform Manager 2 Data Sheet (FPGA-DS-02036 Verion 2.3, released in September 2019) and L-ASC10 Data Sheet (FPGA-DS-02038 Version 2.1, released in September 2019) reflect the changes described above and are available on the Lattice website.

Lattice Semiconductor Home Page: http://www.latticesemi.com

Copyright 2019 Lattice Semiconductor Corporation. Lattice Semiconductor, L(stylized) Lattice Semiconductor Corporation, and Lattice (design), are either registered trademarks or trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. Other product names used in this publications are for identification purposes only and may be the trademarks of their respective companies.

# PCN Timing

The Data Sheet and software changes are effective immediately.

#### **Recommended Customer Action**

For customers utilizing the R<sub>addr</sub> values for the 6<sup>th</sup> or 7<sup>th</sup> devices in the I<sup>2</sup>C chain, Lattice recommends implementing the resistor change in conjunction with devices tested to the adjusted screen.

Customers using any other I<sup>2</sup>C address configuration may contact Lattice for additional information by referencing this PCN in a technical support case at <u>www.latticesemi.com/techsupport</u>

# Change #2 Description

The Platform Manager 2 Data Sheet (FPGA-DS-02036 Version 2.3, released in September 2019) removes the 12V to 3.3V DC-DC converter feature. This feature is no longer supported by Lattice.

#### Affected Devices

The Platform Manager 2 Ordering Part Numbers (OPNs) affected by Change #2 in this PCN are as follows:

LPTM21-1AFTG237C

LPTM21-1AFTG237I

Note 1: Change #2 in this PCN also affects any custom devices (i.e. factory programmed, special test, etc) which are derived from any of the devices listed above.

Note 2: Change #2 in this PCN does <u>not</u> affect the following Platform Manager 2 OPNs because they do not have the 12V to 3.3V DC-DC converter feature:

LPTM21L-1ABG100I

L-ASC10-1SG48I

#### **Data Sheet Specifications**

The updated Platform Manager 2 Data Sheet (FPGA-DS-02036 Verion 2.3, released in September 2019) contains Change #2 and is currently available on the Lattice website.

### PCN Timing

The Data Sheet changes are effective immediately.

Lattice Semiconductor Home Page: http://www.latticesemi.com

Copyright 2019 Lattice Semiconductor Corporation. Lattice Semiconductor, L(stylized) Lattice Semiconductor Corporation, and Lattice (design), are either registered trademarks or trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. Other product names used in this publications are for identification purposes only and may be the trademarks of their respective companies.

### **Recommended Customer Action**

Those customers who may be planning on using the 12V DC-DC converter feature are advised against doing so.

Customers who have utilized the 12V DC-DC converter and have concerns may reference this PCN in a technical support case at <u>www.latticesemi.com/techsupport</u>.

Customers who have further questions regarding either Change #1 or Change #2 described in this notification are encouraged to contact local field support or email <u>sales@latticesemi.com</u>.

Lattice PCNs are available on the <u>Lattice website</u>. Please sign up to receive e-mail PCN alerts by registering <u>here</u>. If you already have a Lattice web account and wish to receive PCN alerts, you can do so by logging into <u>your account</u> and making edits to your subscription options.

Sincerely,

Lattice PCN Administration