Data Sheet, V1.0, Nov. 2003

# C161S 16-Bit Single-Chip Microcontroller

Microcontrollers



Never stop thinking.

Edition 2003-11 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2004. All Rights Reserved.

#### **Attention please!**

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# C161S 16-Bit Single-Chip Microcontroller

# Microcontrollers



Never stop thinking.

## C161S

#### Revision History: 2003-11

| Previous Version: none |                                              |  |  |  |  |  |  |  |
|------------------------|----------------------------------------------|--|--|--|--|--|--|--|
| Page                   | Subjects (major changes since last revision) |  |  |  |  |  |  |  |
|                        |                                              |  |  |  |  |  |  |  |
|                        |                                              |  |  |  |  |  |  |  |
|                        |                                              |  |  |  |  |  |  |  |
|                        |                                              |  |  |  |  |  |  |  |
|                        |                                              |  |  |  |  |  |  |  |

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to:

mcdocu.comments@infineon.com

 $\ge$ 

V1.0



# 16-Bit Single-Chip Microcontroller C166 Family

# C161S

# 1 Summary of Features

- High Performance 16-bit CPU with 4-Stage Pipeline
  - 80 ns Instruction Cycle Time at 25 MHz CPU Clock
  - 400 ns Multiplication (16  $\times$  16 bit), 800 ns Division (32 / 16 bit)
  - Enhanced Boolean Bit Manipulation Facilities
  - Additional Instructions to Support HLL and Operating Systems
  - Register-Based Design with Multiple Variable Register Banks
  - Single-Cycle Context Switching Support
  - 16 Mbytes Total Linear Address Space for Code and Data
  - 1024 Bytes On-Chip Special Function Register Area
- 16-Priority-Level Interrupt System with 30 Sources, Sample-Rate down to 40 ns
- 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC)
- Clock Generation via on-chip PLL (factors 1:1.5/2/2.5/3/4/5), via prescaler or via direct clock input
- On-Chip Memory Modules: 2 Kbytes On-Chip Internal RAM (IRAM)
- On-Chip Peripheral Modules
  - Two Multi-Functional General Purpose Timer Units with 5 Timers
  - Two Serial Channels (Sync./Asynchronous and High-Speed-Synchronous)
  - On-Chip Real Time Clock
- External Address Space for Code and Data
  - Programmable External Bus Characteristics for Different Address Ranges
  - Multiplexed or Demultiplexed External Address/Data Buses with 8-bit or 16-bit Data Bus Width
  - Four Programmable Chip-Select Signals
  - 4 Mbytes maximum address window size, results in a total external address space of 16 Mbytes, when all chip-select signal (address windows) are active
- Idle and Power Down Modes with Flexible Power Management
- Programmable Watchdog Timer and Oscillator Watchdog
- Up to 63 General Purpose I/O Lines,
  - partly with Selectable Input Thresholds and Hysteresis
- Power Supply: the C161S can operate from a 5 V or a 3 V power supply (see Table 1)
- Supported by a Large Range of Development Tools like C-Compilers, Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers, Simulators, Logic Analyzer Disassemblers, Programming Boards
- On-Chip Bootstrap Loader
- 80-Pin MQFP Package



#### **Summary of Features**

This document describes several derivatives of the C161 group. **Table 1** enumerates these derivatives and summarizes the differences. As this document refers to all of these derivatives, some descriptions may not apply to a specific product.

| Derivative     | Max. Operating<br>Frequency | Operating Voltage       | Ambient<br>Temperature |  |  |  |  |  |
|----------------|-----------------------------|-------------------------|------------------------|--|--|--|--|--|
| SAB-C161S-L25M | 25 MHz                      | 4.5 to 5.5 V (Standard) | 0 to 70 °C             |  |  |  |  |  |
| SAF-C161S-L25M | 25 MHz                      | 4.5 to 5.5 V (Standard) | -40 to 85 °C           |  |  |  |  |  |
| SAB-C161S-LM3V | 20 MHz                      | 3.0 to 3.6 V (Reduced)  | 0 to 70 °C             |  |  |  |  |  |
| SAF-C161S-LM3V | 20 MHz                      | 3.0 to 3.6 V (Reduced)  | -40 to 85 °C           |  |  |  |  |  |

# Table 1C161S Derivative Synopsis

For simplicity all versions are referred to by the term C161S throughout this document.

#### **Ordering Information**

The ordering code for Infineon microcontrollers provides an exact reference to the required product. This ordering code identifies:

- the derivative itself, i.e. its function set, the temperature range, and the supply voltage
- the package and the type of delivery.

For the available ordering codes for the C161S please refer to the "**Product Catalog Microcontrollers**", which summarizes all available microcontroller variants.

Note: The ordering codes for Mask-ROM versions are defined for each product after verification of the respective ROM code.





# 2 General Device Information

# 2.1 Introduction

The C161S is a derivative of the Infineon C166 Family of full featured single-chip CMOS microcontrollers. It combines high CPU performance (up to 12.5 million instructions per second) with high peripheral functionality and enhanced IO-capabilities. It also provides clock generation via PLL and power management features. The C161S is especially suited for cost sensitive applications.



Figure 1 Logic Symbol



# 2.2 Pin Configuration and Definition



Figure 2 Pin Configuration (top view)



| Table 2      | Pin        | Definit        | tions and Functions                                                                                                                                                                                                                                                                                                                                  |
|--------------|------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol       | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                             |
| XTAL1        | 2          | 1              | XTAL1: Input to the oscillator amplifier and input to the internal clock generator                                                                                                                                                                                                                                                                   |
| XTAL2        | 3          | 0              | XTAL2: Output of the oscillator amplifier circuit.<br>To clock the device from an external source, drive XTAL1,<br>while leaving XTAL2 unconnected. Minimum and maximum<br>high/low and rise/fall times specified in the AC<br>Characteristics (see <b>Chapter 5.4</b> ) must be observed.                                                           |
| P3           |            | IO             | Port 3 is a 12-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits. For a pin<br>configured as input, the output driver is put into high-<br>impedance state. Port 3 outputs can be configured as<br>push/pull or open drain drivers.<br>The following Port 3 pins also serve for alternate functions: |
| P3.2         | 5          | 1              | CAPIN GPT2 Register CAPREL Capture Input                                                                                                                                                                                                                                                                                                             |
| P3.3         | 6          | 0              | T3OUT GPT1 Timer T3 Toggle Latch Output                                                                                                                                                                                                                                                                                                              |
| P3.4         | 7          | 1              | T3EUD GPT1 Timer T3 External Up/Down Control Input                                                                                                                                                                                                                                                                                                   |
| P3.5         | 8          | 1              | T4IN GPT1 Timer T4 Count/Gate/Reload/Capture Inp.                                                                                                                                                                                                                                                                                                    |
| P3.6         | 9          | 1              | T3IN GPT1 Timer T3 Count/Gate Input                                                                                                                                                                                                                                                                                                                  |
| P3.7         | 10         | 1              | T2IN GPT1 Timer T2 Count/Gate/Reload/Capture Inp.                                                                                                                                                                                                                                                                                                    |
| P3.8         | 11         | I/O            | MRST SSC Master-Receive/Slave-Transmit Inp./Outp.                                                                                                                                                                                                                                                                                                    |
| P3.9         | 12         | I/O            | MTSR SSC Master-Transmit/Slave-Receive Outp./Inp.                                                                                                                                                                                                                                                                                                    |
| P3.10        | 13         | 0              | TxD0 ASC0 Clock/Data Output (Async./Sync.)                                                                                                                                                                                                                                                                                                           |
| P3.11        | 14         | I/O            | RxD0 ASC0 Data Input (Async.) or Inp./Outp. (Sync.)                                                                                                                                                                                                                                                                                                  |
| P3.12        | 15         | 0              | BHE External Memory High Byte Enable Signal,                                                                                                                                                                                                                                                                                                         |
|              |            | 0              | WRH External Memory High Byte Write Strobe                                                                                                                                                                                                                                                                                                           |
| P3.13        | 16         | I/O            | SCLK SSC Master Clock Output / Slave Clock Input.                                                                                                                                                                                                                                                                                                    |
| P4           |            | IO             | Port 4 is a 6-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits. For a pin<br>configured as input, the output driver is put into high-<br>impedance state.<br>Port 4 can be used to output the segment address lines:                                                                                |
| P4.0         | 17         | 0              | A16 Least Significant Segment Address Line                                                                                                                                                                                                                                                                                                           |
| P4.1         | 18         | 0              | A17 Segment Address Line                                                                                                                                                                                                                                                                                                                             |
| P4.2         | 19         | 0              | A18 Segment Address Line                                                                                                                                                                                                                                                                                                                             |
| P4.2<br>P4.3 | 20         | 0              | A19 Segment Address Line                                                                                                                                                                                                                                                                                                                             |
| P4.3<br>P4.4 | 20         | 0              | A20 Segment Address Line                                                                                                                                                                                                                                                                                                                             |
| P4.5         | 23         | 0              | A21 Segment Address Line                                                                                                                                                                                                                                                                                                                             |
| 1 7.5        | <b>4</b> 7 | U              |                                                                                                                                                                                                                                                                                                                                                      |



#### Table 2 Pin Definitions and Functions (cont'd) Symbol Pin Input **Function** No. Outp. RD External Memory Read Strobe. RD is activated for every 25 0 external instruction or data read access. WR/ 26 External Memory Write Strobe. In WR-mode this pin is 0 WRL activated for every external data write access. In WRL-mode this pin is activated for low byte data write accesses on a 16-bit bus, and for every data write access on an 8-bit bus. See WRCFG in register SYSCON for mode selection. ALE 27 0 Address Latch Enable Output. Can be used for latching the address into external memory or an address latch in the multiplexed bus modes. EA 28 L External Access Enable pin. A low level at this pin during and after Reset forces the C161S to begin instruction execution out of external memory. A high level forces execution out of the internal program memory. "ROMless" versions must have this pin tied to '0'. 10 PORT0 consists of the two 8-bit bidirectional I/O ports P0L PORT0 and P0H. It is bit-wise programmable for input or output via P0L.0-7 29-36 direction bits. For a pin configured as input, the output driver P0H.0-7 39-46 is put into high-impedance state. In case of an external bus configuration, PORT0 serves as the address (A) and address/data (AD) bus in multiplexed bus modes and as the data (D) bus in demultiplexed bus modes. **Demultiplexed bus modes:** Data Path Width: 8-bit 16-bit D0 – D7 D0 – D7 P0L.0 – P0L.7: P0H.0 – P0H.7: D8 – D15 I/O Multiplexed bus modes: Data Path Width: 8-bit 16-bit P0L.0 – P0L.7: AD0 - AD7AD0 - AD7P0H.0 – P0H.7: A8 - A15AD8 – AD15



# Table 2Pin Definitions and Functions (cont'd)

| Symbol                             | Pin<br>No.     | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------|----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>PORT1</b><br>P1L.0-7<br>P1H.0-7 | 47-54<br>55-62 | IO             | PORT1 consists of the two 8-bit bidirectional I/O ports P1L<br>and P1H. It is bit-wise programmable for input or output via<br>direction bits. For a pin configured as input, the output driver<br>is put into high-impedance state. PORT1 is used as the<br>16-bit address bus (A) in demultiplexed bus modes and also<br>after switching from a demultiplexed bus mode to a<br>multiplexed bus mode.                                                                                                                                                                                                                                                                                                                                                                                                        |
| RSTIN                              | 65             | I/O            | Reset Input with Schmitt-Trigger characteristics. A low level<br>at this pin while the oscillator is running resets the C161S. An<br>internal pull-up resistor permits power-on reset using only a<br>capacitor connected to $V_{SS}$ .<br>A spike filter suppresses input pulses < 10 ns. Input pulses<br>> 100 ns safely pass the filter. The minimum duration for a<br>safe recognition should be 100 ns + 2 CPU clock cycles.<br>In bidirectional reset mode (enabled by setting bit BDRSTEN<br>in register SYSCON) the RSTIN line is internally pulled low<br>for the duration of the internal reset sequence upon any reset<br>(HW, SW, WDT). See note below this table.<br><i>Note: To let the reset configuration of PORT0 settle and to<br/>let the PLL lock a reset duration of approx. 1 ms is</i> |
| RST<br>OUT                         | 66             | 0              | recommended.<br>Internal Reset Indication Output. This pin is set to a low level<br>when the part is executing either a hardware-, a software- or<br>a watchdog timer reset. RSTOUT remains low until the EINIT<br>(end of initialization) instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| NMI                                | 67             | I              | Non-Maskable Interrupt Input. A high to low transition at this pin causes the CPU to vector to the NMI trap routine. When the PWRDN (power down) instruction is executed, the $\overline{\text{NMI}}$ pin must be low in order to force the C161S to go into power down mode. If $\overline{\text{NMI}}$ is high, when PWRDN is executed, the part will continue to run in normal mode. If not used, pin $\overline{\text{NMI}}$ should be pulled high externally.                                                                                                                                                                                                                                                                                                                                            |



| Table 2                     | Pin              | Definit        | tions and Functions (cont'd)                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                      | Pin<br>No.       | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                            |
| P6                          |                  | IO             | Port 6 is a 4-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits. For a pin<br>configured as input, the output driver is put into high-<br>impedance state. Port 6 outputs can be configured as<br>push/pull or open drain drivers.<br>The Port 6 pins also serve for alternate functions:           |
| P6.0                        | 68               | 0              | CS0 Chip Select 0 Output                                                                                                                                                                                                                                                                                                                            |
| P6.1                        | 69               | 0              | CS1 Chip Select 1 Output                                                                                                                                                                                                                                                                                                                            |
| P6.2                        | 70               | 0              | CS2 Chip Select 2 Output                                                                                                                                                                                                                                                                                                                            |
| P6.3                        | 71               | 0              | CS3 Chip Select 3 Output                                                                                                                                                                                                                                                                                                                            |
| P2                          |                  | IO             | Port 2 is a 7-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits. For a pin<br>configured as input, the output driver is put into high-<br>impedance state. Port 2 outputs can be configured as<br>push/pull or open drain drivers.<br>The following Port 2 pins also serve for alternate functions: |
| P2.9                        | 72               | 1              | EX1IN Fast External Interrupt 1 Input                                                                                                                                                                                                                                                                                                               |
| P2.10                       | 73               | li             | EX2IN Fast External Interrupt 2 Input                                                                                                                                                                                                                                                                                                               |
| P2.11                       | 74               | li             | EX3IN Fast External Interrupt 3 Input                                                                                                                                                                                                                                                                                                               |
| P2.12                       | 75               | li –           | EX4IN Fast External Interrupt 4 Input                                                                                                                                                                                                                                                                                                               |
| P2.13                       | 76               | 1              | EX5IN Fast External Interrupt 5 Input                                                                                                                                                                                                                                                                                                               |
| P2.14                       | 77               | 1              | EX6IN Fast External Interrupt 6 Input                                                                                                                                                                                                                                                                                                               |
| P2.15                       | 78               | 1              | EX7IN Fast External Interrupt 7 Input                                                                                                                                                                                                                                                                                                               |
| <b>P5</b><br>P5.14<br>P5.15 | 79<br>80         |                | Port 5 is a 2-bit input-only port with Schmitt-Trigger char.<br>The pins of Port 5 also serve as timer inputs:<br>T4EUD GPT1 Timer T4 Ext. Up/Down Ctrl. Input<br>T2EUD GPT1 Timer T5 Ext. Up/Down Ctrl. Input                                                                                                                                      |
| V <sub>DD</sub>             | 4, 22,<br>37, 64 | -              | <ul> <li>Digital Supply Voltage:</li> <li>+ 5 V during normal operation and idle mode.</li> <li>+ 3.3 V during reduced supply operation and idle mode.</li> <li>≥ 2.5 V during power down mode.</li> <li>Note: Please refer to the Operating Conditions Parameters.</li> </ul>                                                                      |
| V <sub>SS</sub>             | 1, 21,<br>38, 63 | _              | Digital Ground.                                                                                                                                                                                                                                                                                                                                     |



Note: The following behavioural differences must be observed when the bidirectional reset is active:

- Bit BDRSTEN in register SYSCON cannot be changed after EINIT and is cleared automatically after a reset.
- The reset indication flags always indicate a long hardware reset.
- The PORT0 configuration is treated like on a hardware reset. Especially the bootstrap loader may be activated when P0L.4 is low.
- Pin RSTIN may only be connected to external reset devices with an open drain output driver.
- A short hardware reset is extended to the duration of the internal reset sequence.



# C161S

#### **Functional Description**

# 3 Functional Description

The architecture of the C161S combines advantages of both RISC and CISC processors and of advanced peripheral subsystems in a very well-balanced way. In addition the onchip memory blocks allow the design of compact systems with maximum performance. **Figure 3** gives an overview of the different on-chip components and of the advanced, high bandwidth internal bus structure of the C161S.

Note: All time specifications refer to a CPU clock of 20 MHz (see definition in the AC Characteristics section).



Figure 3 Block Diagram

The program memory, the internal RAM (IRAM) and the set of generic peripherals are connected to the CPU via separate buses. A fourth bus, the XBUS, connects external resources as well as additional on-chip resources, the X-Peripherals (see Figure 3).





# 3.1 Memory Organization

The memory space of the C161S is configured in a von Neumann architecture which means that code memory, data memory, registers and I/O ports are organized within the same linear address space which includes 16 Mbytes. The entire memory space can be accessed bytewise or wordwise. Particular portions of the on-chip memory have additionally been made directly bitaddressable.

The C161S is prepared to incorporate on-chip program memory (not in the ROM-less derivatives, of course) for code or constant data. The internal ROM area can be mapped either to segment 0 or segment 1.

2 Kbytes of on-chip Internal RAM (IRAM) are provided as a storage for user defined variables, for the system stack, general purpose register banks and even for code. A register bank can consist of up to 16 wordwide (R0 to R15) and/or bytewide (RL0, RH0, ..., RL7, RH7) so-called General Purpose Registers (GPRs).

1024 bytes ( $2 \times 512$  bytes) of the address space are reserved for the Special Function Register areas (SFR space and ESFR space). SFRs are wordwide registers which are used for controlling and monitoring functions of the different on-chip units. Unused SFR addresses are reserved for future members of the C166 Family.

In order to meet the needs of designs where more memory is required than is provided on chip, up to 16 Mbytes of external RAM and/or ROM can be connected to the microcontroller. The maximum contiguous external address space is 4 Mbytes, i.e. this is the maximum address window size. Using the chip-select lines (multiple windows) this results in a maximum usable external address space of 16 Mbytes.





# 3.2 External Bus Controller

All of the external memory accesses are performed by a particular on-chip External Bus Controller (EBC). It can be programmed either to Single Chip Mode when no external memory is required, or to one of four different external memory access modes, which are as follows:

- 16-/18-/20-/22-bit Addresses, 16-bit Data, Demultiplexed
- 16-/18-/20-/22-bit Addresses, 16-bit Data, Multiplexed
- 16-/18-/20-/22-bit Addresses, 8-bit Data, Multiplexed
- 16-/18-/20-/22-bit Addresses, 8-bit Data, Demultiplexed

In the demultiplexed bus modes, addresses are output on PORT1 and data is input/output on PORT0 or P0L, respectively. In the multiplexed bus modes both addresses and data use PORT0 for input/output.

Important timing characteristics of the external bus interface (Memory Cycle Time, Memory Tri-State Time, Length of ALE and Read Write Delay) have been made programmable to allow the user the adaption of a wide range of different types of memories and external peripherals.

In addition, up to 4 independent address windows may be defined (via register pairs ADDRSELx / BUSCONx) which control the access to different resources with different bus characteristics. These address windows are arranged hierarchically where BUSCON4 overrides BUSCON3 and BUSCON2 overrides BUSCON1. All accesses to locations not covered by these 4 address windows are controlled by BUSCON0.

Up to 4 external  $\overline{CS}$  signals (3 windows plus default) can be generated in order to save external glue logic. The C161S offers the possibility to switch the  $\overline{CS}$  outputs to an unlatched mode. In this mode the internal filter logic is switched off and the  $\overline{CS}$  signals are directly generated from the address. The unlatched  $\overline{CS}$  mode is enabled by setting CSCFG (SYSCON.6).

For applications which require less than 4 Mbytes of external memory space, this address space can be restricted to 1 Mbyte, 256 Kbytes, or to 64 Kbytes. In this case Port 4 outputs four, two, or no address lines at all. It outputs all 6 address lines, if the full address width is used.



# 3.3 Central Processing Unit (CPU)

The main core of the CPU consists of a 4-stage instruction pipeline, a 16-bit arithmetic and logic unit (ALU) and dedicated SFRs. Additional hardware has been spent for a separate multiply and divide unit, a bit-mask generator and a barrel shifter.

Based on these hardware provisions, most of the C161S's instructions can be executed in just one machine cycle which requires 100 ns at 20 MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle independent of the number of bits to be shifted. All multiple-cycle instructions have been optimized so that they can be executed very fast as well: branches in 2 cycles, a  $16 \times 16$  bit multiplication in 5 cycles and a 32-/16-bit division in 10 cycles. Another pipeline optimization, the so-called 'Jump Cache', allows reducing the execution time of repeatedly performed jumps in a loop from 2 cycles to 1 cycle.



# Figure 4 CPU Block Diagram

The CPU has a register context consisting of up to 16 wordwide GPRs at its disposal. These 16 GPRs are physically allocated within the on-chip RAM area. A Context Pointer (CP) register determines the base address of the active register bank to be accessed by the CPU at any time. The number of register banks is only restricted by the available internal RAM space. For easy parameter passing, a register bank may overlap others.



A system stack of up to 1024 words is provided as a storage for temporary data. The system stack is allocated in the on-chip RAM area, and it is accessed by the CPU via the stack pointer (SP) register. Two separate SFRs, STKOV and STKUN, are implicitly compared against the stack pointer value upon each stack access for the detection of a stack overflow or underflow.

The high performance offered by the hardware implementation of the CPU can efficiently be utilized by a programmer via the highly efficient C161S instruction set which includes the following instruction classes:

- Arithmetic Instructions
- Logical Instructions
- Boolean Bit Manipulation Instructions
- Compare and Loop Control Instructions
- Shift and Rotate Instructions
- Prioritize Instruction
- Data Movement Instructions
- System Stack Instructions
- Jump and Call Instructions
- Return Instructions
- System Control Instructions
- Miscellaneous Instructions

The basic instruction length is either 2 or 4 bytes. Possible operand types are bits, bytes and words. A variety of direct, indirect or immediate addressing modes are provided to specify the required operands.



# 3.3.1 Interrupt System

With an interrupt response time within a range from just 5 to 12 CPU clocks (in case of internal program execution), the C161S is capable of reacting very fast to the occurrence of non-deterministic events.

The architecture of the C161S supports several mechanisms for fast and flexible response to service requests that can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed to being serviced by the Interrupt Controller or by the Peripheral Event Controller (PEC).

In contrast to a standard interrupt service where the current program execution is suspended and a branch to the interrupt vector table is performed, just one cycle is 'stolen' from the current CPU activity to perform a PEC service. A PEC service implies a single byte or word data transfer between any two memory locations with an additional increment of either the PEC source or the destination pointer. An individual PEC transfer counter is implicitly decremented for each PEC service except when performing in the continuous transfer mode. When this counter reaches zero, a standard interrupt is performed to the corresponding source related vector location. PEC services are very well suited, for example, for supporting the transmission or reception of blocks of data. The C161S has 8 PEC channels each of which offers such fast interrupt-driven data transfer capabilities.

A separate control register which contains an interrupt request flag, an interrupt enable flag and an interrupt priority bitfield exists for each of the possible interrupt sources. Via its related register, each source can be programmed to one of sixteen interrupt priority levels. Once having been accepted by the CPU, an interrupt service can only be interrupted by a higher prioritized service request. For the standard interrupt processing, each of the possible interrupt sources has a dedicated vector location.

Fast external interrupt inputs are provided to service external interrupts with high precision requirements. These fast interrupt inputs feature programmable edge detection (rising edge, falling edge or both edges).

Software interrupts are supported by means of the 'TRAP' instruction in combination with an individual trap (interrupt) number.

**Table 3** shows all of the possible C161S interrupt sources and the corresponding hardware-related interrupt flags, vectors, vector locations and trap (interrupt) numbers.

Note: Interrupt nodes which are not used by associated peripherals, may be used to generate software controlled interrupt requests by setting the respective interrupt request bit (xIR).



# Table 3 C161S Interrupt Nodes

| Source of Interrupt or PEC Service Request | Request<br>Flag | Enable<br>Flag | Interrupt<br>Vector | Vector<br>Location   | Trap<br>Number  |
|--------------------------------------------|-----------------|----------------|---------------------|----------------------|-----------------|
| Unassigned node                            | CC8IR           | CC8IE          | CC8INT              | 00'0060 <sub>H</sub> | 18 <sub>H</sub> |
| External Interrupt 1                       | CC9IR           | CC9IE          | CC9INT              | 00'0064 <sub>H</sub> | 19 <sub>H</sub> |
| External Interrupt 2                       | CC10IR          | CC10IE         | CC10INT             | 00'0068 <sub>H</sub> | 1A <sub>H</sub> |
| External Interrupt 3                       | CC11IR          | CC11IE         | CC11INT             | 00'006C <sub>H</sub> | 1B <sub>H</sub> |
| External Interrupt 4                       | CC12IR          | CC12IE         | CC12INT             | 00'0070 <sub>H</sub> | 1C <sub>H</sub> |
| External Interrupt 5                       | CC13IR          | CC13IE         | CC13INT             | 00'0074 <sub>H</sub> | 1D <sub>H</sub> |
| External Interrupt 6                       | CC14IR          | CC14IE         | CC14INT             | 00'0078 <sub>H</sub> | 1E <sub>H</sub> |
| External Interrupt 7                       | CC15IR          | CC15IE         | CC15INT             | 00'007C <sub>H</sub> | 1F <sub>H</sub> |
| GPT1 Timer 2                               | T2IR            | T2IE           | T2INT               | 00'0088 <sub>H</sub> | 22 <sub>H</sub> |
| GPT1 Timer 3                               | T3IR            | T3IE           | T3INT               | 00'008C <sub>H</sub> | 23 <sub>H</sub> |
| GPT1 Timer 4                               | T4IR            | T4IE           | T4INT               | 00'0090 <sub>H</sub> | 24 <sub>H</sub> |
| GPT2 Timer 5                               | T5IR            | T5IE           | T5INT               | 00'0094 <sub>H</sub> | 25 <sub>H</sub> |
| GPT2 Timer 6                               | T6IR            | T6IE           | T6INT               | 00'0098 <sub>H</sub> | 26 <sub>H</sub> |
| GPT2 CAPREL Reg.                           | CRIR            | CRIE           | CRINT               | 00'009C <sub>H</sub> | 27 <sub>H</sub> |
| Unassigned node                            | ADCIR           | ADCIE          | ADCINT              | 00'00A0 <sub>H</sub> | 28 <sub>H</sub> |
| Unassigned node                            | ADEIR           | ADEIE          | ADEINT              | 00'00A4 <sub>H</sub> | 29 <sub>H</sub> |
| ASC0 Transmit                              | S0TIR           | SOTIE          | SOTINT              | 00'00A8 <sub>H</sub> | 2A <sub>H</sub> |
| ASC0 Transmit Buffer                       | S0TBIR          | SOTBIE         | SOTBINT             | 00'011C <sub>H</sub> | 47 <sub>H</sub> |
| ASC0 Receive                               | SORIR           | SORIE          | SORINT              | 00'00AC <sub>H</sub> | 2B <sub>H</sub> |
| ASC0 Error                                 | S0EIR           | SOEIE          | SOEINT              | 00'00B0 <sub>H</sub> | 2C <sub>H</sub> |
| SSC Transmit                               | SCTIR           | SCTIE          | SCTINT              | 00'00B4 <sub>H</sub> | 2D <sub>H</sub> |
| SSC Receive                                | SCRIR           | SCRIE          | SCRINT              | 00'00B8 <sub>H</sub> | 2E <sub>H</sub> |
| SSC Error                                  | SCEIR           | SCEIE          | SCEINT              | 00'00BC <sub>H</sub> | 2F <sub>H</sub> |
| Unassigned node                            | XP0IR           | XP0IE          | XP0INT              | 00'0100 <sub>H</sub> | 40 <sub>H</sub> |
| Unassigned node                            | XP1IR           | XP1IE          | XP1INT              | 00'0104 <sub>H</sub> | 41 <sub>H</sub> |
| Unassigned node                            | XP2IR           | XP2IE          | XP2INT              | 00'0108 <sub>H</sub> | 42 <sub>H</sub> |
| PLL/OWD and RTC                            | XP3IR           | XP3IE          | XP3INT              | 00'010C <sub>H</sub> | 43 <sub>H</sub> |
| Unassigned node                            | CC29IR          | CC29IE         | CC29INT             | 00'0110 <sub>H</sub> | 44 <sub>H</sub> |
| Unassigned node                            | CC30IR          | CC30IE         | CC30INT             | 00'0114 <sub>H</sub> | 45 <sub>H</sub> |
| Unassigned node                            | CC31IR          | CC31IE         | CC31INT             | 00'0118 <sub>H</sub> | 46 <sub>H</sub> |



The C161S also provides an excellent mechanism to identify and to process exceptions or error conditions that arise during run-time, so-called 'Hardware Traps'. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurrence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). Except when another higher prioritized trap service is in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts.

**Table 4** shows all of the possible exceptions or error conditions that can arise during runtime:

| Exception Condition                                                                                                                                                                                                                      | Trap<br>Flag                                   | Trap<br>Vector                            | Vector<br>Location                                                                                                   | Trap<br>Number                                                           | Trap<br>Priority           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------|
| <ul><li>Reset Functions:</li><li>Hardware Reset</li><li>Software Reset</li><li>W-dog Timer Overflow</li></ul>                                                                                                                            | -                                              | RESET<br>RESET<br>RESET                   | 00'0000 <sub>H</sub><br>00'0000 <sub>H</sub>                                                                         | 00 <sub>н</sub><br>00 <sub>н</sub><br>00 <sub>н</sub>                    |                            |
| <ul> <li>Class A Hardware Traps:</li> <li>Non-Maskable<br/>Interrupt</li> <li>Stack Overflow</li> <li>Stack Underflow</li> </ul>                                                                                                         | NMI<br>STKOF<br>STKUF                          | NMITRAP<br>STOTRAP<br>STUTRAP             | 00'0008 <sub>H</sub><br>00'0010 <sub>H</sub><br>00'0018 <sub>H</sub>                                                 | 02 <sub>H</sub><br>04 <sub>H</sub><br>06 <sub>H</sub>                    | <br>  <br>                 |
| <ul> <li>Class B Hardware Traps:</li> <li>Undefined Opcode</li> <li>Protected Instruction<br/>Fault</li> <li>Illegal Word Operand<br/>Access</li> <li>Illegal Instruction<br/>Access</li> <li>Illegal External Bus<br/>Access</li> </ul> | UNDOPC<br>PRTFLT<br>ILLOPA<br>ILLINA<br>ILLBUS | BTRAP<br>BTRAP<br>BTRAP<br>BTRAP<br>BTRAP | 00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub> | OA <sub>H</sub><br>OA <sub>H</sub><br>OA <sub>H</sub><br>OA <sub>H</sub> | <br> <br> <br>             |
| Reserved                                                                                                                                                                                                                                 | -                                              | -                                         | [2C <sub>H</sub> –<br>3C <sub>H</sub> ]                                                                              | [0B <sub>H</sub> –<br>0F <sub>H</sub> ]                                  | -                          |
| Software Traps <ul> <li>TRAP Instruction</li> </ul>                                                                                                                                                                                      | _                                              | _                                         | Any<br>$[00'0000_{H} - 00'01FC_{H}]$<br>in steps of<br>$4_{H}$                                                       | Any<br>[00 <sub>H</sub> –<br>7F <sub>H</sub> ]                           | Current<br>CPU<br>Priority |

#### Table 4Hardware Trap Summary



# 3.4 General Purpose Timer (GPT) Unit

The GPT unit represents a very flexible multifunctional timer/counter structure which may be used for many different time related tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or pulse multiplication.

The GPT unit incorporates five 16-bit timers which are organized in two separate modules, GPT1 and GPT2. Each timer in each module may operate independently in a number of different modes, or may be concatenated with another timer of the same module.

Each of the three timers T2, T3, T4 of **module GPT1** can be configured individually for one of four basic modes of operation, which are Timer, Gated Timer, Counter, and Incremental Interface Mode. In Timer Mode, the input clock for a timer is derived from the CPU clock, divided by a programmable prescaler, while Counter Mode allows a timer to be clocked in reference to external events.

Pulse width or duty cycle measurement is supported in Gated Timer Mode, where the operation of a timer is controlled by the 'gate' level on an external input pin. For these purposes, each timer has one associated port pin (TxIN) which serves as gate or clock input. The maximum resolution of the timers in module GPT1 is 16 TCL.

The count direction (up/down) for each timer is programmable by software or may additionally be altered dynamically by an external signal on a port pin (TxEUD) to facilitate e.g. position tracking.

In Incremental Interface Mode the GPT1 timers (T2, T3, T4) can be directly connected to the incremental position sensor signals A and B via their respective inputs TxIN and TxEUD. Direction and count signals are internally derived from these two input signals, so the contents of the respective timer Tx corresponds to the sensor position. The third position sensor signal TOP0 can be connected to an interrupt input.

Timer T3 has an output toggle latch (T3OTL) which changes its state on each timer overflow/underflow. The state of this latch may be output on pin T3OUT e.g. for time out monitoring of external hardware components, or may be used internally to clock timers T2 and T4 for measuring long time periods with high resolution.

In addition to their basic operating modes, timers T2 and T4 may be configured as reload or capture registers for timer T3. When used as capture or reload registers, timers T2 and T4 are stopped. The contents of timer T3 is captured into T2 or T4 in response to a signal at their associated input pins (TxIN). Timer T3 is reloaded with the contents of T2 or T4 triggered either by an external signal or by a selectable state transition of its toggle latch T3OTL. When both T2 and T4 are configured to alternately reload T3 on opposite state transitions of T3OTL with the low and high times of a PWM signal, this signal can be constantly generated without software intervention.





#### Figure 5 Block Diagram of GPT1

With its maximum resolution of 8 TCL, the **GPT2 module** provides precise event control and time measurement. It includes two timers (T5, T6) and a capture/reload register (CAPREL). Both timers can be clocked with an input clock which is derived from the CPU clock. The count direction (up/down) for each timer is programmable by software. Concatenation of the timers is supported via the output toggle latch (T6OTL) of timer T6, which changes its state on each timer overflow/underflow.

The state of this latch may be used to clock timer T5. The overflows/underflows of timer T6 can cause a reload from the CAPREL register. The CAPREL register may capture the contents of timer T5 based on an external signal transition on the corresponding port pin (CAPIN), and timer T5 may optionally be cleared after the capture procedure. This allows the C161S to measure absolute time differences or to perform pulse multiplication without software overhead.



The capture trigger (timer T5 to CAPREL) may also be generated upon transitions of GPT1 timer T3's inputs T3IN and/or T3EUD. This is especially advantageous when T3 operates in Incremental Interface Mode.







# C161S

#### **Functional Description**

# 3.5 Real Time Clock

The Real Time Clock (RTC) module of the C161S consists of a chain of 3 divider blocks, a fixed 8:1 divider, the reloadable 16-bit timer T14, and the 32-bit RTC timer (accessible via registers RTCH and RTCL). The RTC module is directly clocked with the on-chip oscillator frequency divided by 32 via a separate clock driver ( $f_{\rm RTC} = f_{\rm OSC}/32$ ) and is therefore independent from the selected clock generation mode of the C161S. All timers count up.

The RTC module can be used for different purposes:

- System clock to determine the current time and date
- Cyclic time based interrupt
- 48-bit timer for long term measurements



#### Figure 7 RTC Block Diagram

Note: The registers associated with the RTC are not affected by a reset in order to maintain the correct system time even when intermediate resets are executed.



# 3.6 Serial Channels

Serial communication with other microcontrollers, processors, terminals or external peripheral components is provided by two serial interfaces with different functionality, an Asynchronous/Synchronous Serial Channel (**ASC0**) and a High-Speed Synchronous Serial Channel (**SSC**).

**The ASC0** is upward compatible with the serial ports of the Infineon 8-bit microcontroller families and supports full-duplex asynchronous communication at up to 625 kbit/s and half-duplex synchronous communication at up to 2.5 Mbit/s (@ 20 MHz CPU clock).

A dedicated baud rate generator allows to set up all standard baud rates without oscillator tuning. For transmission, reception and error handling 4 separate interrupt vectors are provided. In asynchronous mode, 8- or 9-bit data frames are transmitted or received, preceded by a start bit and terminated by one or two stop bits. For multiprocessor communication, a mechanism to distinguish address from data bytes has been included (8-bit data plus wake-up bit mode).

In synchronous mode, the ASC0 transmits or receives bytes (8 bits) synchronously to a shift clock which is generated by the ASC0. The ASC0 always shifts the LSB first. A loop back option is available for testing purposes.

A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. A parity bit can automatically be generated on transmission or be checked on reception. Framing error detection allows to recognize data frames with missing stop bits. An overrun error will be generated, if the last character received has not been read out of the receive buffer register at the time the reception of a new character is complete.

**The SSC** supports full-duplex synchronous communication at up to 5 Mbit/s (@ 20 MHz CPU clock). It may be configured so it interfaces with serially linked peripheral components. A dedicated baud rate generator allows to set up all standard baud rates without oscillator tuning. For transmission, reception, and error handling three separate interrupt vectors are provided.

The SSC transmits or receives characters of 2 ... 16 bits length synchronously to a shift clock which can be generated by the SSC (master mode) or by an external master (slave mode). The SSC can start shifting with the LSB or with the MSB and allows the selection of shifting and latching clock edges as well as the clock polarity.

A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. Transmit and receive error supervise the correct handling of the data buffer. Phase and baudrate error detect incorrect serial data.





# 3.7 Watchdog Timer

The Watchdog Timer represents one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time.

The Watchdog Timer is always enabled after a reset of the chip, and can only be disabled in the time interval until the EINIT (end of initialization) instruction has been executed. Thus, the chip's start-up procedure is always monitored. The software has to be designed to service the Watchdog Timer before it overflows. If, due to hardware or software related failures, the software fails to do so, the Watchdog Timer overflows and generates an internal hardware reset and pulls the RSTOUT pin low in order to allow external hardware components to be reset.

The Watchdog Timer is a 16-bit timer, clocked with the system clock divided by 2/128. The high byte of the Watchdog Timer register can be set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the high byte of the Watchdog Timer is reloaded. Thus, time intervals between  $25 \,\mu s$  and  $420 \,m s$  can be monitored (@ 20 MHz).

The default Watchdog Timer interval after reset is 6.55 ms (@ 20 MHz).

# 3.8 Parallel Ports

The C161S provides up to 63 I/O lines which are organized into six input/output ports and one input port. All port lines are bit-addressable, and all input/output lines are individually (bit-wise) programmable as inputs or outputs via direction registers. The I/O ports are true bidirectional ports which are switched to high impedance state when configured as inputs. The output drivers of three I/O ports can be configured (pin by pin) for push/pull operation or open-drain operation via control registers. During the internal reset, all port pins are configured as inputs.

All port lines have programmable alternate input or output functions associated with them. All port lines that are not used for these alternate functions may be used as general purpose IO lines.

PORT0 and PORT1 may be used as address and data lines when accessing external memory, while Port 4 outputs the additional segment address bits A21/19/17 ... A16 in systems where segmentation is enabled to access more than 64 Kbytes of memory. Port 6 provides optional chip select signals.

Port 3 includes alternate functions of timers, serial interfaces, and the optional bus control signal BHE.

Port 5 is used for timer control signals.



# 3.9 Oscillator Watchdog

The Oscillator Watchdog (OWD) monitors the clock signal generated by the on-chip oscillator (either with a crystal or via external clock drive). For this operation the PLL provides a clock signal which is used to supervise transitions on the oscillator clock. This PLL clock is independent from the XTAL1 clock. When the expected oscillator clock transitions are missing the OWD activates the PLL Unlock / OWD interrupt node and supplies the CPU with the PLL clock signal. Under these circumstances the PLL will oscillate with its basic frequency.

In direct drive mode the PLL base frequency is used directly ( $f_{CPU} = 2 \dots 5 \text{ MHz}$ ). In prescaler mode the PLL base frequency is divided by 2 ( $f_{CPU} = 1 \dots 2.5 \text{ MHz}$ ).

Note: The CPU clock source is only switched back to the oscillator clock after a hardware reset.

**The oscillator watchdog can be disabled** by setting bit OWDDIS in register SYSCON. In this case (OWDDIS = '1') the PLL remains idle and provides no clock signal, while the CPU clock signal is derived directly from the oscillator clock or via prescaler or SDD. Also no interrupt request will be generated in case of a missing oscillator clock.

Note: At the end of a reset bit OWDDIS reflects the inverted level of pin RD at that time. Thus the oscillator watchdog may also be disabled via hardware by (externally) pulling the RD line low upon a reset, similar to the standard reset configuration via PORT0.





# 3.10 Power Management

The C161S provides several means to control the power it consumes either at a given time or averaged over a certain timespan. Three mechanisms can be used (partly in parallel):

• **Power Saving Modes** switch the C161S into a special operating mode (control via instructions).

Idle Mode stops the CPU while the peripherals can continue to operate.

Power Down Mode stops all clock signals and all operation (RTC may optionally continue running).

- Clock Generation Management controls the distribution and the frequency of internal and external clock signals (control via register SYSCON2).
   Slow Down Mode lets the C161S run at a CPU clock frequency of f<sub>OSC</sub> / 1 ... 32 (half for prescaler operation) which drastically reduces the consumed power. The PLL can be optionally disabled while operating in Slow Down Mode.
- Peripheral Management permits temporary disabling of peripheral modules (control via register SYSCON3).
   Each peripheral can separately be disabled/enabled. A group control option disables a major part of the peripheral set by setting one single bit.

The on-chip RTC supports intermittent operation of the C161S by generating cyclic wake-up signals. This offers full performance to quickly react on action requests while the intermittent sleep phases greatly reduce the average power consumption of the system.



# 3.11 Instruction Set Summary

 Table 5 lists the instructions of the C161S in a condensed way.

The various addressing modes that can be used with a specific instruction, the operation of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the "C166 Family Instruction Set Manual".

This document also provides a detailed description of each instruction.

| Mnemonic           | Description                                                                                          | Bytes |  |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------------|-------|--|--|--|--|--|
| ADD(B)             | Add word (byte) operands                                                                             | 2/4   |  |  |  |  |  |
| ADDC(B)            | Add word (byte) operands with Carry                                                                  | 2/4   |  |  |  |  |  |
| SUB(B)             | Subtract word (byte) operands                                                                        |       |  |  |  |  |  |
| SUBC(B)            | Subtract word (byte) operands with Carry                                                             | 2/4   |  |  |  |  |  |
| MUL(U)             | (Un)Signed multiply direct GPR by direct GPR ( $16 \times 16$ -bit)                                  | 2     |  |  |  |  |  |
| DIV(U)             | (Un)Signed divide register MDL by direct GPR (16-/16-bit)                                            | 2     |  |  |  |  |  |
| DIVL(U)            | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit)                                            | 2     |  |  |  |  |  |
| CPL(B)             | Complement direct word (byte) GPR                                                                    | 2     |  |  |  |  |  |
| NEG(B)             | Negate direct word (byte) GPR                                                                        | 2     |  |  |  |  |  |
| AND(B)             | Bitwise AND, (word/byte operands)                                                                    | 2/4   |  |  |  |  |  |
| OR(B)              | Bitwise OR, (word/byte operands)                                                                     | 2/4   |  |  |  |  |  |
| XOR(B)             | Bitwise XOR, (word/byte operands)                                                                    | 2/4   |  |  |  |  |  |
| BCLR               | Clear direct bit                                                                                     | 2     |  |  |  |  |  |
| BSET               | Set direct bit                                                                                       | 2     |  |  |  |  |  |
| BMOV(N)            | Move (negated) direct bit to direct bit                                                              | 4     |  |  |  |  |  |
| BAND, BOR,<br>BXOR | AND/OR/XOR direct bit with direct bit                                                                | 4     |  |  |  |  |  |
| BCMP               | Compare direct bit to direct bit                                                                     | 4     |  |  |  |  |  |
| BFLDH/L            | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data        | 4     |  |  |  |  |  |
| CMP(B)             | Compare word (byte) operands                                                                         | 2/4   |  |  |  |  |  |
| CMPD1/2            | Compare word data to GPR and decrement GPR by 1/2                                                    | 2/4   |  |  |  |  |  |
| CMPI1/2            | Compare word data to GPR and increment GPR by 1/2                                                    | 2/4   |  |  |  |  |  |
| PRIOR              | Determine number of shift cycles to normalize direct<br>word GPR and store result in direct word GPR | 2     |  |  |  |  |  |
| SHL / SHR          | Shift left/right direct word GPR                                                                     | 2     |  |  |  |  |  |
| ROL / ROR          | Rotate left/right direct word GPR                                                                    | 2     |  |  |  |  |  |
| ASHR               | Arithmetic (sign bit) shift right direct word GPR                                                    | 2     |  |  |  |  |  |

#### Table 5Instruction Set Summary



# C161S

# **Functional Description**

| Table 5 In             | struction Set Summary (cont'd)                                                      |       |
|------------------------|-------------------------------------------------------------------------------------|-------|
| Mnemonic               | Description                                                                         | Bytes |
| MOV(B)                 | Move word (byte) data                                                               | 2/4   |
| MOVBS                  | Move byte operand to word operand with sign extension                               | 2/4   |
| MOVBZ                  | Move byte operand to word operand with zero extension                               | 2/4   |
| JMPA, JMPI,<br>JMPR    | Jump absolute/indirect/relative if condition is met                                 | 4     |
| JMPS                   | Jump absolute to a code segment                                                     | 4     |
| J(N)B                  | Jump relative if direct bit is (not) set                                            | 4     |
| JBC                    | Jump relative and clear bit if direct bit is set                                    | 4     |
| JNBS                   | Jump relative and set bit if direct bit is not set                                  | 4     |
| CALLA, CALLI,<br>CALLR | Call absolute/indirect/relative subroutine if condition is met                      | 4     |
| CALLS                  | Call absolute subroutine in any code segment                                        | 4     |
| PCALL                  | Push direct word register onto system stack and call absolute subroutine            | 4     |
| TRAP                   | Call interrupt service routine via immediate trap number                            | 2     |
| PUSH, POP              | Push/pop direct word register onto/from system stack                                | 2     |
| SCXT                   | Push direct word register onto system stack and update register with word operand   | 4     |
| RET                    | Return from intra-segment subroutine                                                | 2     |
| RETS                   | Return from inter-segment subroutine                                                | 2     |
| RETP                   | Return from intra-segment subroutine and pop direct word register from system stack | 2     |
| RETI                   | Return from interrupt service subroutine                                            | 2     |
| SRST                   | Software Reset                                                                      | 4     |
| IDLE                   | Enter Idle Mode                                                                     | 4     |
| PWRDN                  | Enter Power Down Mode (supposes MMI-pin being low)                                  | 4     |
| SRVWDT                 | Service Watchdog Timer                                                              | 4     |
| DISWDT                 | Disable Watchdog Timer                                                              | 4     |
| EINIT                  | Signify End-of-Initialization on RSTOUT-pin                                         | 4     |
| ATOMIC                 | Begin ATOMIC sequence                                                               | 2     |
| EXTR                   | Begin EXTended Register sequence                                                    | 2     |
| EXTP(R)                | Begin EXTended Page (and Register) sequence                                         | 2/4   |
| EXTS(R)                | Begin EXTended Segment (and Register) sequence                                      | 2/4   |
| NOP                    | Null operation                                                                      | 2     |



# 3.12 Special Function Registers Overview

 Table 6
 lists all SFRs which are implemented in the C161S in alphabetical order. The following markings assist in classifying the listed registers:

"b" in the "Name" column marks Bit-addressable SFRs.

"E" in the "Physical Address" column marks (E)SFRs in the Extended SFR-Space.

"X" in the "Physical Address" column marks registers within on-chip X-peripherals.

| Name     |   | Physical<br>Address        | 8-Bit<br>Addr.  | Description                         | Reset<br>Value    |
|----------|---|----------------------------|-----------------|-------------------------------------|-------------------|
| ADCIC    | b | FF98 <sub>H</sub>          | CC <sub>H</sub> | Software Interrupt Control Register | 0000 <sub>H</sub> |
| ADDRSEL1 |   | FE18 <sub>H</sub>          | 0C <sub>H</sub> | Address Select Register 1           | 0000 <sub>H</sub> |
| ADDRSEL2 |   | FE1A <sub>H</sub>          | 0D <sub>H</sub> | Address Select Register 2           | 0000 <sub>H</sub> |
| ADDRSEL3 |   | FE1C <sub>H</sub>          | 0E <sub>H</sub> | Address Select Register 3           | 0000 <sub>H</sub> |
| ADDRSEL4 |   | FE1E <sub>H</sub>          | 0F <sub>H</sub> | Address Select Register 4           | 0000 <sub>H</sub> |
| ADEIC    | b | FF9A <sub>H</sub>          | CD <sub>H</sub> | Software Interrupt Control Register | 0000 <sub>H</sub> |
| BUSCON0  | b | FF0C <sub>H</sub>          | 86 <sub>H</sub> | Bus Configuration Register 0        | 0XX0 <sub>H</sub> |
| BUSCON1  | b | FF14 <sub>H</sub>          | 8A <sub>H</sub> | Bus Configuration Register 1        | 0000 <sub>H</sub> |
| BUSCON2  | b | FF16 <sub>H</sub>          | 8B <sub>H</sub> | Bus Configuration Register 2        | 0000 <sub>H</sub> |
| BUSCON3  | b | FF18 <sub>H</sub>          | 8C <sub>H</sub> | Bus Configuration Register 3        | 0000 <sub>H</sub> |
| BUSCON4  | b | FF1A <sub>H</sub>          | 8D <sub>H</sub> | Bus Configuration Register 4        | 0000 <sub>H</sub> |
| CAPREL   |   | FE4A <sub>H</sub>          | 25 <sub>H</sub> | GPT2 Capture/Reload Register        | 0000 <sub>H</sub> |
| CC10IC   | b | FF8C <sub>H</sub>          | C6 <sub>H</sub> | EX2IN Interrupt Control Register    | 0000 <sub>H</sub> |
| CC11IC   | b | FF8E <sub>H</sub>          | C7 <sub>H</sub> | EX3IN Interrupt Control Register    | 0000 <sub>H</sub> |
| CC12IC   | b | FF90 <sub>H</sub>          | C8 <sub>H</sub> | EX4IN Interrupt Control Register    | 0000 <sub>H</sub> |
| CC13IC   | b | FF92 <sub>H</sub>          | C9 <sub>H</sub> | EX5IN Interrupt Control Register    | 0000 <sub>H</sub> |
| CC14IC   | b | FF94 <sub>H</sub>          | CA <sub>H</sub> | EX6IN Interrupt Control Register    | 0000 <sub>H</sub> |
| CC15IC   | b | FF96 <sub>H</sub>          | CB <sub>H</sub> | EX7IN Interrupt Control Register    | 0000 <sub>H</sub> |
| CC29IC   | b | F184 <sub>H</sub> <b>E</b> | C2 <sub>H</sub> | Software Interrupt Control Register | 0000 <sub>H</sub> |
| CC30IC   | b | F18C <sub>H</sub> <b>E</b> | C6 <sub>H</sub> | Software Interrupt Control Register | 0000 <sub>H</sub> |
| CC31IC   | b | F194 <sub>H</sub> <b>E</b> | CA <sub>H</sub> | Software Interrupt Control Register | 0000 <sub>H</sub> |
| CC8IC    | b | FF88 <sub>H</sub>          | C4 <sub>H</sub> | Software Interrupt Control Register | 0000 <sub>H</sub> |
| CC9IC    | b | FF8A <sub>H</sub>          | C5 <sub>H</sub> | EX1IN Interrupt Control Register    | 0000 <sub>H</sub> |

#### Table 6C161S Registers, Ordered by Name



# Table 6C161S Registers, Ordered by Name (cont'd)

| o elde i | Table 6 CTOTS Registers, Ordered by Name (cont d) |                   |   |                 |                                         |                   |  |  |
|----------|---------------------------------------------------|-------------------|---|-----------------|-----------------------------------------|-------------------|--|--|
| Name     |                                                   | Physica<br>Addres |   | 8-Bit<br>Addr.  | Description                             | Reset<br>Value    |  |  |
| СР       |                                                   | FE10 <sub>H</sub> |   | 08 <sub>H</sub> | CPU Context Pointer Register            | FC00 <sub>H</sub> |  |  |
| CRIC     | b                                                 | FF6A <sub>H</sub> |   | B5 <sub>H</sub> | GPT2 CAPREL Interrupt Ctrl. Reg.        | 0000 <sub>H</sub> |  |  |
| CSP      |                                                   | FE08 <sub>H</sub> |   | 04 <sub>H</sub> | CPU Code Seg. Pointer Reg. (read only)  | 0000 <sub>H</sub> |  |  |
| DP0H     | b                                                 | F102 <sub>H</sub> | Ε | 81 <sub>H</sub> | P0H Direction Control Register          | 00 <sub>H</sub>   |  |  |
| DP0L     | b                                                 | F100 <sub>H</sub> | Ε | 80 <sub>H</sub> | P0L Direction Control Register          | 00 <sub>H</sub>   |  |  |
| DP1H     | b                                                 | F106 <sub>H</sub> | Ε | 83 <sub>H</sub> | P1H Direction Control Register          | 00 <sub>H</sub>   |  |  |
| DP1L     | b                                                 | F104 <sub>H</sub> | Ε | 82 <sub>H</sub> | P1L Direction Control Register          | 00 <sub>H</sub>   |  |  |
| DP2      | b                                                 | FFC2 <sub>H</sub> |   | E1 <sub>H</sub> | Port 2 Direction Control Register       | 0000 <sub>H</sub> |  |  |
| DP3      | b                                                 | FFC6 <sub>H</sub> |   | E3 <sub>H</sub> | Port 3 Direction Control Register       | 0000 <sub>H</sub> |  |  |
| DP4      | b                                                 | FFCA <sub>H</sub> |   | E5 <sub>H</sub> | Port 4 Direction Control Register       | 00 <sub>H</sub>   |  |  |
| DP6      | b                                                 | FFCE <sub>H</sub> |   | E7 <sub>H</sub> | Port 6 Direction Control Register       | 00 <sub>H</sub>   |  |  |
| DPP0     |                                                   | FE00 <sub>H</sub> |   | 00 <sub>H</sub> | CPU Data Page Pointer 0 Reg. (10 bits)  | 0000 <sub>H</sub> |  |  |
| DPP1     |                                                   | FE02 <sub>H</sub> |   | 01 <sub>H</sub> | CPU Data Page Pointer 1 Reg. (10 bits)  | 0001 <sub>H</sub> |  |  |
| DPP2     |                                                   | FE04 <sub>H</sub> |   | 02 <sub>H</sub> | CPU Data Page Pointer 2 Reg. (10 bits)  | 0002 <sub>H</sub> |  |  |
| DPP3     |                                                   | FE06 <sub>H</sub> |   | 03 <sub>H</sub> | CPU Data Page Pointer 3 Reg. (10 bits)  | 0003 <sub>H</sub> |  |  |
| EXICON   | b                                                 | F1C0 <sub>H</sub> | Ε | E0 <sub>H</sub> | External Interrupt Control Register     | 0000 <sub>H</sub> |  |  |
| IDCHIP   |                                                   | F07C <sub>H</sub> | Ε | 3E <sub>H</sub> | Identifier                              | 05XX <sub>H</sub> |  |  |
| IDMANUF  |                                                   | F07E <sub>H</sub> | Ε | 3F <sub>H</sub> | Identifier                              | 1820 <sub>H</sub> |  |  |
| IDMEM    |                                                   | F07A <sub>H</sub> | Ε | 3D <sub>H</sub> | Identifier                              | 0000 <sub>H</sub> |  |  |
| IDMEM2   |                                                   | F076 <sub>H</sub> | Ε | 3B <sub>H</sub> | Identifier                              | 0000 <sub>H</sub> |  |  |
| IDPROG   |                                                   | F078 <sub>H</sub> | Ε | 3C <sub>H</sub> | Identifier                              | 0000 <sub>H</sub> |  |  |
| ISNC     | b                                                 | F1DE <sub>H</sub> | Ε | EF <sub>H</sub> | Interrupt Subnode Control Register      | 0000 <sub>H</sub> |  |  |
| MDC      | b                                                 | FF0E <sub>H</sub> |   | 87 <sub>H</sub> | CPU Multiply Divide Control Register    | 0000 <sub>H</sub> |  |  |
| MDH      |                                                   | $FE0C_{H}$        |   | 06 <sub>H</sub> | CPU Multiply Divide Reg. – High Word    | 0000 <sub>H</sub> |  |  |
| MDL      |                                                   | FE0E <sub>H</sub> |   | 07 <sub>H</sub> | CPU Multiply Divide Reg. – Low Word     | 0000 <sub>H</sub> |  |  |
| ODP2     | b                                                 | F1C2 <sub>H</sub> | Ε | E1 <sub>H</sub> | Port 2 Open Drain Control Register      | 0000 <sub>H</sub> |  |  |
| ODP3     | b                                                 | F1C6 <sub>H</sub> | Ε | E3 <sub>H</sub> | Port 3 Open Drain Control Register      | 0000 <sub>H</sub> |  |  |
| ODP6     | b                                                 | F1CE <sub>H</sub> | Ε | E7 <sub>H</sub> | Port 6 Open Drain Control Register      | 00 <sub>H</sub>   |  |  |
| ONES     | b                                                 | FF1E <sub>H</sub> |   | 8F <sub>H</sub> | Constant Value 1's Register (read only) | FFFF <sub>H</sub> |  |  |
| P0H      | b                                                 | FF02 <sub>H</sub> |   | 81 <sub>H</sub> | Port 0 High Reg. (Upper half of PORT0)  | 00 <sub>H</sub>   |  |  |
|          |                                                   |                   |   |                 |                                         |                   |  |  |



# Table 6C161S Registers, Ordered by Name (cont'd)

| Name   |   | Physical<br>Address | 8-Bit<br>Addr.  | Description                                                    | Reset<br>Value    |
|--------|---|---------------------|-----------------|----------------------------------------------------------------|-------------------|
| POL    | b | FF00 <sub>H</sub>   | 80 <sub>H</sub> | Port 0 Low Reg. (Lower half of PORT0)                          | 00 <sub>H</sub>   |
| P1H    | b | FF06 <sub>H</sub>   | 83 <sub>H</sub> | Port 1 High Reg. (Upper half of PORT1)                         | 00 <sub>H</sub>   |
| P1L    | b | FF04 <sub>H</sub>   | 82 <sub>H</sub> | Port 1 Low Reg.(Lower half of PORT1)                           | 00 <sub>H</sub>   |
| P2     | b | FFC0 <sub>H</sub>   | E0 <sub>H</sub> | Port 2 Register                                                | 0000 <sub>H</sub> |
| P3     | b | FFC4 <sub>H</sub>   | E2 <sub>H</sub> | Port 3 Register                                                | 0000 <sub>H</sub> |
| P4     | b | FFC8 <sub>H</sub>   | E4 <sub>H</sub> | Port 4 Register (8 bits)                                       | 00 <sub>H</sub>   |
| P5     | b | FFA2 <sub>H</sub>   | D1 <sub>H</sub> | Port 5 Register (read only)                                    | XXXX <sub>H</sub> |
| P6     | b | FFCC <sub>H</sub>   | E6 <sub>H</sub> | Port 6 Register (8 bits)                                       | 00 <sub>H</sub>   |
| PECC0  |   | FEC0 <sub>H</sub>   | 60 <sub>H</sub> | PEC Channel 0 Control Register                                 | 0000 <sub>H</sub> |
| PECC1  |   | FEC2 <sub>H</sub>   | 61 <sub>H</sub> | PEC Channel 1 Control Register                                 | 0000 <sub>H</sub> |
| PECC2  |   | FEC4 <sub>H</sub>   | 62 <sub>H</sub> | PEC Channel 2 Control Register                                 | 0000 <sub>H</sub> |
| PECC3  |   | FEC6 <sub>H</sub>   | 63 <sub>H</sub> | PEC Channel 3 Control Register                                 | 0000 <sub>H</sub> |
| PECC4  |   | FEC8 <sub>H</sub>   | 64 <sub>H</sub> | PEC Channel 4 Control Register                                 | 0000 <sub>H</sub> |
| PECC5  |   | FECA <sub>H</sub>   | 65 <sub>H</sub> | PEC Channel 5 Control Register                                 | 0000 <sub>H</sub> |
| PECC6  |   | FECC <sub>H</sub>   | 66 <sub>H</sub> | PEC Channel 6 Control Register                                 | 0000 <sub>H</sub> |
| PECC7  |   | FECE <sub>H</sub>   | 67 <sub>H</sub> | PEC Channel 7 Control Register                                 | 0000 <sub>H</sub> |
| PSW    | b | FF10 <sub>H</sub>   | 88 <sub>H</sub> | CPU Program Status Word                                        | 0000 <sub>H</sub> |
| RP0H   | b | F108 <sub>H</sub> E | 84 <sub>H</sub> | System Startup Config. Reg. (Rd. only)                         | XX <sub>H</sub>   |
| RTCH   |   | F0D6 <sub>H</sub> E | 6B <sub>H</sub> | RTC High Register                                              | XXXX <sub>H</sub> |
| RTCL   |   | F0D4 <sub>H</sub> E | 6A <sub>H</sub> | RTC Low Register                                               | XXXX <sub>H</sub> |
| S0BG   |   | FEB4 <sub>H</sub>   | 5A <sub>H</sub> | Serial Channel 0 Baud Rate Generator<br>Reload Register        | 0000 <sub>H</sub> |
| S0CON  | b | FFB0 <sub>H</sub>   | D8 <sub>H</sub> | Serial Channel 0 Control Register                              | 0000 <sub>H</sub> |
| S0EIC  | b | FF70 <sub>H</sub>   | B8 <sub>H</sub> | Serial Channel 0 Error Interrupt Ctrl. Reg                     | 0000 <sub>H</sub> |
| SORBUF |   | FEB2 <sub>H</sub>   | 59 <sub>H</sub> | Serial Channel 0 Receive Buffer Reg.<br>(read only)            | XX <sub>H</sub>   |
| SORIC  | b | FF6E <sub>H</sub>   | B7 <sub>H</sub> | Serial Channel 0 Receive Interrupt<br>Control Register         | 0000 <sub>H</sub> |
| SOTBIC | b | F19C <sub>H</sub> E | CE <sub>H</sub> | Serial Channel 0 Transmit Buffer<br>Interrupt Control Register | 0000 <sub>H</sub> |



# Table 6C161S Registers, Ordered by Name (cont'd)

| Name    |   | Physical<br>Address |   | 8-Bit<br>Addr.  | Description                                               | Reset<br>Value                  |
|---------|---|---------------------|---|-----------------|-----------------------------------------------------------|---------------------------------|
| S0TBUF  |   | FEB0 <sub>H</sub>   |   | 58 <sub>H</sub> | Serial Channel 0 Transmit Buffer<br>Register (write only) | 00 <sub>H</sub>                 |
| SOTIC   | b | FF6C <sub>H</sub>   |   | B6 <sub>H</sub> | Serial Channel 0 Transmit Interrupt<br>Control Register   | 0000 <sub>H</sub>               |
| SP      |   | FE12 <sub>H</sub>   |   | 09 <sub>H</sub> | CPU System Stack Pointer Register                         | FC00 <sub>H</sub>               |
| SSCBR   |   | F0B4 <sub>H</sub>   | Ε | 5A <sub>H</sub> | SSC Baudrate Register                                     | 0000 <sub>H</sub>               |
| SSCCON  | b | FFB2 <sub>H</sub>   |   | D9 <sub>H</sub> | SSC Control Register                                      | 0000 <sub>H</sub>               |
| SSCEIC  | b | FF76 <sub>H</sub>   |   | BB <sub>H</sub> | SSC Error Interrupt Control Register                      | 0000 <sub>H</sub>               |
| SSCRB   |   | F0B2 <sub>H</sub>   | Ε | 59 <sub>H</sub> | SSC Receive Buffer                                        | XXXX <sub>H</sub>               |
| SSCRIC  | b | FF74 <sub>H</sub>   |   | BA <sub>H</sub> | SSC Receive Interrupt Control Register                    | 0000 <sub>H</sub>               |
| SSCTB   |   | F0B0 <sub>H</sub>   | Ε | 58 <sub>H</sub> | SSC Transmit Buffer                                       | 0000 <sub>H</sub>               |
| SSCTIC  | b | FF72 <sub>H</sub>   |   | B9 <sub>H</sub> | SSC Transmit Interrupt Control Register                   | 0000 <sub>H</sub>               |
| STKOV   |   | FE14 <sub>H</sub>   |   | 0A <sub>H</sub> | CPU Stack Overflow Pointer Register                       | FA00 <sub>H</sub>               |
| STKUN   |   | FE16 <sub>H</sub>   |   | 0B <sub>H</sub> | CPU Stack Underflow Pointer Register                      | FC00 <sub>H</sub>               |
| SYSCON  | b | FF12 <sub>H</sub>   |   | 89 <sub>H</sub> | CPU System Configuration Register                         | <sup>1)</sup> 0XX0 <sub>H</sub> |
| SYSCON2 | b | F1D0 <sub>H</sub>   | Ε | E8 <sub>H</sub> | CPU System Configuration Register 2                       | 0000 <sub>H</sub>               |
| SYSCON3 | b | F1D4 <sub>H</sub>   | Ε | EA <sub>H</sub> | CPU System Configuration Register 3                       | 0000 <sub>H</sub>               |
| T14     |   | F0D2 <sub>H</sub>   | Ε | 69 <sub>H</sub> | RTC Timer 14 Register                                     | XXXX <sub>H</sub>               |
| T14REL  |   | F0D0 <sub>H</sub>   | Ε | 68 <sub>H</sub> | RTC Timer 14 Reload Register                              | XXXX <sub>H</sub>               |
| T2      |   | FE40 <sub>H</sub>   |   | 20 <sub>H</sub> | GPT1 Timer 2 Register                                     | 0000 <sub>H</sub>               |
| T2CON   | b | FF40 <sub>H</sub>   |   | A0 <sub>H</sub> | GPT1 Timer 2 Control Register                             | 0000 <sub>H</sub>               |
| T2IC    | b | FF60 <sub>H</sub>   |   | B0 <sub>H</sub> | GPT1 Timer 2 Interrupt Control Register                   | 0000 <sub>H</sub>               |
| Т3      |   | FE42 <sub>H</sub>   |   | 21 <sub>H</sub> | GPT1 Timer 3 Register                                     | 0000 <sub>H</sub>               |
| T3CON   | b | FF42 <sub>H</sub>   |   | A1 <sub>H</sub> | GPT1 Timer 3 Control Register                             | 0000 <sub>H</sub>               |
| T3IC    | b | FF62 <sub>H</sub>   |   | B1 <sub>H</sub> | GPT1 Timer 3 Interrupt Control Register                   | 0000 <sub>H</sub>               |
| Т4      |   | FE44 <sub>H</sub>   |   | 22 <sub>H</sub> | GPT1 Timer 4 Register                                     | 0000 <sub>H</sub>               |
| T4CON   | b | FF44 <sub>H</sub>   |   | A2 <sub>H</sub> | GPT1 Timer 4 Control Register                             | 0000 <sub>H</sub>               |
| T4IC    | b | FF64 <sub>H</sub>   |   | B2 <sub>H</sub> | GPT1 Timer 4 Interrupt Control Register                   | 0000 <sub>H</sub>               |
| T5      |   | FE46 <sub>H</sub>   |   | 23 <sub>H</sub> | GPT2 Timer 5 Register                                     | 0000 <sub>H</sub>               |
| T5CON   | b | FF46 <sub>H</sub>   |   | A3 <sub>H</sub> | GPT2 Timer 5 Control Register                             | 0000 <sub>H</sub>               |



| Table 6C161S Registers, Ordered by Name (cont'd) |   |                   |   |                 |                                         |                                 |  |  |  |
|--------------------------------------------------|---|-------------------|---|-----------------|-----------------------------------------|---------------------------------|--|--|--|
| Name                                             |   | Physica<br>Addres |   | 8-Bit<br>Addr.  | Description                             | Reset<br>Value                  |  |  |  |
| T5IC                                             | b | FF66 <sub>H</sub> |   | B3 <sub>H</sub> | GPT2 Timer 5 Interrupt Control Register | 0000 <sub>H</sub>               |  |  |  |
| Т6                                               |   | FE48 <sub>H</sub> |   | 24 <sub>H</sub> | GPT2 Timer 6 Register                   | 0000 <sub>H</sub>               |  |  |  |
| T6CON                                            | b | FF48 <sub>H</sub> |   | A4 <sub>H</sub> | GPT2 Timer 6 Control Register           | 0000 <sub>H</sub>               |  |  |  |
| T6IC                                             | b | FF68 <sub>H</sub> |   | B4 <sub>H</sub> | GPT2 Timer 6 Interrupt Control Register | 0000 <sub>H</sub>               |  |  |  |
| TFR                                              | b | FFAC <sub>H</sub> |   | D6 <sub>H</sub> | Trap Flag Register                      | 0000 <sub>H</sub>               |  |  |  |
| WDT                                              |   | FEAE <sub>H</sub> |   | 57 <sub>H</sub> | Watchdog Timer Register (read only)     | 0000 <sub>H</sub>               |  |  |  |
| WDTCON                                           | b | FFAE <sub>H</sub> |   | D7 <sub>H</sub> | Watchdog Timer Control Register         | <sup>2)</sup> 00XX <sub>H</sub> |  |  |  |
| XPOIC                                            | b | F186 <sub>H</sub> | Ε | C3 <sub>H</sub> | Software Interrupt Control Register     | 0000 <sub>H</sub>               |  |  |  |
| XP1IC                                            | b | F18E <sub>H</sub> | Ε | C7 <sub>H</sub> | Software Interrupt Control Register     | 0000 <sub>H</sub>               |  |  |  |
| XP2IC                                            | b | F196 <sub>H</sub> | Ε | CB <sub>H</sub> | Software Interrupt Control Register     | 0000 <sub>H</sub>               |  |  |  |
| XP3IC                                            | b | F19E <sub>H</sub> | Ε | CF <sub>H</sub> | RTC/PLL Interrupt Control Register      | 0000 <sub>H</sub>               |  |  |  |
| ZEROS                                            | b | FF1C <sub>H</sub> |   | 8E <sub>H</sub> | Constant Value 0's Register (read only) | 0000 <sub>H</sub>               |  |  |  |
|                                                  |   | •                 |   | -               |                                         |                                 |  |  |  |

Name (cont'd) Ordered by C - 1

1) The system configuration is selected during reset.

2) The reset value depends on the indicated reset source.




### 4 Electrical Parameters

### 4.1 Absolute Maximum Ratings

| Parameter                                                            | Symbol            | Limit | Values                | Unit | Notes      |
|----------------------------------------------------------------------|-------------------|-------|-----------------------|------|------------|
|                                                                      |                   | Min.  | Max.                  |      |            |
| Storage temperature                                                  | T <sub>ST</sub>   | -65   | 150                   | °C   | -          |
| Junction temperature                                                 | TJ                | -40   | 150                   | °C   | under bias |
| Voltage on $V_{\rm DD}$ pins with respect to ground ( $V_{\rm SS}$ ) | V <sub>DD</sub>   | -0.5  | 6.5                   | V    | -          |
| Voltage on any pin with respect to ground $(V_{SS})$                 | $V_{\sf IN}$      | -0.5  | V <sub>DD</sub> + 0.5 | V    | -          |
| Input current on any pin during overload condition                   | I <sub>OV</sub>   | -10   | 10                    | mA   | -          |
| Absolute sum of all input<br>currents during overload<br>condition   | $\Sigma  I_{OV} $ | _     | 100                   | mA   | -          |
| Power dissipation                                                    | P <sub>DISS</sub> | -     | 1.5                   | W    | _          |

#### Table 7Absolute Maximum Rating Parameters

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During absolute maximum rating overload conditions ( $V_{IN} > V_{DD}$  or  $V_{IN} < V_{SS}$ ) the voltage on  $V_{DD}$  pins with respect to ground ( $V_{SS}$ ) must not exceed the values defined by the absolute maximum ratings.



### 4.2 Operating Conditions

The following operating conditions must not be exceeded in order to ensure correct operation of the C161S. All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed.

| Parameter                          | Symbol            | Limi              | t Values | Unit | Notes                                         |  |
|------------------------------------|-------------------|-------------------|----------|------|-----------------------------------------------|--|
|                                    |                   | Min. Max.         |          |      |                                               |  |
| Standard<br>digital supply voltage | V <sub>DD</sub>   | 4.5               | 5.5      | V    | Active mode,<br>$f_{CPUmax} = 25 \text{ MHz}$ |  |
|                                    |                   | 2.5 <sup>1)</sup> | 5.5      | V    | Power down mode                               |  |
| Reduced<br>digital supply voltage  | V <sub>DD</sub>   | 3.0               | 3.6      | V    | Active mode,<br>$f_{CPUmax} = 20 \text{ MHz}$ |  |
|                                    |                   | 2.5 <sup>1)</sup> | 3.6      | V    | Power down mode                               |  |
| Digital ground voltage             | V <sub>SS</sub>   | 0                 | ·        | V    | Reference voltage                             |  |
| Overload current                   | I <sub>OV</sub>   | _                 | ±5       | mA   | Per pin <sup>2)3)</sup>                       |  |
| Absolute sum of overload currents  | $\Sigma  I_{OV} $ | -                 | 50       | mA   | 3)                                            |  |
| External Load<br>Capacitance       | CL                | -                 | 100      | pF   | _                                             |  |
| Ambient temperature                | T <sub>A</sub>    | 0                 | 70       | °C   | SAB-C161S                                     |  |
|                                    |                   | -40               | 85       | °C   | SAF-C161S                                     |  |
|                                    |                   | -40               | 125      | °C   | SAK-C161S                                     |  |

#### Table 8 Operating Condition Parameters

1) Output voltages and output currents will be reduced when  $V_{\text{DD}}$  leaves the range defined for active mode.

2) Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range (i.e. V<sub>OV</sub> > V<sub>DD</sub> + 0.5 V or V<sub>OV</sub> < V<sub>SS</sub> - 0.5 V). The absolute sum of input overload currents on all pins may not exceed **50 mA**. The supply voltage must remain within the specified limits. Proper operation is not guaranteed if overload conditions occur on functional pins such as XTAL1, RD, WR, etc.

3) Not subject to production test, verified by design/characterization.



### 4.3 Parameter Interpretation

The parameters listed in the following partly represent the characteristics of the C161S and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol":

#### CC (Controller Characteristics):

The logic of the C161S will provide signals with the respective timing characteristics.

#### SR (System Requirement):

The external system must provide signals with the respective timing characteristics to the C161S.



### 4.4 DC Parameters

## Table 9DC Characteristics (Standard Supply Voltage Range)<br/>(Operating Conditions apply)1)

| Parameter                                                                                          | Symbol                         |    | Limit                               | Values                              | Unit | Test Condition                                   |
|----------------------------------------------------------------------------------------------------|--------------------------------|----|-------------------------------------|-------------------------------------|------|--------------------------------------------------|
|                                                                                                    |                                |    | Min.                                | Max.                                |      |                                                  |
| Input low voltage (TTL,<br>all except XTAL1)                                                       | $V_{IL}$                       | SR | -0.5                                | 0.2 <i>V</i> <sub>DD</sub><br>- 0.1 | V    | _                                                |
| Input low voltage XTAL1                                                                            | $V_{\rm IL2}$                  | SR | -0.5                                | 0.3 V <sub>DD</sub>                 | V    | -                                                |
| Input high voltage (TTL, all except RSTIN and XTAL1)                                               | $V_{IH}$                       | SR | 0.2 <i>V</i> <sub>DD</sub><br>+ 0.9 | V <sub>DD</sub> + 0.5               | V    | _                                                |
| Input high voltage $\overline{\text{RSTIN}}$ (when operated as input)                              | $V_{IH1}$                      | SR | 0.6 V <sub>DD</sub>                 | V <sub>DD</sub> + 0.5               | V    | _                                                |
| Input high voltage XTAL1                                                                           | $V_{\rm IH2}$                  | SR | 0.7 V <sub>DD</sub>                 | V <sub>DD</sub> + 0.5               | V    | _                                                |
| Output low voltage<br>(PORT0, PORT1, Port 4, ALE,<br>RD, WR, BHE, RSTOUT,<br>RSTIN <sup>2)</sup> ) | V <sub>OL</sub>                | CC | -                                   | 0.45                                | V    | I <sub>OL</sub> = 2.4 mA                         |
| Output low voltage<br>(all other outputs)                                                          | V <sub>OL1</sub>               | CC | -                                   | 0.45                                | V    | I <sub>OL</sub> = 1.6 mA                         |
| Output high voltage <sup>3)</sup>                                                                  | $V_{OH}$                       | CC | 2.4                                 | _                                   | V    | I <sub>OH</sub> = -2.4 mA                        |
| (PORT0, PORT1, Port 4, ALE,<br>RD, WR, BHE, RSTOUT)                                                |                                |    | 0.9 V <sub>DD</sub>                 | _                                   | V    | I <sub>ОН</sub> = -0.5 mA                        |
| Output high voltage <sup>3)</sup>                                                                  | $V_{\rm OH1}$                  | CC | 2.4                                 | _                                   | V    | I <sub>OH</sub> = -1.6 mA                        |
| (all other outputs)                                                                                |                                |    | $0.9 \; V_{\rm DD}$                 | _                                   | V    | I <sub>OH</sub> = -0.5 mA                        |
| Input leakage current (Port 5)                                                                     | I <sub>OZ1</sub>               | CC | _                                   | ±200                                | nA   | $0 \text{ V} < V_{\text{IN}} < V_{\text{DD}}$    |
| Input leakage current (all other)                                                                  | I <sub>OZ2</sub>               | CC | _                                   | ±500                                | nA   | $0.45 \text{ V} < V_{\text{IN}} < V_{\text{DD}}$ |
| RSTIN inactive current <sup>4)</sup>                                                               | I <sub>RSTH</sub>              | 5) | _                                   | -10                                 | μA   | $V_{\rm IN} = V_{\rm IH1}$                       |
| RSTIN active current <sup>4)</sup>                                                                 | I <sub>RSTL</sub> <sup>6</sup> | 6) | -100                                | _                                   | μA   | $V_{\rm IN} = V_{\rm IL}$                        |
| RD/WR inactive current <sup>7)</sup>                                                               | I <sub>RWH</sub> <sup>5</sup>  | i) | _                                   | -40                                 | μA   | $V_{\rm OUT}$ = 2.4 V                            |
| RD/WR active current <sup>7)</sup>                                                                 | I <sub>RWL</sub> <sup>6)</sup> |    | -500                                | -                                   | μA   | $V_{\rm OUT} = V_{\rm OLmax}$                    |
| ALE inactive current <sup>7)</sup>                                                                 | I <sub>ALEL</sub> <sup>5</sup> | 5) | _                                   | 40                                  | μA   | $V_{\rm OUT} = V_{\rm OLmax}$                    |
| ALE active current <sup>7)</sup>                                                                   | I <sub>ALEH</sub>              | 6) | 500                                 | -                                   | μA   | $V_{\rm OUT}$ = 2.4 V                            |
| Port 6 inactive current <sup>7)</sup>                                                              | I <sub>P6H</sub> <sup>5)</sup> |    | -                                   | -40                                 | μA   | $V_{\rm OUT}$ = 2.4 V                            |



## Table 9DC Characteristics (Standard Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)1)

| Parameter                                                 | Symbol                         | Limi | Limit Values |    | Test Condition                       |
|-----------------------------------------------------------|--------------------------------|------|--------------|----|--------------------------------------|
|                                                           |                                | Min. | Max.         |    |                                      |
| Port 6 active current <sup>7)</sup>                       | I <sub>P6L</sub> <sup>6)</sup> | -500 | -            | μA | $V_{\rm OUT} = V_{\rm OL1max}$       |
| PORT0 configuration current <sup>7)</sup>                 | I <sub>P0H</sub> <sup>5)</sup> | _    | -10          | μA | $V_{\rm IN} = V_{\rm IHmin}$         |
|                                                           | $I_{\rm P0L}^{6)}$             | -100 | -            | μA | $V_{\rm IN} = V_{\rm ILmax}$         |
| XTAL1 input current                                       |                                | C -  | ±20          | μA | $0 V < V_{IN} < V_{DD}$              |
| Pin capacitance <sup>8)</sup><br>(digital inputs/outputs) | C <sub>IO</sub> C              | C –  | 10           | pF | f = 1  MHz,<br>$T_A = 25 \text{ °C}$ |

1) Keeping signal levels within the levels specified in this table, ensures operation without overload conditions. For signal levels outside these specifications also refer to the specification of the overload current  $I_{OV}$ .

2) Valid in bidirectional reset mode only.

3) This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage results from the external circuitry.

- 4) These parameters describe the  $\overline{\text{RSTIN}}$  pull-up, which equals a resistance of ca. 50 to 250 k $\Omega$ .
- 5) The maximum current may be drawn while the respective signal line remains inactive.
- 6) The minimum current must be drawn in order to drive the respective signal line active.
- 7) This specification is only valid during Reset and Adapt Mode.
- 8) Not subject to production test, verified by design/characterization.



| Table 10 | DC Characteristics (Reduced Supply Voltage Range) |
|----------|---------------------------------------------------|
|          | (Operating Conditions apply) <sup>1)</sup>        |

| Parameter                                                                                          | Sym                             | bol | Limit               | Values                | Unit | Test Condition                                   |
|----------------------------------------------------------------------------------------------------|---------------------------------|-----|---------------------|-----------------------|------|--------------------------------------------------|
|                                                                                                    |                                 |     | Min.                | Max.                  |      |                                                  |
| Input low voltage (TTL,<br>all except XTAL1)                                                       | $V_{IL}$                        | SR  | -0.5                | 0.8                   | V    | -                                                |
| Input low voltage XTAL1                                                                            | $V_{\rm IL2}$                   | SR  | -0.5                | 0.3 V <sub>DD</sub>   | V    | -                                                |
| Input high voltage (TTL, all except RSTIN and XTAL1)                                               | $V_{IH}$                        | SR  | 1.8                 | V <sub>DD</sub> + 0.5 | V    | -                                                |
| Input high voltage RSTIN (when operated as input)                                                  | V <sub>IH1</sub>                | SR  | 0.6 V <sub>DD</sub> | V <sub>DD</sub> + 0.5 | V    | -                                                |
| Input high voltage XTAL1                                                                           | $V_{\rm IH2}$                   | SR  | 0.7 V <sub>DD</sub> | V <sub>DD</sub> + 0.5 | V    | -                                                |
| Output low voltage<br>(PORT0, PORT1, Port 4, ALE,<br>RD, WR, BHE, RSTOUT,<br>RSTIN <sup>2)</sup> ) | V <sub>OL</sub>                 | CC  | _                   | 0.45                  | V    | I <sub>OL</sub> = 1.6 mA                         |
| Output low voltage<br>(all other outputs)                                                          | V <sub>OL1</sub>                | CC  | _                   | 0.45                  | V    | I <sub>OL</sub> = 1.0 mA                         |
| Output high voltage <sup>3)</sup><br>(PORT0, PORT1, Port 4, ALE,<br>RD, WR, BHE, RSTOUT)           | V <sub>OH</sub>                 | CC  | 0.9 V <sub>DD</sub> | _                     | V    | I <sub>OH</sub> = -0.5 mA                        |
| Output high voltage <sup>3)</sup><br>(all other outputs)                                           | V <sub>OH1</sub>                | CC  | 0.9 V <sub>DD</sub> | _                     | V    | I <sub>OH</sub> = -0.25 mA                       |
| Input leakage current (Port 5)                                                                     | I <sub>OZ1</sub>                | CC  | _                   | ±200                  | nA   | $0 V < V_{IN} < V_{DD}$                          |
| Input leakage current (all other)                                                                  | I <sub>OZ2</sub>                | CC  | _                   | ±500                  | nA   | $0.45 \text{ V} < V_{\text{IN}} < V_{\text{DD}}$ |
| RSTIN inactive current <sup>4)</sup>                                                               | I <sub>RSTH</sub>               | 5)  | _                   | -10                   | μA   | $V_{\rm IN} = V_{\rm IH1}$                       |
| RSTIN active current <sup>4)</sup>                                                                 | I <sub>RSTL</sub>               | 6)  | -100                | —                     | μA   | $V_{\rm IN} = V_{\rm IL}$                        |
| RD/WR inactive current <sup>7)</sup>                                                               | I <sub>RWH</sub> <sup>5</sup>   | 5)  | _                   | -10                   | μA   | $V_{\rm OUT}$ = 2.4 V                            |
| RD/WR active current <sup>7)</sup>                                                                 | I <sub>RWL</sub> <sup>6)</sup>  |     | -500                | —                     | μA   | $V_{\rm OUT} = V_{\rm OLmax}$                    |
| ALE inactive current <sup>7)</sup>                                                                 | $I_{ALEL}^{(5)}$                |     | _                   | 20                    | μA   | $V_{\rm OUT} = V_{\rm OLmax}$                    |
| ALE active current <sup>7)</sup>                                                                   | I <sub>ALEH</sub> <sup>6)</sup> |     | 500                 |                       | μA   | $V_{\rm OUT}$ = 2.4 V                            |
| Port 6 inactive current <sup>7)</sup>                                                              | I <sub>P6H</sub> <sup>5)</sup>  |     | _                   | -10                   | μA   | $V_{\rm OUT}$ = 2.4 V                            |
| Port 6 active current <sup>7)</sup>                                                                | $I_{\rm P6L}^{6)}$              |     | -500                | _                     | μA   | $V_{\rm OUT} = V_{\rm OL1max}$                   |



#### **Electrical Parameters**

## Table 10DC Characteristics (Reduced Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)<sup>1)</sup>

| Parameter                                                 | Syml                                  | loc | Limit Values |      | Unit | Test Condition                                     |
|-----------------------------------------------------------|---------------------------------------|-----|--------------|------|------|----------------------------------------------------|
|                                                           |                                       |     | Min.         | Max. |      |                                                    |
| PORT0 configuration current <sup>7)</sup>                 | I <sub>P0H</sub> <sup>5)</sup>        |     | _            | -5   | μA   | $V_{\rm IN} = V_{\rm IHmin}$                       |
|                                                           | <i>I</i> <sub>P0L</sub> <sup>6)</sup> |     | -100         | -    | μA   | $V_{\rm IN} = V_{\rm ILmax}$                       |
| XTAL1 input current                                       | $I_{\rm IL}$                          | CC  | _            | ±20  | μA   | $0 V < V_{IN} < V_{DD}$                            |
| Pin capacitance <sup>8)</sup><br>(digital inputs/outputs) | C <sub>IO</sub>                       | CC  | _            | 10   | pF   | <i>f</i> = 1 MHz,<br><i>T</i> <sub>A</sub> = 25 °C |

1) Keeping signal levels within the levels specified in this table, ensures operation without overload conditions. For signal levels outside these specifications also refer to the specification of the overload current  $I_{OV}$ .

2) Valid in bidirectional reset mode only.

3) This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage results from the external circuitry.

4) These parameters describe the  $\overline{\text{RSTIN}}$  pull-up, which equals a resistance of ca. 50 to 250 k $\Omega$ .

5) The maximum current may be drawn while the respective signal line remains inactive.

6) The minimum current must be drawn in order to drive the respective signal line active.

7) This specification is only valid during Reset and Adapt Mode.

8) Not subject to production test, verified by design/characterization.



| Table 11 | Power Consumption C161S (Standard Supply Voltage Range) |
|----------|---------------------------------------------------------|
|          | (Operating Conditions apply)                            |

| Parameter                                                                                 | Symbol              | Lim  | Limit Values                                                  |    | Test Condition                                                                            |
|-------------------------------------------------------------------------------------------|---------------------|------|---------------------------------------------------------------|----|-------------------------------------------------------------------------------------------|
|                                                                                           |                     | Min. | Max.                                                          |    |                                                                                           |
| Power supply current (active) with all peripherals active                                 | I <sub>DD5</sub>    | -    | 15 +<br>1.8 × f <sub>CPU</sub>                                | mA | $\overline{\text{RSTIN}} = V_{\text{IL2}}$ $f_{\text{CPU}} \text{ in } [\text{MHz}]^{1)}$ |
| Idle mode supply current with all peripherals active                                      | I <sub>IDX5</sub>   | _    | 3 +<br>0.6×f <sub>CPU</sub>                                   | mA | $\overline{\text{RSTIN}} = V_{\text{IH1}}$ $f_{\text{CPU}} \text{ in } [\text{MHz}]^{1)}$ |
| Idle mode supply current<br>with all peripherals deactivated,<br>PLL off, SDD factor = 32 | $I_{\rm IDO5}^{2)}$ | _    | $500 + 50 \times f_{OSC}$                                     | μA | $\overline{\text{RSTIN}} = V_{\text{IH1}}$ $f_{\text{OSC}} \text{ in } [\text{MHz}]^{1)}$ |
| Sleep and Power down mode supply current with RTC running                                 | $I_{\rm PDR5}^{2)}$ | _    | $\begin{array}{c} 200 + \\ 25 \times f_{\rm OSC} \end{array}$ | μA | $V_{\rm DD} = V_{\rm DDmax}$<br>$f_{\rm OSC}$ in [MHz] <sup>3)</sup>                      |
| Sleep and Power down mode supply current with RTC disabled                                | I <sub>PDO5</sub>   | -    | 50                                                            | μA | $V_{\rm DD} = V_{\rm DDmax}^{3)}$                                                         |

 The supply current is a function of the operating frequency. This dependency is illustrated in Figure 8. These parameters are tested at V<sub>DDmax</sub> and maximum CPU clock with all outputs disconnected and all inputs at V<sub>IL</sub> or V<sub>IH</sub>.

2) This parameter is determined mainly by the current consumed by the oscillator (see **Figure 9**). This current, however, is influenced by the external oscillator circuitry (crystal, capacitors). The values given refer to a typical circuitry and may change in case of a not optimized external oscillator circuitry.

3) This parameter is tested including leakage currents. All inputs (including pins configured as inputs) at 0 V to 0.1 V or at  $V_{DD}$  - 0.1 V to  $V_{DD}$ ,  $V_{REF}$  = 0 V, all outputs (including pins configured as outputs) disconnected.



#### **Electrical Parameters**

## Table 12Power Consumption C161S (Reduced Supply Voltage Range)<br/>(Operating Conditions apply)

| Parameter                                                                                 | Symbol                          | Limi | Limit Values                   |    | <b>Test Condition</b>                                                                     |
|-------------------------------------------------------------------------------------------|---------------------------------|------|--------------------------------|----|-------------------------------------------------------------------------------------------|
|                                                                                           |                                 | Min. | Max.                           |    |                                                                                           |
| Power supply current (active) with all peripherals active                                 | I <sub>DD3</sub>                | -    | 7 +<br>1.2 × f <sub>CPU</sub>  | mA | $\overline{\text{RSTIN}} = V_{\text{IL2}}$ $f_{\text{CPU}} \text{ in } [\text{MHz}]^{1)}$ |
| Idle mode supply current with all peripherals active                                      | I <sub>IDX3</sub>               | -    | 1 +<br>0.4 × f <sub>CPU</sub>  | mA | $\overline{\text{RSTIN}} = V_{\text{IH1}}$ $f_{\text{CPU}} \text{ in } [\text{MHz}]^{1)}$ |
| Idle mode supply current<br>with all peripherals deactivated,<br>PLL off, SDD factor = 32 | $I_{\rm IDO3}^{(2)}$            | -    | $300 + 30 \times f_{OSC}$      | μA | $\overline{\text{RSTIN}} = V_{\text{IH1}}$ $f_{\text{OSC}} \text{ in } [\text{MHz}]^{1)}$ |
| Sleep and Power down mode supply current with RTC running                                 | I <sub>PDR3</sub> <sup>2)</sup> | -    | 100 +<br>10 × f <sub>OSC</sub> | μA | $V_{\rm DD}$ = $V_{\rm DDmax}$<br>$f_{\rm OSC}$ in [MHz] <sup>3)</sup>                    |
| Sleep and Power down mode supply current with RTC disabled                                | I <sub>PDO3</sub>               | -    | 30                             | μA | $V_{\rm DD} = V_{\rm DDmax}^{3)}$                                                         |

 The supply current is a function of the operating frequency. This dependency is illustrated in Figure 8. These parameters are tested at V<sub>DDmax</sub> and maximum CPU clock with all outputs disconnected and all inputs at V<sub>IL</sub> or V<sub>IH</sub>.

2) This parameter is determined mainly by the current consumed by the oscillator (see Figure 9). This current, however, is influenced by the external oscillator circuitry (crystal, capacitors). The values given refer to a typical circuitry and may change in case of a not optimized external oscillator circuitry.

3) This parameter is tested including leakage currents. All inputs (including pins configured as inputs) at 0 V to 0.1 V or at  $V_{DD}$  - 0.1 V to  $V_{DD}$ ,  $V_{REF}$  = 0 V, all outputs (including pins configured as outputs) disconnected.





Figure 8 Supply and Idle Current as a Function of Operating Frequency





Frequency



## 5 Timing Characteristics

### 5.1 Definition of Internal Timing

The internal operation of the C161S is controlled by the internal CPU clock  $f_{CPU}$ . Both edges of the CPU clock can trigger internal (e.g. pipeline) or external (e.g. bus cycles) operations.

The specification of the external timing (AC Characteristics) therefore depends on the time between two consecutive edges of the CPU clock, called "TCL" (see Figure 10).



#### Figure 10 Generation Mechanisms for the CPU Clock

The CPU clock signal  $f_{\rm CPU}$  can be generated from the oscillator clock signal  $f_{\rm OSC}$  via different mechanisms. The duration of TCLs and their variation (and also the derived external timing) depends on the used mechanism to generate  $f_{\rm CPU}$ . This influence must be regarded when calculating the timings for the C161S.

Note: The example for PLL operation shown in Figure 10 refers to a PLL factor of 4.

The used mechanism to generate the basic CPU clock is selected by bitfield CLKCFG in register RP0H.7-5. Upon a long hardware reset register RP0H is loaded with the logic



levels present on the upper half of PORT0 (P0H), i.e. bitfield CLKCFG represents the logic levels on pins P0.15-13 (P0H.7-5).

**Table 13** associates the combinations of these three bits with the respective clock generation mode.

| CLKCFG<br>(P0H.7-5) | CPU Frequency $f_{CPU} = f_{OSC} \times F$ | External Clock<br>Input Range <sup>1)</sup> | Notes                      |
|---------------------|--------------------------------------------|---------------------------------------------|----------------------------|
| 111                 | $f_{\rm OSC} \times 4$                     | 2.5 to 6.25 MHz                             | Default configuration      |
| 110                 | $f_{\rm OSC} 	imes 3$                      | 3.33 to 8.33 MHz                            | -                          |
| 101                 | $f_{\rm OSC} \times 2$                     | 5 to 12.5 MHz                               | -                          |
| 100                 | $f_{\rm OSC} \times 5$                     | 2 to 5 MHz                                  | -                          |
| 011                 | $f_{\rm OSC} 	imes 1$                      | 1 to 25 MHz                                 | Direct drive <sup>2)</sup> |
| 010                 | $f_{\rm OSC} 	imes$ 1.5                    | 6.66 to 16.67 MHz                           | -                          |
| 001                 | f <sub>osc</sub> / 2                       | 2 to 50 MHz                                 | CPU clock via prescaler    |
| 000                 | $f_{\rm OSC} 	imes 2.5$                    | 4 to 10 MHz                                 | -                          |

 Table 13
 C161S Clock Generation Modes

 The external clock input range refers to a CPU clock range of 10 ... 25 MHz (PLL operation). If the on-chip oscillator is used together with a crystal, the oscillator frequency is limited to a range of 4 MHz to 16 MHz.

2) The maximum frequency depends on the duty cycle of the external clock signal.

#### **Prescaler Operation**

When prescaler operation is configured (CLKCFG =  $001_B$ ) the CPU clock is derived from the internal oscillator (input clock signal) by a 2:1 prescaler.

The frequency of  $f_{\text{CPU}}$  is half the frequency of  $f_{\text{OSC}}$  and the high and low time of  $f_{\text{CPU}}$  (i.e. the duration of an individual TCL) is defined by the period of the input clock  $f_{\text{OSC}}$ .

The timings listed in the AC Characteristics that refer to TCLs therefore can be calculated using the period of  $f_{\rm OSC}$  for any TCL.

#### Phase Locked Loop

When PLL operation is configured (via CLKCFG) the on-chip phase locked loop is enabled and provides the CPU clock (see **Table 13**). The PLL multiplies the input frequency by the factor **F** which is selected via the combination of pins P0.15-13 (i.e.  $f_{CPU} = f_{OSC} \times \mathbf{F}$ ). With every **F**'th transition of  $f_{OSC}$  the PLL circuit synchronizes the CPU clock to the input clock. This synchronization is done smoothly, i.e. the CPU clock frequency does not change abruptly.

Due to this adaptation to the input clock the frequency of  $f_{\rm CPU}$  is constantly adjusted so it is locked to  $f_{\rm OSC}$ . The slight variation causes a jitter of  $f_{\rm CPU}$  which also effects the duration of individual TCLs.



The timings listed in the AC Characteristics that refer to TCLs therefore must be calculated using the minimum TCL that is possible under the respective circumstances.

The actual minimum value for TCL depends on the jitter of the PLL. As the PLL is constantly adjusting its output frequency so it corresponds to the applied input frequency (crystal or oscillator) the relative deviation for periods of more than one TCL is lower than for one single TCL (see formula and Figure 11).

For a period of  $N \times \text{TCL}$  the minimum value is computed using the corresponding deviation  $\mathsf{D}_{N}$ :

$$(\mathbf{N} \times \mathrm{TCL})_{\min} = \mathbf{N} \times \mathrm{TCL}_{\mathrm{NOM}} - \mathbf{D}_{\mathbf{N}}, \ \mathbf{D}_{\mathbf{N}} \ [\mathrm{ns}] = \pm (13.3 + \mathbf{N} \times 6.3) \ / \ f_{\mathrm{CPU}} \ [\mathrm{MHz}]$$
(1)

where N = number of consecutive TCLs and  $1 \le N \le 40$ .

So for a period of 3 TCLs @ 20 MHz (i.e.  $\mathbf{N} = 3$ ):  $D_3 = (13.3 + 3 \times 6.3) / 20 = 1.61$  ns, and (3TCL)<sub>min</sub> = 3TCL<sub>NOM</sub> - 1.61 ns = 73.39 ns (@  $f_{CPU} = 20$  MHz).

This is especially important for bus cycles using waitstates and e.g. for the operation of timers, serial interfaces, etc. For all slower operations and longer periods (e.g. pulse train generation or measurement, lower baudrates, etc.) the deviation caused by the PLL jitter is negligible.

Note: For all periods longer than 40 TCL the N = 40 value can be used (see Figure 11).



Figure 11 Approximated Maximum Accumulated PLL Jitter



(2)

#### **Timing Characteristics**

#### **Direct Drive**

When direct drive is configured (CLKCFG =  $011_B$ ) the on-chip phase locked loop is disabled and the CPU clock is directly driven from the internal oscillator with the input clock signal.

The frequency of  $f_{\rm CPU}$  directly follows the frequency of  $f_{\rm OSC}$  so the high and low time of  $f_{\rm CPU}$  (i.e. the duration of an individual TCL) is defined by the duty cycle of the input clock  $f_{\rm OSC}$ .

The timings listed below that refer to TCLs therefore must be calculated using the minimum TCL that is possible under the respective circumstances. This minimum value can be calculated via the following formula:

 $TCL_{min} = 1/f_{OSC} \times DC_{min}$  (DC = duty cycle)

For two consecutive TCLs the deviation caused by the duty cycle of  $f_{OSC}$  is compensated so the duration of 2TCL is always  $1/f_{OSC}$ . The minimum value TCL<sub>min</sub> therefore has to be used only once for timings that require an odd number of TCLs (1, 3, ...). Timings that require an even number of TCLs (2, 4, ...) may use the formula 2TCL =  $1/f_{OSC}$ .



#### **Timing Characteristics**

### 5.2 External Clock Drive XTAL1

#### Table 14 External Clock Drive XTAL1 (Operating Conditions apply)

| Parameter               | Sym                   | Symbol |                  | Direct Drive<br>1:1 |      | Prescaler<br>2:1 |                  | PLL<br>1:N        |    |
|-------------------------|-----------------------|--------|------------------|---------------------|------|------------------|------------------|-------------------|----|
|                         |                       |        | Min.             | Max.                | Min. | Max.             | Min.             | Max.              |    |
| Oscillator<br>period    | t <sub>OSC</sub>      | SR     | 40               | -                   | 20   | -                | 60 <sup>1)</sup> | 500 <sup>1)</sup> | ns |
| High time <sup>2)</sup> | <i>t</i> <sub>1</sub> | SR     | 20 <sup>3)</sup> | _                   | 5    | -                | 10               | -                 | ns |
| Low time <sup>2)</sup>  | <i>t</i> <sub>2</sub> | SR     | 20 <sup>3)</sup> | _                   | 5    | _                | 10               | _                 | ns |
| Rise time <sup>2)</sup> | t <sub>3</sub>        | SR     | _                | 8                   | _    | 5                | _                | 10                | ns |
| Fall time <sup>2)</sup> | <i>t</i> <sub>4</sub> | SR     | _                | 8                   | -    | 5                | _                | 10                | ns |

1) The minimum and maximum oscillator periods for PLL operation depend on the selected CPU clock generation mode. Please see respective table above.

2) The clock input signal must reach the defined levels  $V_{\text{IL2}}$  and  $V_{\text{IH2}}$ .

3) The minimum high and low time refers to a duty cycle of 50%. The maximum operating frequency ( $f_{CPU}$ ) in direct drive mode depends on the duty cycle of the clock input signal.



#### Figure 12 External Clock Drive XTAL1

Note: If the on-chip oscillator is used together with a crystal, the oscillator frequency is limited to a range of 4 MHz to 16 MHz.

It is strongly recommended to measure the oscillation allowance (or margin) in the final target system (layout) to determine the optimum parameters for the oscillator operation. Please refer to the limits specified by the crystal supplier.

When driven by an external clock signal it will accept the specified frequency range. Operation at lower input frequencies is possible but is verified by design only (not tested in production).







Figure 13 Input Output Waveforms



Figure 14 Float Waveforms



#### Memory Cycle Variables

The timing tables below use three variables which are derived from the BUSCONx registers and represent the special characteristics of the programmed memory cycle. **Table 15** describes, how these variables are to be computed.

#### Table 15Memory Cycle Variables

| Description                  | Symbol         | Values                      |
|------------------------------|----------------|-----------------------------|
| ALE Extension                | t <sub>A</sub> | TCL × <alectl></alectl>     |
| Memory Cycle Time Waitstates | t <sub>C</sub> | 2TCL × (15 - <mctc>)</mctc> |
| Memory Tristate Time         | t <sub>F</sub> | 2TCL × (1 - <mttc>)</mttc>  |

Note: Please respect the maximum operating frequency of the respective derivative.

#### 5.4 AC Characteristics

## Table 16Multiplexed Bus (Standard Supply Voltage Range)<br/>(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A + t_C + t_F$  (120 ns at 25 MHz CPU clock without waitstates)

| Parameter                                                   | Sym                    | nbol |               | PU Clock<br>6 MHz | Variable<br>1 / 2TCL =              | Unit    |    |
|-------------------------------------------------------------|------------------------|------|---------------|-------------------|-------------------------------------|---------|----|
|                                                             |                        |      | Min.          | Max.              | Min.                                | Max.    |    |
| ALE high time                                               | <i>t</i> <sub>5</sub>  | CC   | $10 + t_{A}$  | -                 | TCL - 10<br>+ <i>t</i> <sub>A</sub> | -       | ns |
| Address setup to ALE                                        | t <sub>6</sub>         | CC   | $4 + t_A$     | -                 | TCL - 16<br>+ <i>t</i> <sub>A</sub> | -       | ns |
| Address hold after ALE                                      | <i>t</i> <sub>7</sub>  | CC   | $10 + t_{A}$  | _                 | TCL - 10<br>+ <i>t</i> <sub>A</sub> | -       | ns |
| ALE falling edge to $\overline{RD}$ ,<br>WR (with RW-delay) | t <sub>8</sub>         | CC   | $10 + t_A$    | -                 | TCL - 10<br>+ <i>t</i> <sub>A</sub> | -       | ns |
| ALE falling edge to RD,<br>WR (no RW-delay)                 | t <sub>9</sub>         | CC   | $-10 + t_{A}$ | -                 | $-10 + t_{A}$                       | -       | ns |
| Address float after RD,<br>WR (with RW-delay)               | <i>t</i> <sub>10</sub> | CC   | -             | 6                 | _                                   | 6       | ns |
| Address float after RD,<br>WR (no RW-delay)                 | <i>t</i> <sub>11</sub> | CC   | -             | 26                | -                                   | TCL + 6 | ns |



## Table 16Multiplexed Bus (Standard Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A + t_C + t_F$  (120 ns at 25 MHz CPU clock without waitstates)

| Parameter                                                                                                                                                  | Symbol                                                |                |                                       | PU Clock<br>6 MHz             |                                                                                   | CPU Clock<br>1 to 25 MHz                                                          | Unit     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------|---------------------------------------|-------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------|
|                                                                                                                                                            |                                                       |                | Min.                                  | Max.                          | Min.                                                                              | Max.                                                                              |          |
| RD, WR low time<br>(with RW-delay)                                                                                                                         | t <sub>12</sub>                                       | CC             | $30 + t_{\rm C}$                      | _                             | 2TCL - 10<br>+ <i>t</i> <sub>C</sub>                                              | _                                                                                 | ns       |
| RD, WR low time<br>(no RW-delay)                                                                                                                           | t <sub>13</sub>                                       | CC             | $50 + t_{\rm C}$                      | -                             | 3TCL - 10<br>+ <i>t</i> <sub>C</sub>                                              | _                                                                                 | ns       |
| RD to valid data in (with RW-delay)                                                                                                                        | <i>t</i> <sub>14</sub>                                | SR             | -                                     | $20 + t_{\rm C}$              | _                                                                                 | 2TCL - 20<br>+ <i>t</i> <sub>C</sub>                                              | ns       |
| RD to valid data in (no RW-delay)                                                                                                                          | t <sub>15</sub>                                       | SR             | -                                     | $40 + t_{\rm C}$              | _                                                                                 | 3TCL - 20<br>+ <i>t</i> <sub>C</sub>                                              | ns       |
| ALE low to valid data in                                                                                                                                   | t <sub>16</sub>                                       | SR             | -                                     | $40 + t_{A} + t_{C}$          | _                                                                                 | $\begin{array}{l} \text{3TCL - 20} \\ + t_{\text{A}} + t_{\text{C}} \end{array}$  | ns       |
| Address to valid data in                                                                                                                                   | <i>t</i> <sub>17</sub>                                | SR             | -                                     | $50 + 2t_A + t_C$             | -                                                                                 | $4TCL - 30 + 2t_A + t_C$                                                          | ns       |
| Data hold after RD rising edge                                                                                                                             | t <sub>18</sub>                                       | SR             | 0                                     | -                             | 0                                                                                 | _                                                                                 | ns       |
| Data float after $\overline{RD}$                                                                                                                           | t <sub>19</sub>                                       | SR             | -                                     | $26 + t_{\rm F}$              | -                                                                                 | 2TCL - 14<br>+ <i>t</i> <sub>F</sub>                                              | ns       |
| Data valid to $\overline{WR}$                                                                                                                              | t <sub>22</sub>                                       | CC             | $20 + t_{\rm C}$                      | -                             | 2TCL - 20<br>+ <i>t</i> <sub>C</sub>                                              | -                                                                                 | ns       |
| Data hold after $\overline{WR}$                                                                                                                            | t <sub>23</sub>                                       | CC             | $26 + t_{\rm F}$                      | -                             | 2TCL - 14<br>+ <i>t</i> <sub>F</sub>                                              | -                                                                                 | ns       |
| $\frac{\text{ALE rising edge after }\overline{\text{RD}},}{\overline{\text{WR}}}$                                                                          | t <sub>25</sub>                                       | CC             | $26 + t_{\rm F}$                      | -                             | 2TCL - 14<br>+ <i>t</i> <sub>F</sub>                                              | -                                                                                 | ns       |
| Address hold after $\overline{RD}$ , WR                                                                                                                    | t <sub>27</sub>                                       | CC             | $26 + t_{\rm F}$                      | -                             | 2TCL - 14<br>+ <i>t</i> <sub>F</sub>                                              | -                                                                                 | ns       |
| ALE falling edge to $\overline{CS}^{1)}$                                                                                                                   | t <sub>38</sub>                                       | CC             | -4 - t <sub>A</sub>                   | 10 - <i>t</i> <sub>A</sub>    | -4 - t <sub>A</sub>                                                               | 10 - <i>t</i> <sub>A</sub>                                                        | ns       |
| CS low to Valid Data In <sup>1)</sup>                                                                                                                      | t <sub>39</sub>                                       | SR             | -                                     | $40 + t_{\rm C} + 2t_{\rm A}$ | -                                                                                 | $\begin{array}{l} \text{3TCL - 20} \\ + t_{\text{C}} + 2t_{\text{A}} \end{array}$ | ns       |
| $\overline{\text{CS}}$ hold after $\overline{\text{RD}}$ , $\overline{\text{WR}}^{1)}$                                                                     | <i>t</i> <sub>40</sub>                                | CC             | $46 + t_{F}$                          | -                             | 3TCL - 14<br>+ <i>t</i> <sub>F</sub>                                              | -                                                                                 | ns       |
| $\overline{WR}$ Address hold after $\overline{RD}$ , $\overline{WR}$ ALE falling edge to $\overline{CS}^{1)}$ $\overline{CS}$ low to Valid Data $\ln^{1)}$ | t <sub>27</sub><br>t <sub>38</sub><br>t <sub>39</sub> | CC<br>CC<br>SR | $26 + t_{\rm F}$ $-4 - t_{\rm A}$ $-$ | $40 + t_{\rm C}$              | + $t_{\rm F}$<br>2TCL - 14<br>+ $t_{\rm F}$<br>-4 - $t_{\rm A}$<br>-<br>3TCL - 14 | 3TCL - 20                                                                         | n:<br>n: |



## Table 16Multiplexed Bus (Standard Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (120 ns at 25 MHz CPU clock without waitstates)

| Parameter                                                     | Syn                    | nbol |                  | PU Clock<br>5 MHz |                                      | CPU Clock<br>1 to 25 MHz             | Unit |
|---------------------------------------------------------------|------------------------|------|------------------|-------------------|--------------------------------------|--------------------------------------|------|
|                                                               |                        |      | Min.             | Max.              | Min.                                 | Max.                                 |      |
| ALE fall. edge to $\overline{RdCS}$ ,<br>WrCS (with RW delay) | <i>t</i> <sub>42</sub> | CC   | $16 + t_A$       | -                 | TCL - 4<br>+ <i>t</i> <sub>A</sub>   | -                                    | ns   |
| ALE fall. edge to RdCS,<br>WrCS (no RW delay)                 | <i>t</i> <sub>43</sub> | CC   | $-4 + t_{A}$     | -                 | -4<br>+ t <sub>A</sub>               | -                                    | ns   |
| Address float after<br>RdCS, WrCS (with RW<br>delay)          | <i>t</i> <sub>44</sub> | CC   | -                | 0                 | -                                    | 0                                    | ns   |
| Address float after<br>RdCS, WrCS (no RW<br>delay)            | <i>t</i> <sub>45</sub> | CC   | -                | 20                | -                                    | TCL                                  | ns   |
| RdCS to Valid Data In (with RW delay)                         | <i>t</i> <sub>46</sub> | SR   | -                | $16 + t_{\rm C}$  | -                                    | 2TCL - 24<br>+ <i>t</i> <sub>C</sub> | ns   |
| RdCS to Valid Data In (no RW delay)                           | <i>t</i> <sub>47</sub> | SR   | -                | $36 + t_{\rm C}$  | -                                    | 3TCL - 24<br>+ <i>t</i> <sub>C</sub> | ns   |
| RdCS, WrCS Low Time<br>(with RW delay)                        | t <sub>48</sub>        | CC   | $30 + t_{\rm C}$ | -                 | 2TCL - 10<br>+ <i>t</i> <sub>C</sub> | -                                    | ns   |
| RdCS, WrCS Low Time<br>(no RW delay)                          | <i>t</i> <sub>49</sub> | CC   | $50 + t_{\rm C}$ | _                 | 3TCL - 10<br>+ <i>t</i> <sub>C</sub> | -                                    | ns   |
| Data valid to WrCS                                            | <i>t</i> <sub>50</sub> | CC   | $26 + t_{\rm C}$ | -                 | 2TCL - 14<br>+ <i>t</i> <sub>C</sub> | -                                    | ns   |
| Data hold after RdCS                                          | <i>t</i> <sub>51</sub> | SR   | 0                | _                 | 0                                    | -                                    | ns   |
| Data float after RdCS                                         | <i>t</i> <sub>52</sub> | SR   | -                | $20 + t_{\rm F}$  | -                                    | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | ns   |
| Address hold after<br>RdCS, WrCS                              | <i>t</i> <sub>54</sub> | CC   | $20 + t_{\rm F}$ | -                 | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | -                                    | ns   |
| Data hold after WrCS                                          | <i>t</i> <sub>56</sub> | CC   | $20 + t_{F}$     | -                 | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | -                                    | ns   |

These parameters refer to the latched chip select signals (CSxL). The early chip select signals (CSxE) are specified together with the address and signal BHE (see figures below).



#### **Timing Characteristics**

## Table 17Multiplexed Bus (Reduced Supply Voltage Range)<br/>(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A + t_C + t_F$  (150 ns at 20 MHz CPU clock without waitstates)

| Parameter                                                   | Symbol                 |    |                  | PU Clock<br>MHz      | Variable (<br>1 / 2TCL =             | Unit                                                                             |    |
|-------------------------------------------------------------|------------------------|----|------------------|----------------------|--------------------------------------|----------------------------------------------------------------------------------|----|
|                                                             |                        |    | Min.             | Max.                 | Min.                                 | Max.                                                                             |    |
| ALE high time                                               | <i>t</i> <sub>5</sub>  | CC | $11 + t_A$       | -                    | TCL - 14<br>+ <i>t</i> <sub>A</sub>  | -                                                                                | ns |
| Address setup to ALE                                        | t <sub>6</sub>         | CC | $5 + t_A$        | -                    | TCL - 20<br>+ <i>t</i> <sub>A</sub>  | -                                                                                | ns |
| Address hold after ALE                                      | <i>t</i> <sub>7</sub>  | CC | $15 + t_A$       | -                    | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -                                                                                | ns |
| ALE falling edge to $\overline{RD}$ ,<br>WR (with RW-delay) | t <sub>8</sub>         | CC | $15 + t_A$       | -                    | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -                                                                                | ns |
| ALE falling edge to RD,<br>WR (no RW-delay)                 | t <sub>9</sub>         | CC | $-10 + t_{A}$    | -                    | $-10 + t_{A}$                        |                                                                                  | ns |
| Address float after $\overline{RD}$ ,<br>WR (with RW-delay) | <i>t</i> <sub>10</sub> | CC | -                | 6                    | -                                    | 6                                                                                | ns |
| Address float after RD,<br>WR (no RW-delay)                 | <i>t</i> <sub>11</sub> | CC | -                | 31                   | -                                    | TCL + 6                                                                          | ns |
| RD, WR low time<br>(with RW-delay)                          | <i>t</i> <sub>12</sub> | CC | $34 + t_{\rm C}$ | -                    | 2TCL - 16<br>+ <i>t</i> <sub>C</sub> | -                                                                                | ns |
| RD, WR low time<br>(no RW-delay)                            | t <sub>13</sub>        | CC | $59 + t_{\rm C}$ | -                    | 3TCL - 16<br>+ <i>t</i> <sub>C</sub> | -                                                                                | ns |
| RD to valid data in (with RW-delay)                         | <i>t</i> <sub>14</sub> | SR | -                | $22 + t_{\rm C}$     | -                                    | 2TCL - 28<br>+ <i>t</i> <sub>C</sub>                                             | ns |
| RD to valid data in (no RW-delay)                           | t <sub>15</sub>        | SR | -                | $47 + t_{\rm C}$     | -                                    | 3TCL - 28<br>+ <i>t</i> <sub>C</sub>                                             | ns |
| ALE low to valid data in                                    | t <sub>16</sub>        | SR | -                | $45 + t_{A} + t_{C}$ | -                                    | $\begin{array}{l} \text{3TCL - 30} \\ + t_{\text{A}} + t_{\text{C}} \end{array}$ | ns |
| Address to valid data in                                    | t <sub>17</sub>        | SR | -                | $57 + 2t_A + t_C$    | -                                    | $4TCL - 43 + 2t_A + t_C$                                                         | ns |
| Data hold after RD rising edge                              | t <sub>18</sub>        | SR | 0                | -                    | 0                                    | -                                                                                | ns |
| Data float after RD                                         | t <sub>19</sub>        | SR | _                | $36 + t_{\rm F}$     | _                                    | 2TCL - 14<br>+ <i>t</i> <sub>F</sub>                                             | ns |



#### **Timing Characteristics**

## Table 17Multiplexed Bus (Reduced Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A + t_C + t_F$  (150 ns at 20 MHz CPU clock without waitstates)

| Parameter                                                              | Sym                    | nbol |                     | PU Clock<br>) MHz             |                                      | CPU Clock<br>1 to 20 MHz                                       | Unit |
|------------------------------------------------------------------------|------------------------|------|---------------------|-------------------------------|--------------------------------------|----------------------------------------------------------------|------|
|                                                                        |                        |      | Min.                | Max.                          | Min.                                 | Max.                                                           |      |
| Data valid to $\overline{WR}$                                          | t <sub>22</sub>        | CC   | $24 + t_{\rm C}$    | -                             | 2TCL - 26<br>+ <i>t</i> <sub>C</sub> | -                                                              | ns   |
| Data hold after $\overline{WR}$                                        | t <sub>23</sub>        | CC   | $36 + t_{F}$        | -                             | 2TCL - 14<br>+ <i>t</i> <sub>F</sub> | -                                                              | ns   |
| $\frac{\text{ALE rising edge after }\overline{\text{RD}},}{\text{WR}}$ | t <sub>25</sub>        | CC   | $36 + t_{F}$        | -                             | 2TCL - 14<br>+ <i>t</i> <sub>F</sub> | -                                                              | ns   |
| Address hold after $\overline{RD}$ , WR                                | t <sub>27</sub>        | CC   | $36 + t_{\rm F}$    | -                             | 2TCL - 14<br>+ <i>t</i> <sub>F</sub> | -                                                              | ns   |
| ALE falling edge to $\overline{CS}^{1)}$                               | <i>t</i> <sub>38</sub> | CC   | -8 - t <sub>A</sub> | 10 - <i>t</i> <sub>A</sub>    | -8 - <i>t</i> <sub>A</sub>           | 10 - <i>t</i> <sub>A</sub>                                     | ns   |
| CS low to Valid Data In <sup>1)</sup>                                  | t <sub>39</sub>        | SR   | -                   | $47 + t_{\rm C} + 2t_{\rm A}$ | _                                    | 3TCL - 28<br>+ <i>t</i> <sub>C</sub> + 2 <i>t</i> <sub>A</sub> | ns   |
| $\overline{CS}$ hold after $\overline{RD}$ , $\overline{WR}^{1)}$      | <i>t</i> <sub>40</sub> | CC   | 57 + $t_{\rm F}$    | -                             | 3TCL - 18<br>+ <i>t</i> <sub>F</sub> | _                                                              | ns   |
| ALE fall. edge to RdCS,<br>WrCS (with RW delay)                        | t <sub>42</sub>        | CC   | $19 + t_{A}$        | -                             | TCL - 6<br>+ <i>t</i> <sub>A</sub>   | _                                                              | ns   |
| ALE fall. edge to $\overline{RdCS}$ ,<br>WrCS (no RW delay)            | <i>t</i> <sub>43</sub> | CC   | $-6 + t_{A}$        | -                             | -6<br>+ <i>t</i> <sub>A</sub>        | _                                                              | ns   |
| Address float after<br>RdCS, WrCS (with RW<br>delay)                   | t <sub>44</sub>        | CC   | _                   | 0                             | -                                    | 0                                                              | ns   |
| Address float after<br>RdCS, WrCS (no RW<br>delay)                     | t <sub>45</sub>        | CC   | _                   | 25                            | -                                    | TCL                                                            | ns   |
| RdCS to Valid Data In (with RW delay)                                  | <i>t</i> <sub>46</sub> | SR   | -                   | $20 + t_{\rm C}$              | _                                    | 2TCL - 30<br>+ <i>t</i> <sub>C</sub>                           | ns   |
| RdCS to Valid Data In (no RW delay)                                    | t <sub>47</sub>        | SR   | _                   | $45 + t_{\rm C}$              | -                                    | 3TCL - 30<br>+ <i>t</i> <sub>C</sub>                           | ns   |
| RdCS, WrCS Low Time<br>(with RW delay)                                 | t <sub>48</sub>        | CC   | $38 + t_{\rm C}$    | -                             | 2TCL - 12<br>+ <i>t</i> <sub>C</sub> | -                                                              | ns   |
| RdCS, WrCS Low Time<br>(no RW delay)                                   | t <sub>49</sub>        | CC   | $63 + t_{\rm C}$    | -                             | 3TCL - 12<br>+ <i>t</i> <sub>C</sub> | _                                                              | ns   |



#### **Timing Characteristics**

## Table 17Multiplexed Bus (Reduced Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A + t_C + t_F$  (150 ns at 20 MHz CPU clock without waitstates)

| Parameter                        | Sym                    | bol |                  | PU Clock<br>MHz  | Variable (<br>1 / 2TCL =             | Unit                                 |    |
|----------------------------------|------------------------|-----|------------------|------------------|--------------------------------------|--------------------------------------|----|
|                                  |                        |     | Min.             | Max.             | Min.                                 | Max.                                 |    |
| Data valid to WrCS               | t <sub>50</sub>        | CC  | $28 + t_{\rm C}$ | -                | 2TCL - 22<br>+ <i>t</i> <sub>C</sub> | _                                    | ns |
| Data hold after RdCS             | <i>t</i> <sub>51</sub> | SR  | 0                | -                | 0                                    | -                                    | ns |
| Data float after RdCS            | t <sub>52</sub>        | SR  | -                | $30 + t_{\rm F}$ | _                                    | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | ns |
| Address hold after<br>RdCS, WrCS | t <sub>54</sub>        | CC  | $30 + t_{\rm F}$ | _                | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | -                                    | ns |
| Data hold after WrCS             | t <sub>56</sub>        | CC  | $30 + t_{\rm F}$ | -                | 2TCL - 20<br>+ <i>t</i> <sub>F</sub> | -                                    | ns |

 These parameters refer to the latched chip select signals (CSxL). The early chip select signals (CSxE) are specified together with the address and signal BHE (see figures below).





Figure 15 External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Normal ALE





Figure 16 External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Extended ALE





Figure 17 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Normal ALE





Figure 18 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Extended ALE



# Table 18Demultiplexed Bus (Standard Supply Voltage Range)<br/>(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A + t_C + t_F$  (80 ns at 25 MHz CPU clock without waitstates)

| Parameter                                                                   | Symbol                |    |                  | PU Clock<br>MHz            |                                      | CPU Clock<br>1 to 25 MHz                                                         | Unit |
|-----------------------------------------------------------------------------|-----------------------|----|------------------|----------------------------|--------------------------------------|----------------------------------------------------------------------------------|------|
|                                                                             |                       |    | Min.             | Max.                       | Min.                                 | Max.                                                                             |      |
| ALE high time                                                               | <i>t</i> <sub>5</sub> | CC | $10 + t_{A}$     | _                          | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | _                                                                                | ns   |
| Address setup to ALE                                                        | t <sub>6</sub>        | CC | $4 + t_A$        | -                          | TCL - 16<br>+ <i>t</i> <sub>A</sub>  | -                                                                                | ns   |
| ALE falling edge to RD,<br>WR (with RW-delay)                               | t <sub>8</sub>        | CC | $10 + t_{A}$     | -                          | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -                                                                                | ns   |
| ALE falling edge to RD,<br>WR (no RW-delay)                                 | t <sub>9</sub>        | CC | $-10 + t_{A}$    | _                          | -10<br>+ <i>t</i> <sub>A</sub>       | -                                                                                | ns   |
| RD, WR low time<br>(with RW-delay)                                          | t <sub>12</sub>       | CC | $30 + t_{\rm C}$ | _                          | 2TCL - 10<br>+ <i>t</i> <sub>C</sub> | -                                                                                | ns   |
| RD, WR low time<br>(no RW-delay)                                            | t <sub>13</sub>       | CC | $50 + t_{\rm C}$ | _                          | 3TCL - 10<br>+ <i>t</i> <sub>C</sub> | -                                                                                | ns   |
| RD to valid data in (with RW-delay)                                         | t <sub>14</sub>       | SR | -                | $20 + t_{\rm C}$           | _                                    | 2TCL - 20<br>+ <i>t</i> <sub>C</sub>                                             | ns   |
| RD to valid data in (no RW-delay)                                           | t <sub>15</sub>       | SR | _                | $40 + t_{\rm C}$           | _                                    | 3TCL - 20<br>+ <i>t</i> <sub>C</sub>                                             | ns   |
| ALE low to valid data in                                                    | t <sub>16</sub>       | SR | _                | $40 + t_{A} + t_{C}$       | _                                    | $\begin{array}{l} \text{3TCL - 20} \\ + t_{\text{A}} + t_{\text{C}} \end{array}$ | ns   |
| Address to valid data in                                                    | t <sub>17</sub>       | SR | _                | $50 + 2t_A + t_C$          | _                                    | $4TCL - 30 + 2t_A + t_C$                                                         | ns   |
| Data hold after RD rising edge                                              | t <sub>18</sub>       | SR | 0                | _                          | 0                                    | _                                                                                | ns   |
| Data float after $\overline{RD}$ rising edge (with RW-delay <sup>1)</sup> ) | t <sub>20</sub>       | SR | -                | $26 + 2t_{A} + t_{F}^{1)}$ | -                                    | 2TCL - 14<br>+ $22t_A$<br>+ $t_F^{(1)}$                                          | ns   |
| Data float after RD rising edge (no RW-delay <sup>1)</sup> )                | t <sub>21</sub>       | SR | -                | $10 + 2t_{A} + t_{F}^{1)}$ | _                                    | TCL - 10<br>+ $22t_{A}$<br>+ $t_{F}^{1)}$                                        | ns   |
| Data valid to $\overline{WR}$                                               | t <sub>22</sub>       | CC | $20 + t_{\rm C}$ | -                          | 2TCL - 20<br>+ <i>t</i> <sub>C</sub> | -                                                                                | ns   |



## Table 18Demultiplexed Bus (Standard Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A + t_C + t_F$  (80 ns at 25 MHz CPU clock without waitstates)

| Parameter                                                                              | Symbol                 |    |                             | PU Clock<br>6 MHz             | Variable (<br>1 / 2TCL =             | Unit                                                                              |    |
|----------------------------------------------------------------------------------------|------------------------|----|-----------------------------|-------------------------------|--------------------------------------|-----------------------------------------------------------------------------------|----|
|                                                                                        |                        |    | Min.                        | Max.                          | Min.                                 | Max.                                                                              |    |
| Data hold after $\overline{WR}$                                                        | <i>t</i> <sub>24</sub> | CC | $10 + t_{\rm F}$            | -                             | TCL - 10<br>+ <i>t</i> <sub>F</sub>  | -                                                                                 | ns |
| $\frac{\text{ALE rising edge after }\overline{\text{RD}},}{\text{WR}}$                 | t <sub>26</sub>        | CC | -10 + <i>t</i> <sub>F</sub> | -                             | $-10 + t_{\rm F}$                    | -                                                                                 | ns |
| Address hold after WR <sup>2)</sup>                                                    | t <sub>28</sub>        | CC | $0 + t_{F}$                 | -                             | $0 + t_F$                            | _                                                                                 | ns |
| ALE falling edge to $\overline{CS}^{3)}$                                               | t <sub>38</sub>        | CC | -4 - t <sub>A</sub>         | 10 - <i>t</i> <sub>A</sub>    | -4 - t <sub>A</sub>                  | 10 - <i>t</i> <sub>A</sub>                                                        | ns |
| CS low to Valid Data In <sup>3)</sup>                                                  | t <sub>39</sub>        | SR | -                           | $40 + t_{\rm C} + 2t_{\rm A}$ | _                                    | $\begin{array}{c} \text{3TCL - 20} \\ + t_{\text{C}} + 2t_{\text{A}} \end{array}$ | ns |
| $\overline{\text{CS}}$ hold after $\overline{\text{RD}}$ , $\overline{\text{WR}}^{3)}$ | <i>t</i> <sub>41</sub> | CC | $6 + t_{F}$                 | _                             | TCL - 14<br>+ <i>t</i> <sub>F</sub>  | -                                                                                 | ns |
| ALE falling edge to<br>RdCS, WrCS (with<br>RW-delay)                                   | t <sub>42</sub>        | CC | $16 + t_A$                  | -                             | TCL - 4<br>+ <i>t</i> <sub>A</sub>   | -                                                                                 | ns |
| ALE falling edge to<br>RdCS, WrCS (no<br>RW-delay)                                     | t <sub>43</sub>        | CC | $-4 + t_A$                  | -                             | -4<br>+ t <sub>A</sub>               | -                                                                                 | ns |
| RdCS to Valid Data In (with RW-delay)                                                  | <i>t</i> <sub>46</sub> | SR | -                           | $16 + t_{\rm C}$              | -                                    | 2TCL - 24<br>+ <i>t</i> <sub>C</sub>                                              | ns |
| RdCS to Valid Data In (no RW-delay)                                                    | t <sub>47</sub>        | SR | -                           | $36 + t_{\rm C}$              | -                                    | 3TCL - 24<br>+ <i>t</i> <sub>C</sub>                                              | ns |
| RdCS, WrCS Low Time<br>(with RW-delay)                                                 | t <sub>48</sub>        | CC | $30 + t_{\rm C}$            | -                             | 2TCL - 10<br>+ <i>t</i> <sub>C</sub> | -                                                                                 | ns |
| RdCS, WrCS Low Time<br>(no RW-delay)                                                   | <i>t</i> <sub>49</sub> | CC | $50 + t_{\rm C}$            | -                             | 3TCL - 10<br>+ <i>t</i> <sub>C</sub> | -                                                                                 | ns |
| Data valid to WrCS                                                                     | <i>t</i> <sub>50</sub> | CC | $26 + t_{\rm C}$            | -                             | 2TCL - 14<br>+ <i>t</i> <sub>C</sub> | -                                                                                 | ns |
| Data hold after RdCS                                                                   | <i>t</i> <sub>51</sub> | SR | 0                           | _                             | 0                                    | -                                                                                 | ns |
| Data float after RdCS<br>(with RW-delay) <sup>1)</sup>                                 | t <sub>53</sub>        | SR | -                           | $20 + t_{\rm F}$              | -                                    | 2TCL - 20<br>+ $2t_A + t_F^{(1)}$                                                 | ns |



## Table 18Demultiplexed Bus (Standard Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A + t_C + t_F$  (80 ns at 25 MHz CPU clock without waitstates)

| Parameter                                         | Symbol          |    | Max. CPU Clock<br>= 25 MHz |             | Variable (<br>1 / 2TCL =            | Unit                             |    |
|---------------------------------------------------|-----------------|----|----------------------------|-------------|-------------------------------------|----------------------------------|----|
|                                                   |                 |    | Min.                       | Max.        | Min.                                | Max.                             |    |
| Data float after RdCS (no RW-delay) <sup>1)</sup> | t <sub>68</sub> | SR | -                          | $0 + t_{F}$ | _                                   | TCL - 20<br>+ $2t_A + t_F^{(1)}$ | ns |
| Address hold after<br>RdCS, WrCS                  | t <sub>55</sub> | CC | $-6 + t_{\rm F}$           | -           | -6 + <i>t</i> <sub>F</sub>          | _                                | ns |
| Data hold after WrCS                              | t <sub>57</sub> | CC | $6 + t_{F}$                | -           | TCL - 14<br>+ <i>t</i> <sub>F</sub> | _                                | ns |

1) RW-delay and  $t_A$  refer to the next following bus cycle (including an access to an on-chip X-Peripheral).

2) Read data are latched with the same clock edge that triggers the address change and the rising  $\overline{\text{RD}}$  edge. Therefore address changes before the end of  $\overline{\text{RD}}$  have no impact on read cycles.

3) These parameters refer to the latched chip select signals (CSxL). The early chip select signals (CSxE) are specified together with the address and signal BHE (see figures below).



# Table 19Demultiplexed Bus (Reduced Supply Voltage Range)<br/>(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A + t_C + t_F$  (100 ns at 20 MHz CPU clock without waitstates)

| Parameter                                                                   | Symbol                 |    |                  | PU Clock<br>MHz            |                                      | CPU Clock<br>1 to 20 MHz                                                                 | Unit |
|-----------------------------------------------------------------------------|------------------------|----|------------------|----------------------------|--------------------------------------|------------------------------------------------------------------------------------------|------|
|                                                                             |                        |    | Min.             | Max.                       | Min.                                 | Max.                                                                                     |      |
| ALE high time                                                               | <i>t</i> <sub>5</sub>  | CC | $11 + t_A$       | -                          | TCL - 14<br>+ <i>t</i> <sub>A</sub>  | -                                                                                        | ns   |
| Address setup to ALE                                                        | t <sub>6</sub>         | CC | $5 + t_A$        | -                          | TCL - 20<br>+ <i>t</i> <sub>A</sub>  | -                                                                                        | ns   |
| ALE falling edge to $\overline{RD}$ ,<br>WR (with RW-delay)                 | t <sub>8</sub>         | CC | $15 + t_A$       | -                          | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -                                                                                        | ns   |
| ALE falling edge to $\overline{RD}$ ,<br>WR (no RW-delay)                   | t <sub>9</sub>         | CC | $-10 + t_{A}$    | -                          | -10<br>+ <i>t</i> <sub>A</sub>       | -                                                                                        | ns   |
| RD, WR low time<br>(with RW-delay)                                          | t <sub>12</sub>        | CC | $34 + t_{\rm C}$ | -                          | 2TCL - 16<br>+ <i>t</i> <sub>C</sub> | -                                                                                        | ns   |
| RD, WR low time<br>(no RW-delay)                                            | t <sub>13</sub>        | CC | $59 + t_{\rm C}$ | -                          | 3TCL - 16<br>+ <i>t</i> <sub>C</sub> | -                                                                                        | ns   |
| RD to valid data in (with RW-delay)                                         | <i>t</i> <sub>14</sub> | SR | -                | $22 + t_{\rm C}$           | _                                    | 2TCL - 28<br>+ <i>t</i> <sub>C</sub>                                                     | ns   |
| RD to valid data in (no RW-delay)                                           | t <sub>15</sub>        | SR | -                | $47 + t_{\rm C}$           | _                                    | 3TCL - 28<br>+ <i>t</i> <sub>C</sub>                                                     | ns   |
| ALE low to valid data in                                                    | t <sub>16</sub>        | SR | -                | $45 + t_A + t_C$           | _                                    | $\begin{array}{l} \text{3TCL} - 30 \\ + t_{\text{A}} + t_{\text{C}} \end{array}$         | ns   |
| Address to valid data in                                                    | t <sub>17</sub>        | SR | -                | $57 + 2t_A + t_C$          | -                                    | $\begin{array}{c} \text{4TCL} - \text{43} \\ + 2t_{\text{A}} + t_{\text{C}} \end{array}$ | ns   |
| Data hold after RD rising edge                                              | t <sub>18</sub>        | SR | 0                | -                          | 0                                    | -                                                                                        | ns   |
| Data float after $\overline{RD}$ rising edge (with RW-delay <sup>1)</sup> ) | <i>t</i> <sub>20</sub> | SR | _                | $36 + 2t_{A} + t_{F}^{1)}$ | _                                    | 2TCL - 14<br>+ $22t_A$<br>+ $t_F^{(1)}$                                                  | ns   |
| Data float after $\overline{RD}$ rising edge (no RW-delay <sup>1)</sup> )   | <i>t</i> <sub>21</sub> | SR | _                | $15 + 2t_A + t_F^{(1)}$    | _                                    | TCL - 10<br>+ $22t_{A}$<br>+ $t_{F}^{(1)}$                                               | ns   |
| Data valid to $\overline{WR}$                                               | t <sub>22</sub>        | CC | $24 + t_{\rm C}$ | -                          | 2TCL - 26<br>+ <i>t</i> <sub>C</sub> | -                                                                                        | ns   |



# Table 19Demultiplexed Bus (Reduced Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A + t_C + t_F$  (100 ns at 20 MHz CPU clock without waitstates)

| Parameter                                                                              | Symbol                 |    |                             | PU Clock<br>MHz               |                                      | CPU Clock<br>1 to 20 MHz                               | Unit |
|----------------------------------------------------------------------------------------|------------------------|----|-----------------------------|-------------------------------|--------------------------------------|--------------------------------------------------------|------|
|                                                                                        |                        |    | Min.                        | Max.                          | Min.                                 | Max.                                                   |      |
| Data hold after $\overline{WR}$                                                        | <i>t</i> <sub>24</sub> | CC | 15 + <i>t</i> <sub>F</sub>  | -                             | TCL - 10<br>+ <i>t</i> <sub>F</sub>  | -                                                      | ns   |
| $\frac{\text{ALE rising edge after }\overline{\text{RD}},}{\text{WR}}$                 | t <sub>26</sub>        | CC | -12 + <i>t</i> <sub>F</sub> | -                             | -12 + <i>t</i> <sub>F</sub>          | -                                                      | ns   |
| Address hold after WR <sup>2)</sup>                                                    | t <sub>28</sub>        | CC | $0 + t_{F}$                 | -                             | $0 + t_{F}$                          | -                                                      | ns   |
| ALE falling edge to $\overline{CS}^{3)}$                                               | <i>t</i> <sub>38</sub> | CC | -8 - t <sub>A</sub>         | 10 - <i>t</i> <sub>A</sub>    | -8 - <i>t</i> <sub>A</sub>           | 10 - <i>t</i> <sub>A</sub>                             | ns   |
| CS low to Valid Data In <sup>3)</sup>                                                  | t <sub>39</sub>        | SR | -                           | $47 + t_{\rm C} + 2t_{\rm A}$ | -                                    | $3TCL - 28 + t_{C} + 2t_{A}$                           | ns   |
| $\overline{\text{CS}}$ hold after $\overline{\text{RD}}$ , $\overline{\text{WR}}^{3)}$ | <i>t</i> <sub>41</sub> | CC | 9 + $t_{\rm F}$             | _                             | TCL - 16<br>+ <i>t</i> <sub>F</sub>  | -                                                      | ns   |
| ALE falling edge to<br>RdCS, WrCS (with<br>RW-delay)                                   | t <sub>42</sub>        | CC | $19 + t_{A}$                | _                             | TCL - 6<br>+ <i>t</i> <sub>A</sub>   | -                                                      | ns   |
| ALE falling edge to<br>RdCS, WrCS (no<br>RW-delay)                                     | t <sub>43</sub>        | CC | $-6 + t_{A}$                | -                             | -6<br>+ t <sub>A</sub>               | -                                                      | ns   |
| RdCS to Valid Data In (with RW-delay)                                                  | <i>t</i> <sub>46</sub> | SR | -                           | $20 + t_{\rm C}$              | -                                    | 2TCL - 30<br>+ <i>t</i> <sub>C</sub>                   | ns   |
| RdCS to Valid Data In<br>(no RW-delay)                                                 | t <sub>47</sub>        | SR | -                           | $45 + t_{\rm C}$              | -                                    | 3TCL - 30<br>+ <i>t</i> <sub>C</sub>                   | ns   |
| RdCS, WrCS Low Time<br>(with RW-delay)                                                 | t <sub>48</sub>        | CC | $38 + t_{\rm C}$            | -                             | 2TCL - 12<br>+ <i>t</i> <sub>C</sub> | -                                                      | ns   |
| RdCS, WrCS Low Time<br>(no RW-delay)                                                   | t <sub>49</sub>        | CC | $63 + t_{\rm C}$            | -                             | 3TCL - 12<br>+ <i>t</i> <sub>C</sub> | -                                                      | ns   |
| Data valid to WrCS                                                                     | <i>t</i> <sub>50</sub> | CC | $28 + t_{\rm C}$            | -                             | 2TCL - 22<br>+ <i>t</i> <sub>C</sub> | -                                                      | ns   |
| Data hold after RdCS                                                                   | <i>t</i> <sub>51</sub> | SR | 0                           | -                             | 0                                    | -                                                      | ns   |
| Data float after RdCS<br>(with RW-delay) <sup>1)</sup>                                 | t <sub>53</sub>        | SR | -                           | $30 + t_{\rm F}$              | -                                    | $2\text{TCL} - 20 + 2t_{\text{A}} + t_{\text{F}}^{-1}$ | ns   |



## Table 19Demultiplexed Bus (Reduced Supply Voltage Range) (cont'd)<br/>(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A + t_C + t_F$  (100 ns at 20 MHz CPU clock without waitstates)

| Parameter                                         | Symbol          |    | Max. CPU Clock<br>= 20 MHz  |             | Variable CPU Clock<br>1 / 2TCL = 1 to 20 MHz |                                  | Unit |
|---------------------------------------------------|-----------------|----|-----------------------------|-------------|----------------------------------------------|----------------------------------|------|
|                                                   |                 |    | Min.                        | Max.        | Min.                                         | Max.                             |      |
| Data float after RdCS (no RW-delay) <sup>1)</sup> | t <sub>68</sub> | SR | -                           | $5 + t_{F}$ | _                                            | TCL - 20<br>+ $2t_A + t_F^{(1)}$ | ns   |
| Address hold after<br>RdCS, WrCS                  | t <sub>55</sub> | CC | -16 + <i>t</i> <sub>F</sub> | _           | -16 + <i>t</i> <sub>F</sub>                  | _                                | ns   |
| Data hold after WrCS                              | t <sub>57</sub> | CC | $9 + t_{F}$                 | _           | TCL - 16<br>+ <i>t</i> <sub>F</sub>          | _                                | ns   |

1) RW-delay and  $t_A$  refer to the next following bus cycle (including an access to an on-chip X-Peripheral).

2) Read data are latched with the same clock edge that triggers the address change and the rising  $\overline{\text{RD}}$  edge. Therefore address changes before the end of  $\overline{\text{RD}}$  have no impact on read cycles.

3) These parameters refer to the latched chip select signals (CSxL). The early chip select signals (CSxE) are specified together with the address and signal BHE (see figures below).





#### Figure 19 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Normal ALE





#### Figure 20 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Extended ALE





#### Figure 21 External Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Normal ALE





#### Figure 22 External Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Extended ALE



#### **Package Outlines**

## 6 Package Outlines



Figure 23 P-MQFP-80-7 (Plastic Metric Quad Flat Package)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device

Dimensions in mm

www.infineon.com

Published by Infineon Technologies AG