# **JFET Amplifier** # **P-Channel - Depletion** ### **Features** • Pb-Free Packages are Available\* ### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------|------------------|-------------|-------------| | Drain – Gate Voltage | $V_{DG}$ | 40 | Vdc | | Reverse Gate - Source Voltage | $V_{GSR}$ | 40 | Vdc | | Forward Gate Current | $I_{G(f)}$ | 10 | mAdc | | Total Device Dissipation @ T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 350<br>2.8 | mW<br>mW/°C | | Junction Temperature Range | TJ | -65 to +135 | °C | | Storage Channel Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. ## ON Semiconductor® ### http://onsemi.com ### **MARKING DIAGRAM** 2N546x = Device Code x = 0, 1, or 2 A = Assembly Location Y = Year WW = Work Week = Pb–Free Package (Note: Microdot may be in either location) ### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. **Preferred** devices are recommended choices for future use and best overall value <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted) | Characteristic | | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|----------------------|-------------|----------------------|----------------| | OFF CHARACTERISTICS | | | | | | | | Gate – Source Breakdown Voltage (I <sub>G</sub> = 10 μAdc, V <sub>DS</sub> = 0) | 2N5460, 2N5461, 2N5462 | $V_{(BR)GSS}$ | 40 | _ | _ | Vdc | | Gate Reverse Current<br>(V <sub>GS</sub> = 20 Vdc, V <sub>DS</sub> = 0)<br>(V <sub>GS</sub> = 30 Vdc, V <sub>DS</sub> = 0) | 2N5460, 2N5461, 2N5462 | I <sub>GSS</sub> | - | - | 5.0 | nAdc | | (V <sub>GS</sub> = 20 Vdc, V <sub>DS</sub> = 0, T <sub>A</sub> = 100°C)<br>(V <sub>GS</sub> = 30 Vdc, V <sub>DS</sub> = 0, T <sub>A</sub> = 100°C) | 2N5460, 2N5461, 2N5462 | | _ | _ | 1.0 | μAdc | | Gate – Source Cutoff Voltage<br>(V <sub>DS</sub> = 15 Vdc, I <sub>D</sub> = 1.0 μAdc) | 2N5460<br>2N5461<br>2N5462 | $V_{GS(off)}$ | 0.75<br>1.0<br>1.8 | -<br>-<br>- | 6.0<br>7.5<br>9.0 | Vdc | | $\label{eq:Gate-Source Voltage} \begin{split} &(V_{DS} = 15 \text{ Vdc, } I_{D} = 0.1 \text{ mAdc}) \\ &(V_{DS} = 15 \text{ Vdc, } I_{D} = 0.2 \text{ mAdc}) \\ &(V_{DS} = 15 \text{ Vdc, } I_{D} = 0.4 \text{ mAdc}) \end{split}$ | 2N5460<br>2N5461<br>2N5462 | $V_{GS}$ | 0.5<br>0.8<br>1.5 | -<br>-<br>- | 4.0<br>4.5<br>6.0 | Vdc | | ON CHARACTERISTICS | | | | | | | | Zero – Gate – Voltage Drain Current<br>(V <sub>DS</sub> = 15 Vdc, V <sub>GS</sub> = 0, f = 1.0 kHz) | 2N5460<br>2N5461<br>2N5462 | I <sub>DSS</sub> | -1.0<br>-2.0<br>-4.0 | -<br>-<br>- | -5.0<br>-9.0<br>-16 | mAdc | | SMALL-SIGNAL CHARACTERISTICS | | | • | • | • | • | | Forward Transfer Admittance<br>(V <sub>DS</sub> = 15 Vdc, V <sub>GS</sub> = 0, f = 1.0 kHz) | 2N5460<br>2N5461<br>2N5462 | y <sub>fs</sub> | 1000<br>1500<br>2000 | -<br>-<br>- | 4000<br>5000<br>6000 | μmhos | | Output Admittance (V <sub>DS</sub> = 15 Vdc, V <sub>GS</sub> = 0, f = 1.0 kHz) | | y <sub>os</sub> | - | - | 75 | μmhos | | Input Capacitance (V <sub>DS</sub> = 15 Vdc, V <sub>GS</sub> = 0, f = 1.0 MHz) | | C <sub>iss</sub> | _ | 5.0 | 7.0 | pF | | Reverse Transfer Capacitance (V <sub>DS</sub> = 15 Vdc, V <sub>GS</sub> = 0, f = 1.0 MHz) | | C <sub>rss</sub> | _ | 1.0 | 2.0 | pF | | FUNCTIONAL CHARACTERISTICS | | | | | | | | Equivalent Short–Circuit Input Noise Voltage (V <sub>DS</sub> = 15 Vdc, V <sub>GS</sub> = 0, f = 100 Hz, BW = 1 | .0 Hz) | e <sub>n</sub> | _ | 60 | 115 | $nV/\sqrt{Hz}$ | ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | | |-------------|--------------------|-----------------------|--| | 2N5460 | TO-92 | 1000 Units / Box | | | 2N5460G | TO-92<br>(Pb-Free) | | | | 2N5461 | TO-92 | | | | 2N5461G | TO-92<br>(Pb-Free) | | | | 2N5461RLRA | TO-92 | | | | 2N5461RLRAG | TO-92<br>(Pb-Free) | 2000 / Tape & Reel | | | 2N5462 | TO-92 | 1000 Units / Box | | | 2N5462G | TO-92<br>(Pb-Free) | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # DRAIN CURRENT versus GATE SOURCE VOLTAGE #### 4.0 $V_{DS} = 15 \text{ V}$ 3.5 ID, DRAIN CURRENT (mA) 3.0 2.5 $T_A = -55^{\circ}C$ 2.0 25°C 1.5 125°C 1.0 0.5 0 0.2 0.6 8.0 1.0 1.2 1.8 VGS, GATE-SOURCE VOLTAGE (VOLTS) Figure 1. V<sub>GS(off)</sub> = 2.0 V # FORWARD TRANSFER ADMITTANCE versus DRAIN CURRENT Figure 4. $V_{GS(off)} = 2.0 \text{ V}$ Figure 2. $V_{GS(off)} = 4.0 \text{ V}$ Figure 5. V<sub>GS(off)</sub> = 4.0 V Figure 3. $V_{GS(off)} = 5.0 \text{ V}$ Figure 6. $V_{GS(off)} = 5.0 \text{ V}$ Figure 7. Output Resistance versus Drain Current Figure 8. Capacitance versus Drain-Source Voltage Figure 9. Noise Figure versus Source Resistance $^*C_{\text{osp}}$ is $C_{\text{oss}}$ in parallel with Series Combination of $C_{\text{iss}}$ and $C_{\text{rss}}.$ ### NOTE: Graphical data is presented for dc conditions. Tabular data is given for pulsed conditions (Pulse Width = 630 ms, Duty Cycle = 10%). Figure 10. Equivalent Low Frequency Circuit ### PACKAGE DIMENSIONS TO-92 CASE 29-11 ISSUE AL #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI THE TOTAL TOLERANCING PER ANSI THE A - Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. - CONTOUR OF PACKAGE BEYOND DIMENSION R IS UNCONTROLLED. - LEAD DIMENSION IS UNCONTROLLED IN P AND BEYOND DIMENSION K MINIMUM. | | INCHES | | MILLIMETERS | | |-----|--------|-------|-------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.175 | 0.205 | 4.45 | 5.20 | | В | 0.170 | 0.210 | 4.32 | 5.33 | | С | 0.125 | 0.165 | 3.18 | 4.19 | | D | 0.016 | 0.021 | 0.407 | 0.533 | | G | 0.045 | 0.055 | 1.15 | 1.39 | | Н | 0.095 | 0.105 | 2.42 | 2.66 | | J | 0.015 | 0.020 | 0.39 | 0.50 | | K | 0.500 | | 12.70 | | | L | 0.250 | | 6.35 | | | N | 0.080 | 0.105 | 2.04 | 2.66 | | Р | | 0.100 | | 2.54 | | R | 0.115 | | 2.93 | | | V | 0.135 | | 3.43 | | STYLE 7: PIN 1. SOURCE - 2. DRAIN - 3. GATE ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.