AS5045 Data Sheet ## 12 Bit Programmable Magnetic Rotary Encoder ### 1 General Description The AS5045 is a contactless magnetic rotary encoder for accurate angular measurement over a full turn of 360°. It is a system-on-chip, combining integrated Hall elements, analog front end and digital signal processing in a single device. To measure the angle, only a simple two-pole magnet, rotating over the center of the chip, is required. The magnet may be placed above or below the IC. The absolute angle measurement provides instant indication of the magnet's angular position with a resolution of $0.0879^{\circ} = 4096$ positions per revolution. This digital data is available as a serial bit stream and as a PWM signal. An internal voltage regulator allows the AS5045 to operate at either 3.3 V or 5 V supplies. #### 2 Benefits - Complete system-on-chip - Flexible system solution provides absolute and PWM outputs simultaneously - Ideal for applications in harsh environments due to contactless position sensing - No calibration required ## 3 Key Features - Contactless high resolution rotational position encoding over a full turn of 360 degrees - Two digital 12bit absolute outputs: - Serial interface and - Pulse width modulated (PWM) output - User programmable zero position - Failure detection mode for magnet placement monitoring and loss of power supply - "red-yellow-green" indicators display placement of magnet in Z-axis - Serial read-out of multiple interconnected AS5045 devices using Daisy Chain mode - Tolerant to magnet misalignment and airgap variations - Wide temperature range: 40°C to + 125°C - Small Pb-free package: SSOP 16 (5.3mm x 6.2mm) ## 4 Applications - Industrial applications: - Contactless rotary position sensing - Robotics - Automotive applications: - Steering wheel position sensing - Transmission gearbox encoder - Headlight position control - Torque sensing - Valve position sensing - Replacement of high end potentiometers Figure 1. Typical Arrangement of AS5045 and Magnet ## **Table of Contents** | 1 | General Description | 1 | |-------|---------------------------------------------------------------------------|----| | 2 | Benefits | 1 | | 3 | Key Features | 1 | | 4 | Applications | 1 | | 5 | Pinout | 4 | | 5.1 | Pin Configuration | 4 | | 5.2 | Pin Description | 4 | | 3 | Electrical Characteristics | 5 | | 6.1 | AS5045 Differences to AS5040 | 5 | | 6.2 | Absolute Maximum Ratings (non operating) | 6 | | 6.3 | Operating Conditions | 6 | | 6.4 | DC Characteristics for Digital Inputs and Outputs | 7 | | 3.4.1 | CMOS Schmitt-Trigger Inputs: CLK, CSn. (CSn = internal Pull-up) | 7 | | 6.4.2 | CMOS / Program Input: Prog | 7 | | 6.4.3 | CMOS Output Open Drain: MagINCn, MagDECn | 7 | | 6.4.4 | CMOS Output: PWM | 7 | | 6.4.5 | Tristate CMOS Output: DO | 8 | | 6.5 | Magnetic Input Specification | 8 | | 6.6 | Electrical System Specifications | ç | | 6.7 | Timing Characteristics | 10 | | 6.7.1 | Synchronous Serial Interface (SSI) | 10 | | 6.7.2 | Pulse Width Modulation Output | 11 | | 6.8 | Programming Conditions | 11 | | 7 | Functional Description | 12 | | 3 | Mode Input Pin | 13 | | 8.1 | Synchronous Serial Interface (SSI) | 13 | | 3.1.1 | Data Content | 14 | | 3.1.2 | Z-axis Range Indication (Push Button Feature, Red/Yellow/Green Indicator) | 14 | | 8.2 | Daisy Chain Mode | 15 | | 9 | Pulse Width Modulation (PWM) Output | 16 | | 9.1 | Changing the PWM Frequency | 17 | | 10 | Analog Output | 17 | | 11 | Programming the AS5045 | 18 | | 11.1 | Zero Position Programming | 18 | | 11.2 | Repeated OTP Programming | 18 | | 11.3 | Non-permanent Programming | 19 | | 11.4 | Analog Readback Mode | 20 | | 12 | Alignment Mode | 21 | | 13 | 3.3V / 5V Operation | 22 | | 14 | Choosing the Proper Magnet | | | 14.1 | | | | 15 | Simulation Modeling | 25 | |--------|-------------------------------------------|----| | 16 | Failure Diagnostics | 26 | | 16.1 | Magnetic Field Strength Diagnosis | 26 | | 16.2 | Power Supply Failure Detection | 26 | | 17 | Angular Output Tolerances | 26 | | 17.1 | Accuracy | 26 | | 17.2 | Transition Noise | 28 | | 17.3 | High Speed Operation | 28 | | 17.3.1 | Sampling Rate | 28 | | 17.4 | Propagation Delays | 29 | | 17.4.1 | Angular Error Caused by Propagation Delay | 29 | | 17.5 | Internal Timing Tolerance | 29 | | 17.6 | Temperature | 30 | | 17.6.1 | Magnetic Temperature Coefficient | 30 | | 17.7 | Accuracy over Temperature | 30 | | 17.7.1 | Timing Tolerance over Temperature | 30 | | 18 | Package Drawings and Markings | 31 | | 19 | Ordering Information | 31 | | 20 | Recommended PCB Footprint | 32 | #### 5 Pinout ### 5.1 Pin Configuration Figure 2. Pin Configuration SSOP16 ### 5.2 Pin Description Table 1 shows the description of each pin of the standard SSOP16 package (Shrink Small Outline Package, 16 leads, body size: 5.3mm x 6.2mmm; see *Figure 2*). Pins 7, 15 and 16 supply pins, pins 3, 4, 5, 6, 13 and 14 are for internal use and must not be connected. Pins 1 and 2 MagINCn and MagDECn are the magnetic field change indicators (magnetic field strength increase or decrease through variation of the distance between the magnet and the device). These outputs can be used to detect the valid magnetic field range. Furthermore those indicators can also be used for contact-less push-button functionality. **Pin 6 Mode** allows switching between filtered (slow) and unfiltered (fast mode). This pin must be tied to VSS or VDD5V, and must not be switched after power up. See chapter 8 Mode Input Pin. Pin 8 Prog is used to program the zero-position into the OTP (see chapter 11.1 Zero Position Programming). This pin is also used as digital input to shift serial data through the device in Daisy Chain configuration, (see chapter 8.2 Daisy Chain Mode). **Pin 11 Chip Select** (CSn; active low) selects a device within a network of AS5045 encoders and initiates serial data transfer. A logic high at CSn puts the data output pin (DO) to tri-state and terminates serial data transfer. This pin is also used for alignment mode (*Figure 14*) and programming mode (*Figure 10*). **Pin 12 PWM** allows a single wire output of the 10-bit absolute position value. The value is encoded into a pulse width modulated signal with 1μs pulse width per step (1μs to 4096μs over a full turn). By using an external low pass filter, the digital PWM signal is converted into an analog voltage, making a direct replacement of potentiometers possible. Table 1. Pin Description | Pin | Symbol | Type | Description | |-----|---------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | MagINCn | DO_OD | Magnet Field <b>Mag</b> nitude <b>INC</b> rease; active low, indicates a distance reduction between the magnet and the device surface. See <i>Table 5</i> | | 2 | MagDECn | DO_OD | Magnet Field <b>Mag</b> nitude <b>DEC</b> rease; active low, indicates a distance increase between the device and the magnet. See <i>Table 5</i> | | 3 | NC | - | Must be left unconnected | | 4 | NC | - | Must be left unconnected | | Pin | Symbol | Туре | Description | |-----|---------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | NC | - | Must be left unconnected | | 6 | Mode | - | Select between slow (low, VSS) and fast (high, VDD5V) mode. Internal pull-down resistor. | | 7 | VSS | S | Negative Supply Voltage (GND) | | 8 | Prog_DI | DI_PD | OTP <b>Prog</b> ramming Input and Data Input for Daisy Chain mode. Internal pull-down resistor ( $\sim$ 74k $\Omega$ ). Connect to VSS if not used | | 9 | DO | DO_T | Data Output of Synchronous Serial Interface | | 10 | CLK | DI, ST | Clock Input of Synchronous Serial Interface; Schmitt-Trigger input | | 11 | CSn | DI_PU, ST | Chip Select, active low; Schmitt-Trigger input, internal pull-up resistor (~50kΩ) | | 12 | PWM | DO | Pulse Width Modulation of approx. 244Hz; 1µs/step (opt. 122Hz; 2µs/step) | | 13 | NC | - | Must be left unconnected | | 14 | NC | - | Must be left unconnected | | 15 | VDD3V3 | S | 3V-Regulator Output, internally regulated from VDD5V. Connect to VDD5V for 3V supply voltage. Do not load externally. | | 16 | VDD5V | S | Positive Supply Voltage, 3.0 to 5.5 V | | DO_OD | digital output open drain | S | supply pin | |-------|---------------------------|------|---------------------------| | DO | digital output | DI | digital input | | DI_PD | digital input pull-down | DO_T | digital output /tri-state | | DI_PU | digital input pull-up | ST | Schmitt-Trigger input | ## 6 Electrical Characteristics ### 6.1 AS5045 Differences to AS5040 All parameters are according to AS5040 datasheet except for the parameters shown below: | Building Block | AS5045 | AS5040 | |------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | Resolution | 12bits, 0.088°/step. | 10bit, 0.35°/step | | Data length | Read: 18bits (12bits data + 6 bits status) OTP write: 18 bits (12bits zero position + 6 bits mode selection) | Read: 16bits (10bits data + 6 bits status) OTP write: 16 bits (10bits zero position + 6 bits mode selection) | | Incremental<br>encoder | Not used Pin 3: not used Pin 4:not used | Quadrature, step/direction and BLDC motor commutation modes Pin 3:incremental output A_LSB_U Pin 4:incremental output B_DIR_V | | Pins 1 and 2 | MagINCn, MagDECn: same feature as AS5040, additional OTP option for redyellow-green magnetic range | MagINCn, MagDECn indicate in-range or out-of-range magnetic field plus movement of magnet in z-axis | | Pin 6 | MODE pin, switch between fast and slow mode | Pin 6:Index output | | Pin 12 | PWM output: frequency selectable by OTP:<br>1µs / step, 4096 steps per revolution,<br>f=244Hz 2µs/ step, 4096 steps per<br>revolution, f=122Hz | PWM output:<br>1µs / step, 1024 steps per revolution,<br>976Hz PWM frequency | | Sampling frequency | Selectable by MODE input pin: 2.5kHz, 10kHz | Fixed at 10kHz @10bit resolution | | Building Block | AS5045 | AS5040 | |--------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | Propagation delay | 384µs (slow mode)<br>96µs (fast mode) | 48µs | | Transition noise (rms; 1sigma) | 0.03 degrees max. (slow mode)<br>0.06 degrees max. (fast mode) | 0.12 degrees | | OTP programming options | Zero position, rotational direction, PWM disable, 2 Magnetic Field indicator modes, 2 PWM frequencies | Zero position, rotational direction, incremental modes, index bit width | ### 6.2 Absolute Maximum Ratings (non operating) Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under "Operating Conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------------------|-------------------|------|---------------|------|------------------------------------------------------------------------------| | DC supply voltage at pin VDD5V | VDD5V | -0.3 | 7 | V | | | DC supply voltage at pin VDD3V3 | VDD3V3 | | 5 | V | | | Input pin voltage | $V_{in}$ | -0.3 | VDD5V<br>+0.3 | V | Except VDD3V3 | | Input current (latchup immunity) | I <sub>scr</sub> | -100 | 100 | mA | Norm: JEDEC 78 | | Electrostatic discharge | ESD | | ± 2 | kV | Norm: MIL 883 E method 3015 | | Storage temperature | T <sub>strg</sub> | -55 | 125 | °C | Min – 67°F ; Max +257°F | | Body temperature (Lead-free package) | $T_Body$ | | 260 | °C | t=20 to 40s,<br>Norm: IPC/JEDEC J-Std-020<br>Lead finish 100% Sn "matte tin" | | Humidity non-condensing | Н | 5 | 85 | % | | ### 6.3 Operating Conditions | Parameter | Symbol | Min | Тур | Max | Unit | Note | |------------------------------------------------|-------------------|-----|-----|-----|------|----------------------------------| | Ambient temperature | T <sub>amb</sub> | -40 | | 125 | °C | -40°F+257°F | | Supply current | I <sub>supp</sub> | | 16 | 21 | mA | | | Supply voltage at pin VDD5V | VDD5V | 4.5 | 5.0 | 5.5 | | | | Voltage regulator output voltage at pin VDD3V3 | VDD3V3 | 3.0 | 3.3 | 3.6 | V | 5V operation | | Supply voltage at pin VDD5V | VDD5V | 3.0 | 3.3 | 3.6 | V | 3.3V operation | | Supply voltage at pin VDD3V3 | VDD3V3 | 3.0 | 3.3 | 3.6 | V | (pin VDD5V and VDD3V3 connected) | ## 6.4 DC Characteristics for Digital Inputs and Outputs ### 6.4.1 CMOS Schmitt-Trigger Inputs: CLK, CSn. (CSn = internal Pull-up) (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0-3.6V (3V operation) VDD5V = 4.5-5.5V (5V operation) unless otherwise noted) | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------|---------------------|-------------|-------------|------|-----------------------| | High level input voltage | V <sub>IH</sub> | 0.7 * VDD5V | | V | Normal operation | | Low level input voltage | $V_{IL}$ | | 0.3 * VDD5V | V | | | Schmitt Trigger hysteresis | $V_{lon-} V_{loff}$ | 1 | | V | | | Input leakage current | I <sub>LEAK</sub> | -1 | 1 | μΑ | CLK only | | Pull-up low level input current | l <sub>iL</sub> | -30 | -100 | μΑ | CSn only, VDD5V: 5.0V | #### 6.4.2 CMOS / Program Input: Prog (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0-3.6V (3V operation) VDD5V = 4.5-5.5V (5V operation) unless otherwise noted) | Parameter | Symbol | Min | Max | Unit | Note | |--------------------------|--------|-------------------|-----------------|------|--------------------| | High level input voltage | VIH | 0.7 * VDD5V VDD5V | | V | | | High level input voltage | VPROG | See Program | ming Conditions | V | During programming | | Low level input voltage | VIL | 0.3 * VDD5V | | V | | | High level input current | liL | 30 | 100 | μΑ | VDD5V: 5.5V | ### 6.4.3 CMOS Output Open Drain: MagINCn, MagDECn (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0-3.6V (3V operation) VDD5V = 4.5-5.5V (5V operation) unless otherwise noted) | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------|-----------------|-----|---------|------|-------------| | Low level output voltage | $V_{OL}$ | | VSS+0.4 | V | | | Output current | l <sub>a</sub> | | 4 | mA | VDD5V: 4.5V | | Output current | IO | | 2 | ША | VDD5V: 3V | | Open drain leakage current | I <sub>OZ</sub> | | 1 | μΑ | | ### 6.4.4 CMOS Output: PWM (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0-3.6V (3V operation) VDD5V = 4.5-5.5V (5V operation) unless otherwise noted) | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------|-----------------|-----------|---------|------|-------------| | High level output voltage | V <sub>OH</sub> | VDD5V-0.5 | | V | | | Low level output voltage | $V_{OL}$ | | VSS+0.4 | V | | | Output ourrent | | | 4 | mA | VDD5V: 4.5V | | Output current | I <sub>O</sub> | | 2 | mA | VDD5V: 3V | ### 6.4.5 Tristate CMOS Output: DO (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0-3.6V (3V operation) VDD5V = 4.5-5.5V (5V operation) unless otherwise noted) | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------|-----------------|------------|---------|------|-------------| | High level output voltage | V <sub>OH</sub> | VDD5V -0.5 | | V | | | Low level output voltage | V <sub>OL</sub> | | VSS+0.4 | V | | | Output current | Io | | 4 | mA | VDD5V: 4.5V | | | | | 2 | mA | VDD5V: 3V | | Tri-state leakage current | l <sub>oz</sub> | | 1 | μΑ | | ## 6.5 Magnetic Input Specification (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0-3.6V (3V operation) VDD5V = 4.5-5.5V (5V operation) unless otherwise noted) Two-pole cylindrical diametrically magnetised source: | Parameter | Symbol | Min | Тур | Max | Unit | Note | |--------------------------------|----------------------|-----|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------| | Diameter | d <sub>mag</sub> | 4 | 6 | | mm | Recommended magnet: Ø 6mm x 2.5mm for | | Thickness | t <sub>mag</sub> | 2.5 | | | mm | cylindrical magnets | | Magnetic input field amplitude | $B_{pk}$ | 45 | | 75 | mT | Required vertical component of the magnetic field strength on the die's surface, measured along a concentric circle with a radius of 1.1mm | | Magnetic offset | $B_{off}$ | | | ± 10 | mT | Constant magnetic stray field | | Field non-linearity | | | | 5 | % | Including offset gradient | | Input frequency | _ | | | 2.44 | | 146 rpm @ 4096 positions/rev.; fast mode | | (rotational speed of magnet) | † <sub>mag_abs</sub> | | | 0.61 | Hz | 36.6rpm @ 4096 positions/rev.; slow mode | | Displacement radius | Disp | | | 0.25 | mm | Max. offset between defined device center and magnet axis (see <i>Figure 18</i> ) | | Eccentricity | Ecc | | | 100 | μm | Eccentricity of magnet center to rotational axis | | Recommended magnet | | | -0.12 | | | NdFeB (Neodymium Iron Boron) | | material and temperature drift | | | -0.035 | | %/K | SmCo (Samarium Cobalt) | # 6.6 Electrical System Specifications (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0~3.6V (3V operation) VDD5V = 4.5~5.5V (5V operation) unless otherwise noted) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------|------------|------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Resolution | RES | | | 12 | bit | 0.088 deg | | Integral non-linearity (optimum) | INLopt | | | ± 0.5 | deg | Maximum error with respect to the best line fit. Centered magnet without calibration, T <sub>amb</sub> =25 °C. | | Integral non-linearity (optimum) | INL <sub>temp</sub> | | | ± 0.9 | deg | Maximum error with respect to the best line fit. Centered magnet without calibration, T <sub>amb</sub> = -40 to +125°C | | Integral non-linearity | INL | | | ± 1.4 | deg | Best line fit = (Err <sub>max</sub> – Err <sub>min</sub> ) / 2 Over displacement tolerance with 6mm diameter magnet, without calibration, T <sub>amb</sub> = -40 to +125°C | | Differential non-linearity | DNL | | | ±0.044 | deg | 12bit, no missing codes | | Transition noise | TNI | | | 0.06 | deg | 1 sigma, fast mode<br>(MODE = 1) | | Transition noise | TN | | | 0.03 | RMS | 1 sigma, slow mode (MODE=0 or open) | | Power-on reset thresholds<br>On voltage; 300mV typ.<br>hysteresis<br>Off voltage; 300mV typ.<br>hysteresis | V <sub>on</sub><br>V <sub>off</sub> | 1.37<br>1.08 | 2.2<br>1.9 | 2.9<br>2.6 | V | DC supply voltage 3.3V (VDD3V3) DC supply voltage 3.3V (VDD3V3) | | Dower up time | 4 | | | 20 | | Fast mode (Mode = 1); until status bit OCF = 1 | | Power-up time | t <sub>PwrUp</sub> | | | 80 | ms | Slow mode (Mode = 0 or open);<br>until OCF = 1 | | System propagation delay | | | | 96 | | Fast mode (MODE=1) | | absolute output : delay of ADC, DSP and absolute interface | t <sub>delay</sub> | | | 384 | μs | Slow mode (MODE=0 or open) | | Internal sampling rate for | f <sub>S</sub> | 2.48 | 2.61 | 2.74 | kHz | T <sub>amb</sub> = 25°C, slow mode<br>(MODE=0 or open) | | absolute output: | IS | 2.35 | 2.61 | 2.87 | NI IZ | T <sub>amb</sub> = -40 to +125°C, slow mode (MODE=0 or open) | | Internal sampling rate for | f <sub>S</sub> | 9.90 | 10.42 | 10.94 | kHz | T <sub>amb</sub> = 25°C, fast mode<br>(MODE = 1) | | absolute output | IS | 9.38 | 10.42 | 11.46 | KΠZ | $T_{amb}$ = -40 to +125°C, : fast mode (MODE = 1) | | Read-out frequency | CLK | | | 1 | MHz | Max. clock frequency to read out serial data | Actual curve | Actual curve | House Figure 3. Integral and Differential Non-linearity (example) Integral Non-Linearity (INL) is the maximum deviation between actual position and indicated position. Differential Non-Linearity (DNL) is the maximum deviation of the step length from one position to the next. Transition Noise (TN) is the repeatability of an indicated position ## 6.7 Timing Characteristics #### 6.7.1 Synchronous Serial Interface (SSI) (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0~3.6V (3V operation) VDD5V = 4.5~5.5V (5V operation) unless otherwise noted) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |---------------------------------------|------------------------|-----|-----|-----|------|----------------------------------------------------------------| | Data output activated (logic high) | t <sub>DO active</sub> | | | 100 | ns | Time between falling edge of CSn and data output activated | | First data shifted to output register | t <sub>CLK FE</sub> | 500 | | | ns | Time between falling edge of CSn and first falling edge of CLK | | Start of data output | T <sub>CLK/2</sub> | 500 | | | ns | Rising edge of CLK shifts out one bit at a time | | Data output valid | t <sub>DO valid</sub> | 357 | 375 | 394 | ns | Time between rising edge of CLK and data output valid | | Data output tristate | t DO tristate | | | 100 | ns | After the last bit DO changes back to "tristate" | | Pulse width of CSn | t <sub>CSn</sub> | 500 | | | ns | CSn = high; To initiate read-out of next angular position | | Read-out frequency | f <sub>CLK</sub> | >0 | | 1 | MHz | Clock frequency to read out serial data | ### 6.7.2 Pulse Width Modulation Output (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0~3.6V (3V operation) VDD5V = 4.5~5.5V (5V operation) unless otherwise noted) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |---------------------|-------------------|------|------|------|------|-------------------------------------------------------| | DWM froquency | f <sub>PWM</sub> | 232 | 244 | 256 | Hz | Signal period = 4097µs ±5% at T <sub>amb</sub> = 25°C | | PWM frequency | | 220 | 244 | 268 | П | = 4097µs ±10% at T <sub>amb</sub> = -40 to +125°C | | Minimum pulse width | PW <sub>MIN</sub> | 0.95 | 1 | 1.05 | μs | Position 0d; Angle 0° | | Maximum pulse width | PW <sub>MAX</sub> | 3891 | 4096 | 4301 | μs | Position 4095d; Angle 359.91° | Note: when OTP bit "PWMhalfEn" is set, the PWM pulse width PW is doubled (PWM frequency f<sub>PWM</sub> is divided by 2) ## 6.8 Programming Conditions (operating conditions: $T_{amb}$ = -40 to +125°C, VDD5V = 3.0~3.6V (3V operation) VDD5V = 4.5~5.5V (5V operation) unless otherwise noted) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |----------------------------------------------------------|-------------------------|-----|-----|-----|------|-----------------------------------------------------------------| | Programming enable time | t Prog enable | 2 | | | μs | Time between rising edge at Prog pin and rising edge of CSn | | Write data start | t <sub>Data in</sub> | 2 | | | μs | | | Write data valid | t Data in valid | 250 | | | ns | Write data at the rising edge of CLK PROG | | Load programming data | t Load PROG | 3 | | | μs | | | Rise time of $V_{PROG}$ before $CLK_{PROG}$ | t <sub>PrgR</sub> | 0 | | | μs | | | Hold time of V <sub>PROG</sub> after CLK <sub>PROG</sub> | t <sub>PrgH</sub> | 0 | | 5 | μs | | | Write data – programming CLK <sub>PROG</sub> | CLK <sub>PROG</sub> | | | 250 | kHz | Ensure that V <sub>PROG</sub> is stable with rising edge of CLK | | CLK pulse width | t <sub>PROG</sub> | 1.8 | 2 | 2.2 | μs | During programming; 16 clock cycles | | Hold time of Vprog after programming | t PROG finished | 2 | | | μs | Programmed data is available after next power-on | | Programming voltage, pin PROG | V <sub>PROG</sub> | 7.3 | 7.4 | 7.5 | V | Must be switched off after zapping | | Programming voltage off level | $V_{ProgOff}$ | 0 | | 1 | V | Line must be discharged to this level | | Programming current | I <sub>PROG</sub> | | | 130 | mA | During programming | | Analog read CLK | $CLK_{Aread}$ | | | 100 | kHz | Analog Readback mode | | Programmed Zener voltage (log.1) | V <sub>programmed</sub> | | | 100 | mV | V <sub>Ref</sub> -V <sub>PROG</sub> during Analog | | Unprogrammed Zener voltage (log. 0) | $V_{unprogrammed}$ | 1 | | | V | Readback mode (see 11.4) | ## 7 Functional Description The AS5045 is manufactured in a CMOS standard process and uses a spinning current Hall technology for sensing the magnetic field distribution across the surface of the chip. The integrated Hall elements are placed around the center of the device and deliver a voltage representation of the magnetic field at the surface of the IC. Through Sigma-Delta Analog / Digital Conversion and Digital Signal-Processing (DSP) algorithms, the AS5045 provides accurate high-resolution absolute angular position information. For this purpose a Coordinate Rotation Digital Computer (CORDIC) calculates the angle and the magnitude of the Hall array signals. The DSP is also used to provide digital information at the outputs MagINCn and MagDECn that indicate movements of the used magnet towards or away from the device's surface. A small low cost diametrically magnetized (two-pole) standard magnet provides the angular position information (see *Figure 17*). The AS5045 senses the orientation of the magnetic field and calculates a 12-bit binary code. This code can be accessed via a Synchronous Serial Interface (SSI). In addition, an absolute angular representation is given by a Pulse Width Modulated signal at pin 12 (PWM). This PWM signal output also allows the generation of a direct proportional analogue voltage, by using an external Low-Pass-Filter. The AS5045 is tolerant to magnet misalignment and magnetic stray fields due to differential measurement technique and Hall sensor conditioning circuitry. Figure 4. AS5045 Block Diagram ## 8 Mode Input Pin The mode input pin activates or deactivates an internal filter that is used to reduce the analog output noise. Activating the filter (Mode pin = LOW) provides a reduced output noise of $0.03^{\circ}$ rms. At the same time, the output delay is increased to $384\mu s$ . This mode is recommended for high precision, low speed applications. Deactivating the filter (Mode pin = HIGH) reduces the output delay to 96µs and provides an output noise of 0.06° rms. This mode is recommended for higher speed applications. The MODE pin should be set at power-up. A change of the mode during operation is not allowed. Switching the Mode pin affects the following parameters: Table 2. Slow and Fast Mode Parameters 12-bit Absolute Angular Position Output | Parameter | Slow Mode (Mode = low) | Fast Mode (Mode = high, VDD5V) | | |--------------------------------|------------------------|--------------------------------|--| | Sampling rate | 2.61 kHz (384 μs) | 10.42 kHz (96µs) | | | Transition noise (1 sigma) | ≤ 0.03° rms | ≤ 0.06° rms | | | Output delay | 384µs | 96µs | | | Max. speed @ 4096 samples/rev. | 38 rpm | 153 rpm | | | Max. speed @ 1024 samples/rev. | 153 rpm | 610 rpm | | | Max. speed @ 256 samples/rev. | 610 rpm | 2441 rpm | | | Max. speed @ 64 samples/rev. | 2441 rpm | 9766 rpm | | ## 8.1 Synchronous Serial Interface (SSI) Figure 5. Synchronous Serial Interface with Absolute Angular Position Data If CSn changes to logic low, Data Out (DO) will change from high impedance (tri-state) to logic high and the read-out will be initiated. - After a minimum time t<sub>CLK FE</sub>, data is latched into the output shift register with the first falling edge of CLK. - Each subsequent rising CLK edge shifts out one bit of data. - The serial word contains 18 bits, the first 12 bits are the angular information D[11:0], the subsequent 6 bits contain system information, about the validity of data such as OCF, COF, LIN, Parity and Magnetic Field status (increase/decrease). - A subsequent measurement is initiated by a "high" pulse at CSn with a minimum duration of t<sub>CSn</sub>. #### 8.1.1 Data Content D11:D0 absolute angular position data (MSB is clocked out first) OCF (Offset Compensation Finished), logic high indicates the finished Offset Compensation Algorithm **COF** (**C**ordic **O**verflow), logic high indicates an out of range error in the CORDIC part. When this bit is set, the data at D9:D0 is invalid. The absolute output maintains the last valid angular value. This alarm may be resolved by bringing the magnet within the X-Y-Z tolerance limits. **LIN** (**Lin**earity Alarm), logic high indicates that the input field generates a critical output linearity. When this bit is set, the data at D9:D0 may still be used, but can contain invalid data. This warning may be resolved by bringing the magnet within the X-Y-Z tolerance limits. Even Parity bit for transmission error detection of bits 1...17 (D11...D0, OCF, COF, LIN, MagINC, MagDEC) Placing the magnet above the chip, angular values increase in clockwise direction by default. Data D11:D0 is valid, when the status bits have the following configurations: Table 3. Status Bit Outputs | OCF | COF | LIN | Mag<br>INC | Mag<br>DEC | Parity | |-----|---------|-----|------------|----------------------------|----------------------------| | | | 0 | 0 | 0 | | | 1 | 0 | 0 | 0 | 1 | Even checksum of bits 1:15 | | ' | 1 0 0 — | 1 | 0 | Even checksum of bits 1.15 | | | | | 1*) | 1*) | | | <sup>\*)</sup> MagInc=MagDec=1 is only recommended in YELLOW mode (see Table 5) #### 8.1.2 Z-axis Range Indication (Push Button Feature, Red/Yellow/Green Indicator) The AS5045 provides several options of detecting movement and distance of the magnet in the Z-direction. Signal indicators MagINCn and MagDECn are available both as hardware pins (pins 1 and 2) and as status bits in the serial data stream (see *Figure 5*). Additionally, an OTP programming option is available with bit MagCompEn (see *Figure 10*) that enables additional features: In the default state, the status bits MagINC, MagDec and pins MagINCn, MagDECn have the following function: Table 4. Magnetic Field Strength Variation Indicator | Statu | s Bits | Hardwa | re Pins | OTP: Mag CompEn = 0 (default) | | |------------|------------|-------------|-------------|------------------------------------------------------------------------------------------------------------------------|--| | Mag<br>INC | Mag<br>DEC | Mag<br>INCn | Mag<br>DECn | Description | | | 0 | 0 | Off | Off | No distance change<br>Magnetic input field OK (in range, ~4575mT) | | | 0 | 1 | Off | On | Distance increase; pull-function. This state is dynamic and only active while the magnet is moving away from the chip. | | | 1 | 0 | On | Off | Distance decrease; push- function. This state is dynamic and only active while the magnet is moving towards the chip. | | | 1 | 1 | On | On | Magnetic field is ~<45mT or >~75mT. It is still possible to operate the AS5045 in this range, but not recommended | | When bit MagCompEn is programmed in the OTP, the function of status bits MagINC, MagDec and pins MagINCn, MagDECn is changed to the following function: Table 5. Magnetic Field Strength Red-yellow-green Indicator (OTP option) | Status Bits | | Hardware Pins | | OTP: Mag CompEn = 1 (red-yellow-green programming option) | | |-------------|--------------------------------|---------------|-------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Mag<br>INC | Mag<br>DEC | LIN | Mag<br>INCn | Mag<br>DECn | Description | | 0 | 0 | 0 | Off | Off | No distance change<br>Magnetic input field OK (GREEN range, ~4575mT) | | 1 | 1 | 0 | On | Off | YELLOW range: magnetic field is ~ 2545mT or ~75135mT. The AS5045 may still be operated in this range, but with slightly reduced accuracy. | | 1 | 1 | 1 | On | On | RED range: magnetic field is ~<25mT or >~135mT. It is still possible to operate the AS5045 in the red range, but not recommended. | | All oth | All other combinations n/a n/a | | n/a | Not available | | Note: Pin 1 (MagINCn) and pin 2 (MagDECn) are active low via open drain output and require an external pull-up resistor. If the magnetic field is in range, both outputs are turned off. The two pins may also be combined with a single pull-up resistor. In this case, the signal is high when the magnetic field is in range. It is low in all other cases (see *Table 4* and *Table 5*). ### 8.2 Daisy Chain Mode The Daisy Chain mode allows connection of several AS5045's in series, while still keeping just one digital input for data transfer (see "Data IN" in *Figure 6* below). This mode is accomplished by connecting the data output (DO; pin 9) to the data input (PROG; pin 8) of the subsequent device. An RC filter must be implemented between each PROG pin of device n and DO pin of device n+1, to prevent then encoders to enter the alignment mode, in case of ESD discharge, long cables, not conform signal levels or shape. Using the values R=100R and C=1nF allow a max. CLK frequency of 1MHz on the whole chain. The serial data of all connected devices is read from the DO pin of the first device in the chain. The length of the serial bit stream increases with every connected device, it is n \* (18+1) bits: e.g. 38 bit for two devices, 57 bit for three devices, etc... The last data bit of the first device (Parity) is followed by a dummy bit and the first data bit of the second device (D11), etc... (see *Figure 7*) Figure 6. Daisy Chain Hardware Configuration Figure 7. Daisy Chain Mode Data Transfer ## 9 Pulse Width Modulation (PWM) Output The AS5045 provides a pulse width modulated output (PWM), whose duty cycle is proportional to the measured angle: $$Position = \frac{t_{on} \cdot 4097}{\left(t_{on} + t_{off}\right)} - 1$$ The PWM frequency is internally trimmed to an accuracy of $\pm 5\%$ ( $\pm 10\%$ over full temperature range). This tolerance can be cancelled by measuring the complete duty cycle as shown above. Figure 8. PWM Output Signal ## 9.1 Changing the PWM Frequency The PWM frequency of the AS5045 can be divided by two by setting a bit (PWMhalfEN) in the OTP register (see chapter 11). With PWMhalfEN = 0 the PWM timing is as shown in *Table 6*: Table 6. PWM Signal Parameters (default mode) | Parameter | Symbol | Тур | Unit | Note | |-----------------|------------|------|------|----------------------------------------| | PWM frequency | $f_{PWM}$ | 244 | Hz | Signal period: 4097µs | | MIN pulse width | $PW_{MIN}$ | 1 | μs | - Position 0d<br>- Angle 0 deg | | MAX pulse width | $PW_{MAX}$ | 4096 | μs | - Position 4095d<br>- Angle 359.91 deg | When PWMhalfEN = 1, the PWM timing is as shown in *Table 7*: Table 7. PWM Signal Parameters with Half Frequency (OTP option) | Parameter | Symbol | Тур | Unit | Note | |-----------------|------------|------|------|----------------------------------------| | PWM frequency | $f_{PWM}$ | 122 | Hz | Signal period: 8194µs | | MIN pulse width | $PW_{MIN}$ | 2 | μs | - Position 0d<br>- Angle 0 deg | | MAX pulse width | $PW_{MAX}$ | 8192 | μs | - Position 4095d<br>- Angle 359.91 deg | ## 10 Analog Output An analog output can be generated by averaging the PWM signal, using an external active or passive low pass filter. The analog output voltage is proportional to the angle: $0^\circ = 0V$ ; $360^\circ = VDD5V$ . Using this method, the AS5045 can be used as direct replacement of potentiometers. Figure 9. Simple 2<sup>nd</sup> Order Passive RC Low Pass Filter Figure 9 shows an example of a simple passive low pass filter to generate the analog output. R1, R2 $\geq$ 4k7 C1, C2 $\geq$ 1 $\mu$ F / 6V R1 should be $\ge 4k7$ to avoid loading of the PWM output. Larger values of Rx and Cx will provide better filtering and less ripple, but will also slow down the response time. ### 11 Programming the AS5045 After power-on, programming the AS5045 is enabled with the rising edge of CSn and Prog = logic high. 16 bit configuration data must be serially shifted into the OTP register via the Prog pin. The first "CCW" bit is followed by the zero position data (MSB first) and the Mode setting bits. Data must be valid at the rising edge of CLK (see *Figure 10*). After writing the data into the OTP register it can be permanently programmed by rising the Prog pin to the programming voltage $V_{PROG}$ . 16 CLK pulses ( $t_{PROG}$ ) must be applied to program the fuses (*Figure 11*). To exit the programming mode, the chip must be reset by a power-on-reset. The programmed data is available after the next power-up. Note: During the programming process, the transitions in the programming current may cause high voltage spikes generated by the inductance of the connection cable. To avoid these spikes and possible damage to the IC, the connection wires, especially the signals Prog and VSS must be kept as short as possible. The maximum wire length between the $V_{PROG}$ switching transistor and pin Prog should not exceed 50mm (2 inches). To suppress eventual voltage spikes, a 10nF ceramic capacitor should be connected close to pins VPROG and VSS. This capacitor is only required for programming, it is not required for normal operation. The clock timing $t_{clk}$ must be selected at a proper rate to ensure that the signal Prog is stable at the rising edge of CLK (see *Figure 10*). Additionally, the programming supply voltage should be buffered with a $10\mu F$ capacitor mounted close to the switching transistor. This capacitor aids in providing peak currents during programming. The specified programming voltage at pin Prog is 7.3 ~ 7.5V (see section 6.8). To compensate for the voltage drop across the $V_{PROG}$ switching transistor, the applied programming voltage may be set slightly higher (7.5 ~ 8.0V, see *Figure 12*). #### **OTP Register Contents:** **CCW** Counter Clockwise Bit ccw=0 - angular value increases in clockwise direction ccw=1 - angular value increases in counter clockwise direction **Z** [11:0]: Programmable Zero Position PWM dis: Disable PWM output MagCompEn: When set, activates LIN alarm both when magnetic field is too high and too low (see Table 5) **PWMhalfEn:** When set, PWM frequency is 122Hz or $2\mu s$ / step (when PWMhalfEN = 0, PWM frequency is 244Hz, 1µs / step) #### 11.1 Zero Position Programming Zero position programming is an OTP option that simplifies assembly of a system, as the magnet does not need to be manually adjusted to the mechanical zero position. Once the assembly is completed, the mechanical and electrical zero positions can be matched by software. Any position within a full turn can be defined as the permanent new zero position. For zero position programming, the magnet is turned to the mechanical zero position (e.g. the "off"-position of a rotary switch) and the actual angular value is read. This value is written into the OTP register bits Z11:Z0 (see Figure 10) and programmed (see Figure 11). *Note:* The zero position value may also be modified before programming, e.g. to program an electrical zero position that is 180° (half turn) from the mechanical zero position, just add 2048 to the value read at the mechanical zero position and program the new value into the OTP register. #### 11.2 Repeated OTP Programming Although a single AS5045 OTP register bit can be programmed only once (from 0 to 1), it is possible to program other, unprogrammed bits in subsequent programming cycles. However, a bit that has already been programmed should not be programmed twice. Therefore it is recommended that bits that are already programmed are set to "0" during a programming cycle. ### 11.3 Non-permanent Programming It is also possible to re-configure the AS5045 in a non-permanent way by overwriting the OTP register. This procedure is essentially a "Write Data" sequence (see *Figure 10*) without a subsequent OTP programming cycle. The "Write Data" sequence may be applied at any time during normal operation. This configuration remains set while the power supply voltage is above the power-on reset level (see 6.6). See Application Note AN5000-20 for further information. Figure 10. Programming Access – Write Data (section of Figure 11) Figure 11. Complete Programming Sequence Figure 12. OTP Programming Connection of AS5045 (shown with AS5045 demoboard) ### 11.4 Analog Readback Mode Non-volatile programming (OTP) uses on-chip zener diodes, which become permanently low resistive when subjected to a specified reverse current. The quality of the programming process depends on the amount of current that is applied during the programming process (up to 130mA). This current must be provided by an external voltage source. If this voltage source cannot provide adequate power, the zener diodes may not be programmed properly. In order to verify the quality of the programmed bit, an analog level can be read for each zener diode, giving an indication whether this particular bit was properly programmed or not. To put the AS5045 in Analog Readback Mode, a digital sequence must be applied to pins CSn, PROG and CLK as shown in *Figure 13*. The digital level for this pin depends on the supply configuration (3.3V or 5V; see section 13 3V / 5V Operation). The second rising edge on CSn (OutpEN) changes pin PROG to a digital output and the log. high signal at pin PROG must be removed to avoid collision of outputs (grey area in *Figure 13*). The following falling slope of CSn changes pin PROG to an analog output, providing a reference voltage $V_{ref}$ , that must be saved as a reference for the calculation of the subsequent programmed and unprogrammed OTP bits. Following this step, each rising slope of CLK outputs one bit of data in the reverse order as during programming (see *Figure 10*: Md0-MD1-Div0,Div1-Indx-Z0...Z11, ccw). If a capacitor is connected to pin PROG, it should be removed during analog readback mode to allow a fast readout rate. If the capacitor is not removed the analog voltage will take longer to stabilize due to the additional capacitance. The measured analog voltage for each bit must be subtracted from the previously measured $V_{ref}$ , and the resulting value gives an indication on the quality of the programmed bit: a reading of <100mV indicates a properly programmed bit and a reading of >1V indicates a properly unprogrammed bit. A reading between 100mV and 1V indicates a faulty bit, which may result in an undefined digital value, when the OTP is read at power-up. Following the 18<sup>th</sup> clock (after reading bit "ccw"), the chip must be reset by disconnecting the power supply. Figure 13. OTP Register Analog Read ## 12 Alignment Mode The alignment mode simplifies centering the magnet over the center of the chip to gain maximum accuracy. Alignment mode can be enabled with the falling edge of CSn while Prog = logic high (*Figure 14*). The Data bits D11-D0 of the SSI change to a 12-bit displacement amplitude output. A high value indicates large X or Y displacement, but also higher absolute magnetic field strength. The magnet is properly aligned, when the difference between highest and lowest value over one full turn is at a minimum. Under normal conditions, a properly aligned magnet will result in a reading of less than 128 over a full turn. The MagINCn and MagDECn indicators will be = 1 when the alignment mode reading is < 128. At the same time, both hardware pins MagINCn (#1) and MagDECn (#2) will be pulled to VSS. A properly aligned magnet will therefore produce a MagINCn = MagDECn = 1 signal throughout a full 360° turn of the magnet. Stronger magnets or short gaps between magnet and IC may show values larger than 128. These magnets are still properly aligned as long as the difference between highest and lowest value over one full turn is at a minimum. The alignment mode can be reset to normal operation by a power-on-reset (disconnect / re-connect power supply) or by a falling edge on CSn with Prog = low. Figure 14. Enabling the Alignment Mode Figure 15. Exiting Alignment Mode ## 13 3.3V / 5V Operation The AS5045 operates either at $3.3V \pm 10\%$ or at $5V \pm 10\%$ . This is made possible by an internal 3.3V Low-Dropout (LDO) Voltage regulator. The internal supply voltage is always taken from the output of the LDO, meaning that the internal blocks are always operating at 3.3V. For 3.3V operation, the LDO must be bypassed by connecting VDD3V3 with VDD5V (see Figure 16). For 5V operation, the 5V supply is connected to pin VDD5V, while VDD3V3 (LDO output) must be buffered by a 2.2...10µF capacitor, which is supposed to be placed close to the supply pin (see *Figure 16*). The VDD3V3 output is intended for internal use only It must not be loaded with an external load (see Figure 16). Figure 16. Connections for 5V / 3.3V Supply Voltages A buffer capacitor of 100nF is recommended in both cases close to pin VDD5V. Note that pin VDD3V3 must always be buffered by a capacitor. It must not be left floating, as this may cause an instable internal 3.3V supply voltage which may lead to larger than normal jitter of the measured angle. # 14 Choosing the Proper Magnet Typically the magnet should be 6mm in diameter and ≥2.5mm in height. Magnetic materials such as rare earth AlNiCo/SmCo5 or NdFeB are recommended. The magnetic field strength perpendicular to the die surface has to be in the range of ±45mT...±75mT (peak). The magnet's field strength should be verified using a gauss-meter. The magnetic field $B_v$ at a given distance, along a concentric circle with a radius of 1.1mm (R1), should be in the range of $\pm 45$ mT... $\pm 75$ mT (see *Figure 17*). Figure 17. Typical Magnet (6x3mm) and Magnetic Field Distribution ### 14.1 Physical Placement of the Magnet The best linearity can be achieved by placing the center of the magnet exactly over the defined center of the chip as shown in the drawing below: Figure 18. Defined Chip Center and Magnet Displacement Radius #### **Magnet Placement** The magnet's center axis should be aligned within a displacement radius $R_d$ of 0.25mm from the defined center of the IC. The magnet may be placed below or above the device. The distance should be chosen such that the magnetic field on the die surface is within the specified limits (see *Figure 17*). The typical distance "z" between the magnet and the package surface is 0.5mm to 1.5mm, provided the use of the recommended magnet material and dimensions (6mm x 3mm). Larger distances are possible, as long as the required magnetic field strength stays within the defined limits. However, a magnetic field outside the specified range may still produce usable results, but the out-of-range condition will be indicated by MagINCn (pin 1) and MagDECn (pin 2), see *Table 1*. Figure 19. Vertical Placement of the Magnet ## 15 Simulation Modeling Figure 20. Arrangement of Hall Sensor Array on Chip (principle) With reference to *Figure 20*, a diametrically magnetized permanent magnet is placed above or below the surface of the AS5045. The chip uses an array of Hall sensors to sample the vertical vector of a magnetic field distributed across the device package surface. The area of magnetic sensitivity is a circular locus of 1.1mm radius with respect to the center of the die. The Hall sensors in the area of magnetic sensitivity are grouped and configured such that orthogonally related components of the magnetic fields are sampled differentially. The differential signal Y1-Y2 will give a sine vector of the magnetic field. The differential signal X1-X2 will give an orthogonally related cosine vector of the magnetic field. The angular displacement $(\Theta)$ of the magnetic source with reference to the Hall sensor array may then be modelled by: $$\Theta = \arctan \frac{(Y1 - Y2)}{(X1 - X2)} \pm 0.5^{\circ}$$ The $\pm 0.5^{\circ}$ angular error assumes a magnet optimally aligned over the center of the die and is a result of gain mismatch errors of the AS5045. Placement tolerances of the die within the package are $\pm 0.235$ mm in X and Y direction, using a reference point of the edge of pin #1 (see *Figure 20*). In order to neglect the influence of external disturbing magnetic fields, a robust differential sampling and ratiometric calculation algorithm has been implemented. The differential sampling of the sine and cosine vectors removes any common mode error due to DC components introduced by the magnetic source itself or external disturbing magnetic fields. A ratiometric division of the sine and cosine vectors removes the need for an accurate absolute magnitude of the magnetic field and thus accurate Z-axis alignment of the magnetic source. The recommended differential input range of the magnetic field strength ( $B_{(X1-X2)}$ , $B_{(Y1-Y2)}$ ) is $\pm 75mT$ at the surface of the die. In addition to this range, an additional offset of $\pm 5mT$ , caused by unwanted external stray fields is allowed. The chip will continue to operate, but with degraded output linearity, if the signal field strength is outside the recommended range. Too strong magnetic fields will introduce errors due to saturation effects in the internal preamplifiers. Too weak magnetic fields will introduce errors due to noise becoming more dominant. ### 16 Failure Diagnostics The AS5045 also offers several diagnostic and failure detection features: ### 16.1 Magnetic Field Strength Diagnosis By software: the MagINC and MagDEC status bits will both be high when the magnetic field is out of range. **By hardware:** Pins #1 (MagINCn) and #2 (MagDECn) are open-drain outputs and will both be turned on (= low with external pull-up resistor) when the magnetic field is out of range. If only one of the outputs are low, the magnet is either moving towards the chip (MagINCn) or away from the chip (MagDECn). ### 16.2 Power Supply Failure Detection By software: If the power supply to the AS5045 is interrupted, the digital data read by the SSI will be all "0"s. Data is only valid, when bit OCF is high, hence a data stream with all "0"s is invalid. To ensure adequate low levels in the failure case, a pull-down resistor ( $\sim$ 10k $\Omega$ ) should be added between pin DO and VSS at the receiving side By hardware: The MagINCn and MagDECn pins are open drain outputs and require external pull-up resistors. In normal operation, these pins are high ohmic and the outputs are high (see *Table 5*). In a failure case, either when the magnetic field is out of range of the power supply is missing, these outputs will become low. To ensure adequate low levels in case of a broken power supply to the AS5045, the pull-up resistors ( $\sim$ 10k $\Omega$ ) from each pin must be connected to the positive supply at pin 16 (VDD5V). By hardware: PWM output: The PWM output is a constant stream of pulses with 1kHz repetition frequency. In case of power loss, these pulses are missing ## 17 Angular Output Tolerances #### 17.1 Accuracy Accuracy is defined as the error between measured angle and actual angle. It is influenced by several factors: - the non-linearity of the analog-digital converters, - internal gain and mismatch errors, - non-linearity due to misalignment of the magnet As a sum of all these errors, the accuracy with centered magnet = $(Err_{max} - Err_{min})/2$ is specified as better than $\pm 0.5$ degrees @ $25^{\circ}$ C (see *Figure 22*). Misalignment of the magnet further reduces the accuracy. Figure 21 shows an example of a 3D-graph displaying non-linearity over XY-misalignment. The center of the square XY-area corresponds to a centered magnet (see dot in the center of the graph). The X- and Y- axis extends to a misalignment of $\pm 1$ mm in both directions. The total misalignment area of the graph covers a square of 2x2 mm (79x79mil) with a step size of 100µm. For each misalignment step, the measurement as shown in $\,$ is repeated and the accuracy (Err<sub>max</sub> – Err<sub>min</sub>)/2 (e.g. 0.25° in) is entered as the Z-axis in the 3D-graph. Figure 21. Example of Linearity Error over XY Misalignment The maximum non-linearity error on this example is better than $\pm 1$ degree (inner circle) over a misalignment radius of ~0.7mm. For volume production, the placement tolerance of the IC within the package ( $\pm 0.235$ mm) must also be taken into account. The total nonlinearity error over process tolerances, temperature and a misalignment circle radius of 0.25mm is specified better than $\pm 1.4$ degrees. The magnet used for this measurement was a cylindrical NdFeB (Bomatec® BMN-35H) magnet with 6mm diameter and 2.5mm in height. Figure 22. Example of Linearity Error over 360° #### 17.2 Transition Noise Transition noise is defined as the jitter in the transition between two steps. Due to the nature of the measurement principle (Hall sensors + Preamplifier + ADC), there is always a certain degree of noise involved. This transition noise voltage results in an angular transition noise at the outputs. It is specified as 0.06 degrees rms $(1 \text{ sigma})^{*1}$ in fast mode (pin MODE = high) and 0.03 degrees rms $(1 \text{ sigma})^{*1}$ in slow mode (pin MODE = low or open). This is the repeatability of an indicated angle at a given mechanical position. The transition noise has different implications on the type of output that is used: - Absolute output; SSI interface: - The transition noise of the absolute output can be reduced by the user by implementing averaging of readings. An averaging of 4 readings will reduce the transition noise by 6dB or 50%, e.g. from 0.03°rms to 0.015°rms (1 sigma) in slow mode. - PWM interface: If the PWM interface is used as an analog output by adding a low pass filter, the transition noise can be reduced by lowering the cutoff frequency of the filter. If the PWM interface is used as a digital interface with a counter at the receiving side, the transition noise may again be reduced by averaging of readings. ### 17.3 High Speed Operation ### 17.3.1 Sampling Rate The AS5045 samples the angular value at a rate of 2.61k (slow mode) or 10.42k (fast mode, selectable by pin MODE) samples per second. Consequently, the absolute outputs are updated each 384µs (96µs in fast mode). At a stationary position of the magnet, the sampling rate creates no additional error. #### **Absolute Mode** At a sampling rate of 2.6kHz/10.4kHz, the number of samples (n) per turn for a magnet rotating at high speed can be calculated by $$n_{slow \text{mod } e} = \frac{60}{rpm \cdot 384 \,\mu\text{s}}$$ $$n_{fast \text{mod } e} = \frac{60}{rpm \cdot 96 \,\mu\text{s}}$$ The upper speed limit in slow mode is $\sim$ 6.000rpm and $\sim$ 30.000rpm in fast mode. The only restriction at high speed is that there will be fewer samples per revolution as the speed increases (see *Table 2*). Regardless of the rotational speed, the absolute angular value is always sampled at the highest resolution of 12 bit. <sup>\*1:</sup> statistically, 1 sigma represents 68.27% of readings, 3 sigma represents 99.73% of readings. ### 17.4 Propagation Delays The propagation delay is the delay between the time that the sample is taken until it is converted and available as angular data. This delay is 96µs in fast mode and 384µs in slow mode. Using the SSI interface for absolute data transmission, an additional delay must be considered, caused by the asynchronous sampling (0 ... $1/f_{sample}$ ) and the time it takes the external control unit to read and process the angular data from the chip (maximum clock rate = 1MHz, number of bits per reading = 18). #### 17.4.1 Angular Error Caused by Propagation Delay A rotating magnet will cause an angular error caused by the output propagation delay. This error increases linearly with speed: $$e_{sampling} = rpm*6*prop.delay$$ where e<sub>sampling</sub> = angular error [°] rpm = rotating speed [rpm] prop.delay = propagation delay [seconds] Note: since the propagation delay is known, it can be automatically compensated by the control unit processing the data from the AS5045. ### 17.5 Internal Timing Tolerance The AS5045 does not require an external ceramic resonator or quartz. All internal clock timings for the AS5045 are generated by an on-chip RC oscillator. This oscillator is factory trimmed to $\pm 5\%$ accuracy at room temperature ( $\pm 10\%$ over full temperature range). This tolerance influences the ADC sampling rate and the pulse width of the PWM output: - Absolute output: SSI interface: - A new angular value is updated every 96µs (typ.) in fast mode and every 384µs (typ.) in slow mode. - PWM output: A new angular value is updated every 400µs (typ.). The PWM pulse timings $T_{on}$ and $T_{off}$ also have the same tolerance as the internal oscillator (see above). If only the PWM pulse width $T_{on}$ is used to measure the angle, the resulting value also has this timing tolerance. However, this tolerance can be cancelled by measuring both $T_{on}$ and $T_{off}$ and calculating the angle from the duty cycle (see section 9): $$Position = \frac{t_{on} \cdot 4097}{\left(t_{on} + t_{off}\right)} - 1$$ ### 17.6 Temperature #### 17.6.1 Magnetic Temperature Coefficient One of the major benefits of the AS5045 compared to linear Hall sensors is that it is much less sensitive to temperature. While linear Hall sensors require a compensation of the magnet's temperature coefficients, the AS5045 automatically compensates for the varying magnetic field strength over temperature. The magnet's temperature drift does not need to be considered, as the AS5045 operates with magnetic field strengths from $\pm 45...\pm 75$ mT. #### Example: An NdFeB magnet has a field strength of 75mT @ $-40^{\circ}$ C and a temperature coefficient of -0.12% per Kelvin. The temperature change is from $-40^{\circ}$ to +125° = 165K. The magnetic field change is: 165 x -0.12% = -19.8%, which corresponds to 75mT at $-40^{\circ}$ C and 60mT at 125°C. The AS5045 can compensate for this temperature related field strength change automatically, no user adjustment is required. ### 17.7 Accuracy over Temperature The influence of temperature in the absolute accuracy is very low. While the accuracy is $\leq \pm 0.5^{\circ}$ at room temperature, it may increase to $\leq \pm 0.9^{\circ}$ due to increasing noise at high temperatures. #### 17.7.1 Timing Tolerance over Temperature The internal RC oscillator is factory trimmed to $\pm 5\%$ . Over temperature, this tolerance may increase to $\pm 10\%$ . Generally, the timing tolerance has no influence in the accuracy or resolution of the system, as it is used mainly for internal clock generation. The only concern to the user is the width of the PWM output pulse, which relates directly to the timing tolerance of the internal oscillator. This influence however can be cancelled by measuring the complete PWM duty cycle instead of just the PWM pulse (see 17.5). ## 18 Package Drawings and Markings Figure 23. 16-Lead Shrink Small Outline Package SSOP-16 | Dimensions | | | | | | | | |------------|------|------|------|-------|------|------|--| | Symbol | mm | | | inch | | | | | | Min | Тур | Max | Min | Тур | Max | | | Α | _ | - | 2.00 | | | .079 | | | A1 | 0.05 | - | - | .002 | | | | | A2 | 1.65 | 1.75 | 1.85 | .065 | .069 | .073 | | | b | 0.22 | - | 0.38 | .009 | | .015 | | | С | 0.09 | - | 0.25 | .004 | - | .010 | | | D | 5.90 | 6.20 | 6.50 | .232 | .244 | .256 | | | E | 7.40 | 7.80 | 8.20 | .291 | .307 | .323 | | | E1 | 5.00 | 5.30 | 5.60 | .197 | .209 | .220 | | | е | 0.65 | | | .0256 | | | | | K | 0° | 4° | 8° | 0° | 4° | 8° | | | L | 0.55 | 0.75 | 0.95 | .022 | .030 | .037 | | #### Marking: YYWWIZZ Y: Last Digit of Manufacturing Year WW: Manufacturing Week I: Plant Identifier ZZ: Traceability Code JEDEC Package Outline Standard: MO - 150 AC Thermal Resistance $R_{th(j-a)}$ : typ. 151 K/W in still air, soldered on PCB IC's marked with a white dot or the letters "ES" denote Engineering Samples # 19 Ordering Information Delivery: Tape and Reel (1 reel = 2000 devices) Tubes (1 box = 100 tubes à 77 devices) Order # AS5045ASSU for delivery in tubes Order # AS5045ASST for delivery in tape and reel # 20 Recommended PCB Footprint Figure 24. Recommended PCB Footprint Table 8. Recommended Footprint Data | Recommended Footprint Data | | | | | | |----------------------------|------|-------|--|--|--| | | mm | inch | | | | | Α | 9.02 | 0.355 | | | | | В | 6.16 | 0.242 | | | | | С | 0.46 | 0.018 | | | | | D | 0.65 | 0.025 | | | | | Е | 5.01 | 0.197 | | | | ## Copyrights Copyright © 1997-2010, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner. All products and companies mentioned are trademarks or registered trademarks of their respective companies. #### **Disclaimer** Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or lifesustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services. #### **Contact Information** #### Headquarters austriamicrosystems AG A-8141 Schloss Premstaetten, Austria Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01 For Sales Offices, Distributors and Representatives, please visit: http://www.austriamicrosystems.com/contact