#### **FEATURES** - 2.7-V to 5.5-V Analog Supply, Low Power: 15.5 mW (1 MHz, +VA = 3 V, +VBD = 1.8 V) - 1-MHz Sampling Rate 3 V ≤ +VA ≤ 5.5 V, 900-kHz Sampling Rate 2.7 V ≤ +VA ≤ 3 V - Excellent DC Performance: ±1.0 LSB Typ, ±1.75 LSB Max INL ±0.5 LSB Typ, ±1 LSB Max DNL 16-Bit NMC Over Temperature ±0.5 mV Max Offset Error at 3 V ±1 mV Max Offset Error at 5 V - Excellent AC Performance at f<sub>I</sub> = 10 kHz with 93 dB SNR, 105 dB SFDR, -102 dB THD - Built-In Conversion Clock (CCLK) - 1.65 V to 5.5 V I/O Supply: SPI/DSP Compatible Serial SCLK up to 50 MHz - Comprehensive Power-Down Modes: Deep Power-Down Nap Power-Down Auto Nap Power-Down - Unipolar Input Range: 0 V to V<sub>REF</sub> - Software Reset - Global CONVST (Independent of CS) - Programmable Status/Polarity EOC/INT - 16-Pin 4 x 4 QFN and 16-Pin TSSOP Packages - Multi-Chip Daisy Chain Mode - Programmable TAG Bit Output - Auto/Manual Channel Select Mode (ADS8330) ### **APPLICATIONS** - Communications - Transducer Interface - Medical Instruments - Magnetometers - Industrial Process Control - Data Acquisition Systems - Automatic Test Equipment ### DESCRIPTION The ADS8329 is a low-power, 16-bit, 1-MSPS analog-to-digital converter (ADC) with a unipolar input. The device includes a 16-bit capacitor-based SAR ADC with inherent sample-and-hold. The ADS8330 is based on the same core and includes a 2-to-1 input MUX with programmable option of TAG bit output. Both the ADS8329 and ADS8330 offer a high-speed, wide voltage serial interface and are capable of chain mode operation when multiple converters are used. These converters are available in $4 \times 4$ QFN and 16-pin TSSOP packages, and are fully specified for operation over the industrial $-40^{\circ}$ C to $+85^{\circ}$ C temperature range. ## Low Power, High-Speed SAR Converter Family | Type/Speed | 500 kSPS | 1 MSPS | | |---------------------|----------|---------|---------| | 16 hit single anded | Single | ADS8327 | ADS8329 | | 16-bit single-ended | Dual | ADS8328 | ADS8330 | | 14-bit single-ended | Single | _ | ADS7279 | | | Dual | _ | ADS7280 | | 10 hit single anded | Single | _ | ADS7229 | | 12-bit single ended | Dual | _ | ADS7230 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## ORDERING INFORMATION(1) | MODEL | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>OFFSET<br>ERROR<br>(mV) | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERATURE<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA,<br>QUANTITY | | | | | | |-------------|-------------------------------------------|-----------------------------------------------|------------------------------------|-----------------|-----------------------|----------------------|-------------------------|---------------------------------|---------------------|----------------|----------------|---------------------|---------------------| | | | | | 4 × 4 QFN-16 | 16 RSA | | ADS8329IRSAT | Small tape and reel, 250 | | | | | | | ADS8329I | ±2.5 | -1/+2 | ±0.8 | | 4 X 4 QFN-10 | KSA | -40°C to +85°C | ADS8329IRSAR | Tape and reel, 3000 | | | | | | AD363291 | ±2.5 | -1/+2 | | TSSOP-16 | PW | -40 C to +65 C | ADS8329IPW | Tube, 90 | | | | | | | | | | | 1330F-16 | FVV | | ADS8329IPWR | Tape and reel, 2000 | | | | | | | | | | | 4 × 4 QFN-16 | RSA | | ADS8329IBRSAT | Small tape and reel, 250 | | | | | | | ADS8329IB | .4.75 | ±1 | ±0.5 | .0.5 | .O.F | .0.5 | .0.5 | 4 X 4 QFN-16 | RSA | -40°C to +85°C | ADS8329IBRSAR | Tape and reel, 3000 | | | AD56329IB | 329IB ±1.75 ±1 | ±I | | TSSOP-16 | SOP-16 PW | -40 C 10 +05 C | ADS8329IBPW | Tube, 90 | | | | | | | | | | | | | | ADS8329IBPWR | Tape and reel, 2000 | | | | | | | | | | | 4 × 4 QFN-16 | RSA | | ADS8330IRSAT | Small tape and reel, 250 | | | | | | | ADS8330I | ±2.5 | -1/+2 | | .0.0 | | | | ±0.8 | 4 X 4 QFN-10 | NoA | -40°C to +85°C | ADS8330IRSAR | Tape and reel, 3000 | | AD58330I | ±2.5 | -1/+2 | ±0.8 | TSSOP-16 | PW | -40°C 10 +65°C | ADS8330IPW | Tube, 90 | | | | | | | | | | | 1350P-16 | PVV | | ADS8330IPWR | Tape and reel, 2000 | | | | | | | | | | | 4 · · 4 OFN 46 | DCA | | ADS8330IBRSAT | Small tape and reel, 250 | | | | | | | A D COSSOID | DIB ±1.75 ±1 ±0.5 | .0.5 | 4 × 4 QFN-16 | RSA | 4000 / 0500 | ADS8330IBRSAR | Tape and reel, 3000 | | | | | | | | ADS8330IB | | TOCOD 40 | T000D 40 DW | PW | -40°C to +85°C | ADS8330IBPW | Tube, 90 | | | | | | | | | TSSOP-16 PW | | FVV | FVV | | Tape and reel, 2000 | | | | | | | | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. ### **ABSOLUTE MAXIMUM RATINGS** Over operating free-air temperature range, unless otherwise noted. (1) | | | UNIT | | | |------------------|-----------------------------------|----------------------------------|--|--| | Voltage | +IN to AGND | -0.3 V to +VA + 0.3 V | | | | Voltage | -IN to AGND | -0.3 V to +VA + 0.3 V | | | | | +VA to AGND | -0.3 V to 7 V | | | | | +REF to AGND | -0.3 V to +VA + 0.3 V | | | | Voltage range | -REF to AGND | -0.3 V to 0.3 V | | | | | +VBD to BDGND | -0.3 V to 7 V | | | | | AGND to BDGND | -0.3 V to 0.3 V | | | | Digital input vo | Itage to BDGND | -0.3 V to +VBD + 0.3 V | | | | Digital output v | roltage to BDGND | -0.3 V to +VBD + 0.3 V | | | | A Operating free | -air temperature range | -40°C to +85°C | | | | Storage tempe | rature range | −65°C to +150°C | | | | | erature (T <sub>J</sub> max) | +150°C | | | | 4 × 4 QFN-16 | Power dissipation | $(T_{J}Max - T_{A})/\theta_{JA}$ | | | | package | θ <sub>JA</sub> thermal impedance | +47°C/W | | | | TSSOP-16 | Power dissipation | $(T_{J}Max - T_{A})/\theta_{JA}$ | | | | package | θ <sub>JA</sub> thermal impedance | +86°C/W | | | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** $T_A = -40^{\circ}\text{C}$ to 85°C, +VA = 4.5 V to 5.5 V, +VBD = 1.65 V to 5.5 V, $V_{REF} = 5$ V, and $f_{SAMPLE} = 1$ MHz, unless otherwise noted. | | PARA | METER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------------|------------------------|-----------------------------------------------|------------|-------|-------------------|--------------------| | ANALOG | INPUT | | | - | | | | | | Full-scale input | voltage <sup>(1)</sup> | +IN - (-IN) or (+INx - COM) | 0 | | +V <sub>REF</sub> | V | | | A1 1 1 - 1 - 1 | II. | +IN, +IN0, +IN1 | AGND - 0.2 | | +VA + 0.2 | V | | | Absolute input | voltage | -IN or COM | AGND - 0.2 | | AGND + 0.2 | V | | | Input capacitance | | | | 40 | 45 | pF | | | Input leakage current | | No ongoing conversion, dc input | -1 | | 1 | nA | | | Input channel isolation, ADS8330 only | | At dc | | 109 | | dB | | | | | $V_I = \pm 1.25 V_{PP}$ at 50 kHz | | 101 | | uБ | | SYSTEM | PERFORMANC | E | | | | | | | | Resolution | | | | 16 | | Bits | | | No missing cod | les | | 16 | | | Bits | | INII | Integral | ADS8329IB, ADS8330IB | | -1.75 | ±1.2 | 1.75 | LSB <sup>(2)</sup> | | INL | linearity | ADS8329I, ADS8330I | | -2.5 | ±1.5 | 2.5 | LSB | | DNII | Differential | ADS8329IB, ADS8330IB | | -1 | ±0.4 | 1 | LSB <sup>(2)</sup> | | DNL | linearity | ADS8329I, ADS8330I | | -1 | ±0.5 | 2 | LSB(z) | | _ | 0#(3) | ADS8329IB, ADS8330IB | | -1 | ±0.27 | 1 | \/ | | Eo | Offset error <sup>(3)</sup> | ADS8329I, ADS8330I | | -1.25 | ±0.8 | 1.25 | mV | | | Offset error drif | t | FSR = 5 V | | +0.4 | | ppm/°C | | E <sub>G</sub> | Gain error | | | -0.25 | -0.04 | 0.25 | %FSR | | | Gain error drift | | | | +0.75 | | ppm/°C | | OMDD | 0 | | At dc | | 70 | | -ID | | CMRR | Common-mode | e rejection ratio | V <sub>I</sub> = 0.4 V <sub>PP</sub> at 1 MHz | | 50 | | dB | | | Noise | | | | 33 | | μV RMS | | PSRR | Power-supply r | ejection ratio | At FFFFh output code <sup>(3)</sup> | | 78 | | dB | | SAMPLIN | IG DYNAMICS | | | | | | | | t <sub>CONV</sub> | Conversion tim | е | | | 18 | | CCLK | | t <sub>SAMPLE1</sub> | A consisting time | _ | Manual trigger | 3 | | | CCLK | | t <sub>SAMPLE2</sub> | Acquisition time | = | Auto trigger | | 3 | | CCLK | | | Throughput rate | | | | | 1 | MHz | | | Aperture delay | | | | 5 | | ns | | | Aperture jitter | | | | 10 | | ps | | | Step response | | | | 100 | | ns | | | Overvoltage re | covery | | | 100 | | ns | <sup>(1)</sup> Ideal input span; does not include gain or offset error.(2) LSB means least significant bit. Measured relative to an ideal full-scale input [+IN - (-IN)] of 4.096 V when +VA = 5 V. $T_A = -40^{\circ}\text{C}$ to 85°C, +VA = 4.5 V to 5.5 V, +VBD = 1.65 V to 5.5 V, $V_{REF} = 5$ V, and $f_{SAMPLE} = 1$ MHz, unless otherwise noted. | | PARA | METER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------|------------------------------------|--------------------------------------------------|--------------|---------------|------|------------------|---------| | DYNAMI | C CHARACTERI | STICS | | | | | | | | TUD | T 4 11 | r (4) | $V_{IN} = 5 V_{PP}$ at 10 kHz | | | -102 | | 15 | | THD | Total harmonic | distortion | $V_{IN} = 5 V_{PP}$ at 100 kHz | | | -95 | | dB | | | | | V <sub>IN</sub> = 5 V <sub>PP</sub> at 10 kHz | | | 93 | | | | SNR | Signal-to-noise | ratio | V 5.V 1400 III | ADS8329/30IB | 90 | 92 | | dB | | | | | $V_{IN} = 5 V_{PP}$ at 100 kHz | ADS8329/30I | | 90 | | | | CINAD | Cianal to naine | , distortion | $V_{IN} = 5 V_{PP}$ at 10 kHz | | | 92 | | ٩D | | SINAD | Signal-to-noise | + distortion | $V_{IN} = 5 V_{PP}$ at 100 kHz | | | 90 | | dB | | SFDR | Spurious-free of | dynamia rango | $V_{IN} = 5 V_{PP}$ at 10 kHz | | | 105 | | dB | | SFDK | Spurious-free C | ayriamic range | $V_{IN} = 5 V_{PP}$ at 100 kHz | | | 97 | | uБ | | | -3dB small-sig | nal bandwidth | | | | 30 | | MHz | | CLOCK | | | | | | | · | | | | Internal conver | sion clock frequency | | | 21 | 22.9 | 24.5 | MHz | | | CCL I/ autamal | agrical algority | Used as I/O clock only | | | | 50 | NAL I- | | | SCLK external | Serial Clock | As I/O clock and conversi | on clock | 1 | | 42 | MHz | | EXTERN | AL VOLTAGE R | EFERENCE INPUT | | | | | · | | | | Input | V <sub>REF</sub> [(REF+) – (REF–)] | 5.5 V ≥ +VA ≥ 4.5 V | | 0.3 | | +VA | | | $V_{REF}$ | reference<br>range | (REF-) - AGND | | | -0.1 | | 0.1 | V | | | Resistance <sup>(5)</sup> Reference input | | | | 40 | | kΩ | | | DIGITAL | INPUT/OUTPUT | | | | | | | | | | Logic family—( | | | | | | | | | V <sub>IH</sub> | High-level inpu | | 5.5 V ≥ +VBD ≥ 4.5 V | | 0.65 × (+VBD) | | +VBD + 0.3 | V | | V <sub>IL</sub> | Low-level input | | 5.5 V ≥ +VBD ≥ 4.5 V | | -0.3 | | 0.35 ×<br>(+VBD) | V | | l <sub>l</sub> | Input current | | V <sub>I</sub> = +VBD or BDGND | | -50 | | 50 | nA | | C <sub>I</sub> | Input capacitar | nce | 1, | | | 5 | | pF | | V <sub>OH</sub> | High-level outp | | 5.5 V ≥ +VBD ≥ 4.5 V,<br>$I_0 = 100 \mu A$ | | +VBD - 0.6 | | +VBD | V | | V <sub>OL</sub> | Low-level outp | ut voltage | 5.5 V ≥ +VBD ≥ 4.5 V,<br>I <sub>O</sub> = 100 μA | | 0 | | 0.4 | V | | Co | Output capacita | ance | | | | 5 | | pF | | CL | Load capacitar | nce | | | | | 30 | pF | | | Data format—s | straight binary | | | | | | | | POWER- | SUPPLY REQUI | REMENTS | | | | | I | | | | Power-supply | +VBD | | | 1.65 | 3.3 | 5.5 | V | | | voltage | +VA | | | 4.5 | 5 | 5.5 | V | | | | <u>I</u> | 1-MHz Sample rate | | | 7.0 | 7.8 | | | | Supply current | | NAP/Auto-NAP mode | | | 0.3 | 0.5 | mA | | | | Deep power-down mode | | | 4 | 50 | nA | | | | Buffer I/O supply current | | 1 MSPS | | | 1.7 | | mA | | | Power dissipation | | +VA = 5 V, +VBD = 5 V | | | 44 | 48 | | | | | | +VA = 5 V, +VBD = 1.8 V | | | 35 | 39.5 | 39.5 mW | | TEMPER | ATURE RANGE | | | | II. | | | | | T <sub>A</sub> | | air temperature | | | -40 | | +85 | °C | <sup>(4)</sup> Calculated on the first nine harmonics of the input frequency. <sup>(5)</sup> Can vary ±30%. ## **ELECTRICAL CHARACTERISTICS** $T_{A} = -40 ^{\circ}\text{C to } 85 ^{\circ}\text{C}, \ +\text{VA} = 2.7 \ \text{V to } 3.6 \ \text{V}, \ +\text{VBD} = 1.65 \ \text{V to } 1.5 \\ \times (+\text{VA}), \ V_{REF} = 2.5 \ \text{V}, \ f_{SAMPLE} = 1 \ \text{MHz for } 3 \ \text{V} \leq +\text{VA} \leq 3.6 \ \text{V}, \ f_{SAMPLE} = 900 \ \text{kHz for } 3 \ \text{V} < +\text{VA} \leq 2.7 \ \text{V} \ \text{using external clock (unless otherwise noted)}$ | | PARAMET | ER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------|-------------------------|-----------------------------------------------|------------|-------|--------------------|--------| | ANALOG | INPUT | | | | | | | | | Full-scale input vol | tage <sup>(1)</sup> | +IN - (-IN) or (+INx - COM) | 0 | | +V <sub>REF</sub> | V | | | | | +IN, +IN0, +IN1 | AGND - 0.2 | | +VA + 0.2 | ., | | | Absolute input volt | age | -IN or COM | AGND - 0.2 | | AGND + 0.2 | V | | | Input capacitance | | | | 40 | 45 | pF | | | Input leakage curre | ent | No ongoing conversion, DC Input | -1 | | 1 | nA | | | Innut channel isola | tion, ADS8330 only | At dc | | 108 | | dB | | | input channel isola | mon, AD36330 only | $V_I = \pm 1.25 V_{PP}$ at 50 kHz | | 101 | | uБ | | SYSTEM | PERFORMANCE | | | | | | | | | Resolution | | | | 16 | | Bits | | | No missing codes | | | 16 | | | Bits | | INL Integral linearity | ADS8329IB,<br>ADS8330IB | | -1.75 | ±1 | 1.75 | LSB <sup>(2)</sup> | | | | | ADS8329I, ADS8330I | | -2.5 | ±1.5 | 2.5 | | | DNL Differential linearity | ADS8329IB,<br>ADS8330IB | | -1 | ±0.5 | 1 | LSB <sup>(2)</sup> | | | | linearity | ADS8329I, ADS8330I | | -1 | ±0.8 | 2 | | | Eo | Offset error <sup>(3)</sup> | ADS8329IB,<br>ADS8330IB | | -0.5 | ±0.05 | 0.5 | mV | | Ü | | ADS8329I, ADS8330I | | -0.8 | ±0.2 | 0.8 | | | | Offset error drift | | FSR = 2.5 V | | +0.8 | | ppm/°C | | E <sub>G</sub> | Gain error | | | -0.25 | -0.04 | 0.25 | %FSR | | | Gain error drift | | | | +0.5 | | ppm/°C | | CMRR | Common mode roi | action ratio | At dc | | 70 | | dB | | CIVILLIX | Common-mode rej | ection ratio | V <sub>I</sub> = 0.4 V <sub>PP</sub> at 1 MHz | | 50 | | uБ | | | Noise | | | | 33 | | μV RMS | | PSRR | Power-supply reject | ction ratio | At FFFFh output code <sup>(3)</sup> | | 78 | | dB | | SAMPLIN | IG DYNAMICS | | | | | | | | t <sub>CONV</sub> | Conversion time | | | | 18 | | CCLK | | t <sub>SAMPLE1</sub> | Acquisition time | | Manual trigger | 3 | | | CCLK | | t <sub>SAMPLE2</sub> | Acquisition time | | Auto trigger | | 3 | | CCLK | | | Throughput rate | | | | | 1 | MHz | | | Aperture delay | | | | 5 | | ns | | | Aperture jitter | | | | 10 | | ps | | | Step response | | | | 100 | | ns | | · | Overvoltage recove | ery | | | 100 | | ns | <sup>1)</sup> Ideal input span, does not include gain or offset error. <sup>(2)</sup> LSB means least significant bit. <sup>(3)</sup> Measured relative to an ideal full-scale input [+IN - (-IN)] of 2.5 V when +VA = 3 V. $T_{A} = -40 ^{\circ}\text{C to } 85 ^{\circ}\text{C}, \ +\text{VA} = 2.7 \ \text{V to } 3.6 \ \text{V}, \ +\text{VBD} = 1.65 \ \text{V to } 1.5 \\ \times (+\text{VA}), \ V_{REF} = 2.5 \ \text{V}, \ f_{SAMPLE} = 1 \ \text{MHz for } 3 \ \text{V} \leq +\text{VA} \leq 3.6 \ \text{V}, \ f_{SAMPLE} = 900 \ \text{kHz for } 3 \ \text{V} < +\text{VA} \leq 2.7 \ \text{V} \ \text{using external clock (unless otherwise noted)}$ | | PARAME | TER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------|----------------------------|----------------------------------------------------------------------|---------------|------|---------------|---------| | DYNAMI | C CHARACTERISTIC | s | | | | | | | TUD | Tatal bassassia dia | (4) | $V_{IN} = 2.5 V_{PP}$ at 10 kHz | | -102 | | ٦D | | THD | Total harmonic dis | stortion | $V_{IN} = 2.5 V_{PP}$ at 100 kHz | | -93 | | dB | | OND | 0: 1: | | $V_{IN} = 2.5 V_{PP}$ at 10 kHz | | 89 | | I.D. | | SNR | Signal-to-noise rat | tio | $V_{IN} = 2.5 V_{PP}$ at 100 kHz | | 88 | | dB | | OINIAD | 0: 1: | Para de | $V_{IN} = 2.5 V_{PP}$ at 10 kHz | | 88.5 | | ı. | | SINAD | Signal-to-noise + o | distortion | $V_{IN} = 2.5 V_{PP}$ at 100 kHz | | 88 | | dB | | CEDD | | | $V_{IN} = 2.5 V_{PP}$ at 10 kHz | | 104 | | ٦D | | SFDR | Spurious-free dyna | amic range | $V_{IN} = 2.5 V_{PP}$ at 100 kHz | | 94.2 | | dB | | | -3dB small-signal bandwidth | | | | 30 | | MHz | | CLOCK | | | | | | | | | | Internal conversion | n clock frequency | | 21 | 22.3 | 23.5 | MHz | | | 0011/ 1 | del electi | Used as I/O clock only | | | 42 | N 41 1- | | | SCLK external serial clock | | As I/O clock and conversion clock | 1 | | 42 | MHz | | EXTERN | AL VOLTAGE REFE | RENCE INPUT | | 1 | | <u> </u> | | | | | | f <sub>SAMPLE</sub> ≤ 500kSPS,<br>2.7 V ≤ +VA < 3V | 0.3 | | 2.525 | | | | | V <sub>REF</sub> [(REF+) – | $f_{SAMPLE} \le 500kSPS$ ,<br>3 V $\le +VA < 3.6V$ | 0.3 | | 3 | | | $V_{REF}$ | Input reference range | reference (REF_)] | f <sub>SAMPLE</sub> > 500kSPS,<br>2.7 V ≤ +VA < 3V | 2.475 | | 2.525 | V | | | | | f <sub>SAMPLE</sub> > 500kSPS,<br>3 V ≤ +VA ≤ 3.6V | 2.475 | | 3 | | | | | (REF-) - AGND | | -0.1 | | 0.1 | | | | Resistance <sup>(5)</sup> | | Reference input | | 40 | | kΩ | | DIGITAL | INPUT/OUTPUT | | | 1 | | <u> </u> | | | | Logic family—CM | OS | | | | | | | V <sub>IH</sub> | High-level input vo | oltage | (+VA × 1.5) V ≥ +VBD ≥ 1.65 V | 0.65 × (+VBD) | | +VBD + 0.3 | V | | V <sub>IL</sub> | Low-level input vo | ltage | (+VA × 1.5) V ≥ +VBD ≥ 1.65 V | -0.3 | | 0.35 × (+VBD) | V | | l <sub>l</sub> | Input current | | V <sub>I</sub> = +VBD or BDGND | -50 | | 50 | nA | | Cı | Input capacitance | | | | 5 | | pF | | V <sub>OH</sub> | High-level output v | voltage | $(+VA \times 1.5) \ V \ge +VBD \ge 1.65 \ V,$<br>$I_0 = 100 \ \mu A$ | +VBD - 0.6 | | +VBD | V | | V <sub>OL</sub> | Low-level output v | roltage | $(+VA \times 1.5) \ V \ge +VBD \ge 1.65 \ V,$<br>$I_O = 100 \ \mu A$ | 0 | | 0.4 | V | | Co | Output capacitano | e | | | 5 | | pF | | C <sub>L</sub> | Load capacitance | | | | | 30 | pF | | | Data format—strai | ight binary | | | | | | <sup>(4)</sup> Calculated on the first nine harmonics of the input frequency. <sup>(5)</sup> Can vary ±30%. $T_A = -40$ °C to 85°C, +VA = 2.7 V to 3.6 V, +VBD = 1.65 V to 1.5×(+VA), $V_{REF} = 2.5$ V, $f_{SAMPLE} = 1$ MHz for 3 V < +VA ≤ 3.6 V, $f_{SAMPLE} = 900$ kHz for 3 V < +VA ≤ 2.7 V using external clock (unless otherwise noted) | PARAME | TER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------|---------------|-------------------------------------------|--------------------------------------|------|-------------|------|--| | POWER-SUPPLY REQUIREMENTS | | | | | | | | | | +VBD | | 1.65 | +VA | 1.5 × (+VA) | V | | | Power-supply voltage | +VA | f <sub>s</sub> ≤ 1 MHz | 3 | | 3.6 | V | | | voltago | +VA | f <sub>s</sub> ≤ 900 kHz | 2.7 | | 3.6 | V | | | | | 1-MHz sample rate,<br>3 V ≤ +VA ≤ 3.6 V | | 5.1 | 6.1 | | | | Supply current | | 900-kHz sample rate,<br>2.7 V ≤ +VA ≤ 3 V | | 4.84 | | mA | | | | | NAP/Auto-NAP mode | | 0.25 | 0.4 | | | | | | Deep power-down mode | | 2 | 50 | nA | | | Buffer I/O supply | current | 1 MSPS, +VBD = 1.8 V | | 0.05 | | mA | | | | | +VBD = 1.8 V, 3 V ≤ +VA ≤ 3.6 V | | 15.5 | 19 | 10/ | | | Power dissipation | | +VBD = 1.8 V, 2.7 V ≤ +VA ≤ 3 V | +VBD = 1.8 V, 2.7 V ≤ +VA ≤ 3 V 13.2 | | | mW | | | EMPERATURE RANGE | | , | | | | | | | Operating free-ai | r temperature | | -40 | | +85 | °C | | ## **TIMING CHARACTERISTICS** All specifications typical at $-40^{\circ}$ C to 85°C and +VA = +VBD = 5 V. $^{(1)(2)}$ | | PARAMETER | | MIN | TYP | MAX | UNIT | |----------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------|------|------|--------------------------|-------| | f | Fraguency conversion clock CCLV | External,<br>f <sub>CCLK</sub> = 1/2 f <sub>SCLK</sub> | 0.5 | | 21 | NA! ! | | f <sub>CCLK</sub> | Frequency, conversion clock, CCLK | Internal,<br>f <sub>CCLK</sub> = 1/2 f <sub>SCLK</sub> | 21 | 22.9 | 24.5 | MHz | | t <sub>su(CSF-EOC)</sub> | Setup time, falling edge of CS to EOC | | 1 | | | CCLK | | t <sub>h(CSF-EOC)</sub> | Hold time, falling edge of $\overline{\text{CS}}$ to EOC | | 0 | | | ns | | t <sub>wL(CONVST)</sub> | Pulse duration, CONVST low | | 40 | | | ns | | t <sub>su(CSF-EOS)</sub> | Setup time, falling edge of $\overline{\text{CS}}$ to EOS | | 20 | | | ns | | t <sub>h(CSF-EOS)</sub> | Hold time, falling edge of CS to EOS | | 20 | | | ns | | t <sub>su(CSR-EOS)</sub> | Setup time, rising edge of CS to EOS | | 20 | | | ns | | t <sub>h(CSR-EOS)</sub> | Hold time, rising edge of $\overline{\text{CS}}$ to EOS | | 20 | | | ns | | t <sub>su(CSF-SCLK1F)</sub> | Setup time, falling edge of $\overline{\text{CS}}$ to first falling SCLK | | 5 | | | ns | | t <sub>wL(SCLK)</sub> | Pulse duration, SCLK low | | 8 | | t <sub>c(SCLK)</sub> - 8 | ns | | t <sub>wH(SCLK)</sub> | Pulse duration, SCLK high | | 8 | | t <sub>c(SCLK)</sub> - 8 | ns | | | Cycle time, SCLK | I/O Clock only | 20 | | | | | | | I/O and conversion clock | 23.8 | | 2000 | • | | $t_{c(SCLK)}$ | | I/O Clock, chain mode | 20 | | | ns | | | | I/O and conversion clock, chain mode | 23.8 | | 2000 | | | t <sub>d(SCLKF-SDOINVALID)</sub> | Delay time, falling edge of SCLK to SDO invalid | 10-pF Load | 2 | | | ns | | t <sub>d(SCLKF-SDOVALID)</sub> | Delay time, falling edge of SCLK to SDO valid | 10-pF Load | | | 10 | ns | | t <sub>d(CSF-SDOVALID)</sub> | Delay time, falling edge of CS to SDO valid, SDO MSB output | 10-pF Load | | | 8.5 | ns | | t <sub>su(SDI-SCLKF)</sub> | Setup time, SDI to falling edge of SCLK | | 8 | | | ns | | t <sub>h(SDI-SCLKF)</sub> | Hold time, SDI to falling edge of SCLK | | 4 | | | ns | | t <sub>d(CSR-SDOZ)</sub> | Delay time, rising edge of $\overline{\text{CS}}/\text{FS}$ to SDO 3-state | | | | 5 | ns | | t <sub>su(16th SCLKF-CSR)</sub> | Setup time, 16th falling edge of SCLK before rising edge of CS/FS | | 10 | | | ns | | t <sub>d(SDO-CDI)</sub> | Delay time, CDI high to SDO high in daisy chain mode | 10-pF Load, chain mode | | | 16 | ns | All input signals are specified with $t_r$ = $t_f$ = 1.5 ns (10% to 90% of $V_{DD}$ ) and timed from a voltage level of $(V_{IL} + V_{IH})/2$ . See timing diagrams. ## **TIMING CHARACTERISTICS** All specifications typical at -40°C to 85°C, +VA = 2.7 V, +VBD = 1.8 V (unless otherwise noted) $^{(1)(2)}$ | | MIN | TYP | MAX | UNIT | | | |---------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------|------|------|--------------------------|------| | | | External, 3 V $\leq$ +VA $\leq$ 3.6 V, $f_{CCLK} = 1/2 f_{SCLK}$ | 0.5 | | 21 | | | f <sub>CCLK</sub> | Frequency, conversion clock, CCLK | External, 2.7 V $\leq$ +VA $\leq$ 3 V, $f_{CCLK} = 1/2 f_{SCLK}$ | 0.5 | | 18.9 | MHz | | | | Internal, $f_{CCLK} = 1/2 f_{SCLK}$ | 20 | 22.3 | 23.5 | | | t <sub>su(CSF-EOC)</sub> | Setup time, falling edge of $\overline{\text{CS}}$ to EOC | | 1 | | | CCLK | | t <sub>h(CSF-EOC)</sub> | Hold time, falling edge of $\overline{\text{CS}}$ to EOC | | 0 | | | ns | | $t_{wL(CONVST)}$ | Pulse duration, CONVST low | | 40 | | | ns | | t <sub>su(CSF-EOS)</sub> | Setup time, falling edge of CS to EOS | | 20 | | | ns | | t <sub>h(CSF-EOS)</sub> | Hold time, falling edge of CS to EOS | | 20 | | | ns | | t <sub>su(CSR-EOS)</sub> | Setup time, rising edge of CS to EOS | | 20 | | | ns | | t <sub>h(CSR-EOS)</sub> | Hold time, rising edge of CS to EOS | | 20 | | | ns | | t <sub>su(CSF-SCLK1F)</sub> | Setup time, falling edge of $\overline{\text{CS}}$ to first falling SCLK | | 5 | | | ns | | t <sub>wL(SCLK)</sub> | Pulse duration, SCLK low | | 8 | | t <sub>c(SCLK)</sub> - 8 | ns | | t <sub>wH(SCLK)</sub> | Pulse duration, SCLK high | | 8 | | t <sub>c(SCLK)</sub> - 8 | ns | | | Cycle time SCLK | All modes,<br>3 V ≤ +VA ≤ 3.6 V | 23.8 | | 2000 | 20 | | t <sub>c(SCLK)</sub> | Cycle time, SCLK | All modes,<br>2.7 V ≤ +VA < 3 V | 26.5 | | 2000 | ns | | $t_{d(SCLKF-SDOINVALID)}$ | Delay time, falling edge of SCLK to SDO invalid | 10-pF Load | 7.5 | | | ns | | t <sub>d</sub> (SCLKF-SDOVALID) | Delay time, falling edge of SCLK to SDO valid | 10-pF Load | | | 16 | ns | | | Delay time, falling edge of $\overline{\text{CS}}$ to SDO | 10-pF Load,<br>2.7 V ≤ +VA ≤ 3 V | | | 13 | | | t <sub>d</sub> (CSF-SDOVALID) | valid, SDO MSB output | 10-pF Load,<br>3 V ≤ +VA ≤ 3.6 V | | | 11 | ns | | t <sub>su(SDI-SCLKF)</sub> | Setup time, SDI to falling edge of SCLK | | 8 | | | ns | | t <sub>h(SDI-SCLKF)</sub> | Hold time, SDI to falling edge of SCLK | | 4 | | | ns | | $t_{d(CSR-SDOZ)}$ | Delay time, rising edge of $\overline{\text{CS}}/\text{FS}$ to SDO 3-state | | | | 8 | ns | | t <sub>su(16th SCLKF-CSR)</sub> | Setup time, 16th falling edge of SCLK before rising edge of CS/FS | | 10 | | | ns | | t <sub>d(SDO-CDI)</sub> | Delay time, CDI high to SDO high in daisy chain mode | 10-pF Load, chain mode | | | 23 | ns | All input signals are specified with $t_r = t_f = 1.5$ ns (10% to 90% of $V_{DD}$ ) and timed from a voltage level of $(V_{IL} + V_{IH})/2$ . See timing diagrams. ### **PIN ASSIGNMENTS** **CAUTION:** The thermal pad is internally connected to the substrate. This pad can be connected to the analog ground or left floating. Keep the thermal pad separate from the digital ground, if possible. NC = No internal connection ### **ADS8329 Terminal Functions** | | N | О. | | | |---------------|-----|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | QFN | TSSOP | I/O | DESCRIPTION | | AGND | 15 | 5 | _ | Analog ground | | BDGND | 8 | 14 | _ | Interface ground | | CONVST | 3 | 9 | I | Freezes sample and hold, starts conversion with next rising edge of internal clock | | EOC/ ĪNT/ CDI | 4 | 10 | 0 | Status output. If programmed as EOC, this pin is low (default) when a conversion is in progress. If programmed as an interrupt (INT), this pin is low for a preprogrammed duration after the end of conversion and valid data are to be output. The polarity of EOC or INT is programmable. This pin can also be used as a chain data input when the device is operated in chain mode. | | FS/CS | 5 | 11 | I | Frame sync signal for TMS320 DSP serial interface or chip select input for SPI interface slave select (SS-). | | +IN | 13 | 3 | - 1 | Noninverting input | | -IN | 14 | 4 | I | Inverting input, usually connected to ground | | NC | 2 | 8 | _ | No connection. | | REF+ | 1 | 7 | I | External reference input. | | REF- | 16 | 6 | I | Connect to AGND through individual via. | | RESERVED | 12 | 2 | I | Connect to AGND or +VA | | SCLK | 9 | 15 | I | Clock for serial interface | | SDI | 6 | 12 | I | Serial data in | | SDO | 7 | 13 | 0 | Serial data out | | +VA | 11 | 1 | | Analog supply, +2.7 V to +5.5 VDC. | | +VBD | 10 | 16 | | Interface supply | # **ADS8330 Terminal Functions** | | N | Ю. | | | |---------------|-----|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | QFN | TSSOP | I/O | DESCRIPTION | | AGND | 15 | 5 | _ | Analog ground | | BDGND | 8 | 14 | _ | Interface ground | | СОМ | 14 | 4 | I | Common inverting input, usually connected to ground | | CONVST | 3 | 9 | I | Freezes sample and hold, starts conversion with next rising edge of internal clock | | EOC/ INT/ CDI | 4 | 10 | 0 | Status output. If programmed as EOC, this pin is low (default) when a conversion is in progress. If programmed as an interrupt (INT), this pin is low for a preprogrammed duration after the end of conversion and valid data are to be output. The polarity of EOC or INT is programmable. This pin can also be used as a chain data input when the device is operated in chain mode. | | FS/CS | 5 | 11 | I | Frame sync signal for TMS320 DSP serial interface or chip select input for SPI interface | | +IN1 | 12 | 2 | I | Second noninverting input. | | +IN0 | 13 | 3 | I | First noninverting input | | NC | 2 | 8 | _ | No connection. | | REF+ | 1 | 7 | I | External reference input. | | REF- | 16 | 6 | I | Connect to AGND through individual via. | | SCLK | 9 | 15 | I | Clock for serial interface | | SDI | 6 | 12 | I | Serial data in (conversion start and reset possible) | | SDO | 7 | 13 | 0 | Serial data out | | +VA | 11 | 1 | | Analog supply, +2.7 V to +5.5 VDC. | | +VBD | 10 | 16 | | Interface supply | MANUAL TRIGGER / READ While Sampling (use internal CCLK, EOC and INT polarity programmed as active low) Figure 1. Timing for Conversion and Acquisition Cycles for Manual Trigger (Read while sampling) AUTO TRIGGER / READ While Sampling (use internal CCLK, EOC and INT polarity programmed as active low) Figure 2. Timing for Conversion and Acquisition Cycles for Autotrigger (Read while sampling) MANUAL TRIGGER / READ While Converting (use internal CCLK, EOC and $\overline{\text{INT}}$ polarity programmed as active low) Figure 3. Timing for Conversion and Acquisition Cycles for Manual Trigger (Read while converting) AUTO TRIGGER / READ While Converting (use internal CCLK, EOC and INT polarity programmed as active low) Figure 4. Timing for Conversion and Acquisition Cycles for Autotrigger (Read while converting) Figure 5. Detailed SPI Transfer Timing MANUAL TRIGGER / READ While Sampling (use internal CCLK active high, EOC and INT active low, TAG enabled, auto channel select) Figure 6. Simplified Dual Channel Timing ### TYPICAL CHARACTERISTICS At $-40^{\circ}$ C to $85^{\circ}$ C, $V_{REF}$ [REF+ - (REF-)] = 5 V when +VA = +VBD = 5 V or $V_{REF}$ [REF+ - (REF-)] = 2.5 V when +VA = +VBD = 3 V, $f_{SCLK}$ = 42 MHz, or $V_{REF}$ = 2.5 when +VA = +VBD = 2.7 V, $f_{SCLK}$ = 37.8 MHz, $f_I$ = dc for dc curves, $f_I$ = 100 kHz for ac curves with 5-V supply and $f_I$ = 10 kHz for ac curves with 3-V supply (unless otherwise noted). **DIFFERENTIAL NONLINEARITY** Figure 8. **DIFFERENTIAL NONLINEARITY** Figure 7. DIFFERENTIAL NONLINEARITY vs EXTERNAL CLOCK FREQUENCY EXTERNAL CLOCK FREQUENCY 1 +VA = 3 V MAX 0.5 MIN -0.5 MIN -0.5 External Clock Frequency - MHz Figure 12. Copyright © 2006–2009, Texas Instruments Incorporated Figure 41. Figure 42. Figure 43. Figure 44. ### THEORY OF OPERATION The ADS8329/30 is a high-speed, low power, successive approximation register (SAR) analog-to-digital converter (ADC) that uses an external reference. The architecture is based on charge redistribution, which inherently includes a sample/hold function. The ADS8329/30 has an internal clock that is used to run the conversion but can also be programmed to run the conversion based on the external serial clock, SCLK. The ADS8329 has one analog input. The analog input is provided to two input pins: +IN and -IN. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both +IN and -IN inputs are disconnected from any internal function. The ADS8330 has two inputs. Both inputs share the same common pin, COM. The negative input is the same as the -IN pin for the ADS8329. The ADS8330 can be programmed to select a channel manually or can be programmed into the auto channel select mode to sweep between channel 0 and 1 automatically. ### **ANALOG INPUT** When the converter enters hold mode, the voltage difference between the +IN and -IN inputs is captured on the internal capacitor array. The voltage on the -IN input is limited between AGND - 0.2 V and AGND + 0.2 V, allowing the input to reject small signals which are common to both the +IN and -IN inputs. The +IN input has a range of -0.2 V to $V_{REF} + 0.2 \text{ V}$ . The input span [+IN - (-IN)] is limited to 0 V to $V_{REF}$ . The (peak) input current through the analog inputs depends upon a number of factors: sample rate, input voltage, and source impedance. The current into the ADS8329/30 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (45 pF) to a 16-bit settling level within the minimum acquisition time (120 ns). When the converter goes into hold mode, the input impedance is greater than 1 $G\Omega$ . Care must be taken regarding the absolute analog input voltage. To maintain linearity of the converter, the +IN and -IN inputs and the span [+IN - (-IN)] should be within the limits specified. Outside of these ranges, converter linearity may not meet specifications. To minimize noise, low bandwidth input signals with low-pass filters should be used. Care should be taken to ensure that the output impedance of the sources driving the +IN and -IN inputs are matched. If this is not observed, the two inputs could have different settling times. This may result in an offset error, gain error, and linearity error which change with temperature and input voltage. Figure 51. Input Equivalent Circuit ## **Driver Amplifier Choice** The analog input to the converter needs to be driven with a low noise, op-amp like the THS4031 or OPA365. An RC filter is recommended at the input pins to low-pass filter the noise from the source. Two resistors of 20 $\Omega$ and a capacitor of 470 pF are recommended. The input to the converter is a unipolar input voltage in the range 0 V to $V_{REF}$ . The minimum –3dB bandwidth of the driving operational amplifier can be calculated to: $$f_{3db} = (ln(2) \times (n+1))/(2\pi \times t_{ACO})$$ where n is equal to 16, the resolution of the ADC (in the case of the ADS8329/30). When $t_{ACQ} = 120$ ns (minimum acquisition time), the minimum bandwidth of the driving amplifier is 15.6 MHz. The bandwidth can be relaxed if the acquisition time is increased by the application. The OPA365, OPA827, or THS4031 from Texas Instruments are recommended. The THS4031 used in the source follower configuration to drive the converter is shown in the typical input drive configuration, Figure 52. For the ADS8330, a series resistor of $0\Omega$ should be used on the COM pin (or no resistor at all). ## **Bipolar to Unipolar Driver** In systems where the input is bipolar, the THS4031 can be used in the inverting configuration with an additional DC bias applied to its + input so as to keep the input to the ADS8329/30 within its rated operating voltage range. This configuration is also recommended when the ADS8329/30 is used in signal processing applications where good SNR and THD performance is required. The DC bias can be derived from the REF3225 or the REF3240 reference voltage ICs. The input configuration shown in Figure 53 is capable of delivering better than 91 dB SNR and –96 dB THD at an input frequency of 10 kHz. In case bandpass filters are used to filter the input, care should be taken to ensure that the signal swing at the input of the bandpass filter is small so as to keep the distortion introduced by the filter minimal. In such cases, the gain of the circuit shown in Figure 53 can be increased to keep the input to the ADS8329/30 large to keep the SNR of the system high. Note that the gain of the system from the + input to the output of the THS4031 in such a configuration is a function of the gain of the AC signal. A resistor divider can be used to scale the output of the REF3225 or REF3240 to reduce the voltage at the DC input to THS4031 to keep the voltage at the input of the converter within its rated operating range. Figure 52. Unipolar Input Drive Configuration Figure 53. Bipolar Input Drive Configuration ### **REFERENCE** The ADS8329/30 can operate with an external reference with a range from 0.3 V to 5 V. A clean, low noise, well-decoupled reference voltage on this pin is required to ensure good performance of the converter. A low noise band-gap reference like the REF3240 can be used to drive this pin. A 22- $\mu$ F ceramic decoupling capacitor is required between the REF+ and REF- pins of the converter. These capacitors should be placed as close as possible to the pins of the device. The REF- should be connected to its own via to the analog ground plane with the shortest possible distance. ### **CONVERTER OPERATION** The ADS8329/30 has an oscillator that is used as an internal clock which controls the conversion rate. The frequency of this clock is 21 MHz minimum. The oscillator is always on unless the device is in the deep power-down state or the device is programmed for using SCLK as the conversion clock (CCLK). The minimum acquisition (sampling) time takes 3 CCLKs (this is equivalent to 120 ns at 24.5 MHz) and the conversion time takes 18 conversion clocks (CCLK) (≈780 ns) to complete one conversion. The conversion can also be programmed to run based on the external serial clock, SCLK, if is so desired. This allows a system designer to achieve system synchronization. The serial clock SCLK, is first reduced to 1/2 of its frequency before it is used as the conversion clock (CCLK). For example, with a 42-MHz SCLK this provides a 21-MHz clock for conversions. If it is desired to start a conversion at a specific rising edge of the SCLK when the external SCLK is programmed as the source of the conversion clock (CCLK) (and manual start of conversion is selected), the setup time between CONVST and that rising SCLK edge should be observed. This ensures the conversion is complete in 18 CCLKs (or 36 SCLKs). The minimum setup time is 20 ns to ensure synchronization between CONVST and SCLK. In many cases the conversion can start one SCLK period (or CCLK) later which results in a 19 CCLK (or 37 SCLK) conversion. The 20 ns setup time is not required once synchronization is relaxed. The duty cycle of SCLK is not critical as long as it meets the minimum high and low time requirements of 8 ns. Since the ADS8329/30 is designed for high-speed applications, a higher serial clock (SCLK) must be supplied to be able to sustain the high throughput with the serial interface and so the clock period of SCLK must be at most 1 µs (when used as conversion clock (CCLK). The minimum clock frequency is also governed by the parasitic leakage of the capacitive digital-to-analog (CDAC) capacitors internal to the ADS8329/30. Figure 54. Converter Clock #### **Manual Channel Select Mode** The conversion cycle starts with selecting an acquisition channel by writing a channel number to the command register (CMR). This cycle time can be as short as 4 serial clocks (SCLK). #### **Auto Channel Select Mode** Channel selection can also be done automatically if auto channel select mode is enabled. This is the default channel select mode. The dual channel converter, ADS8330, has a built-in 2-to-1 MUX. If the device is programmed for auto channel select mode then signals from channel 0 and channel 1 are acquired with a fixed order. Channel 0 is accessed first in the next cycle after the command cycle that configured CFR\_D11 to 1 for auto channel select mode. This automatic access stops the cycle after the command cycle that sets CFR\_D11 to 0. #### Start of a Conversion The end of acquisition or sampling instance (EOS) is the same as the start of a conversion. This is initiated by bringing the CONVST pin low for a minimum of 40 ns. After the minimum requirement has been met, the CONVST pin can be brought high. CONVST acts independent of FS/CS so it is possible to use one common CONVST for applications requiring simultaneous sample/hold with multiple converters. The ADS8329/30 switches from sample to hold mode on the falling edge of the CONVST signal. The ADS8329/30 requires 18 conversion clock (CCLK) edges to complete a conversion. The conversion time is equivalent to 1500 ns with a 12-MHz internal clock. The minimum time between two consecutive CONVST signals is 21 CCLKs. A conversion can also be initiated without using $\overline{\text{CONVST}}$ if it is so programmed (CFR\_D9 = 0). When the converter is configured as auto trigger, the next conversion is automatically started 3 conversion clocks (CCLK) after the end of a conversion. These 3 conversion clocks (CCLK) are used as the acquisition time. In this case the time to complete one acquisition and conversion cycle is 21 CCLKs. | Table 1. Different Ty | pes of Conversion | |-----------------------|-------------------| |-----------------------|-------------------| | MODE | SELECT CHANNEL | START CONVERSION | |-----------|-------------------------------------------------------------------------------------|--------------------------------------------------------| | | Auto Channel Select <sup>(1)</sup> | Auto Trigger | | Automatic | No need to write channel number to the CMR. Use internal sequencer for the ADS8330. | Start a conversion based on the conversion clock CCLK. | | Manual | Manual Channel Select | Manual Trigger | | | Write the channel number to the CMR. | Start a conversion with CONVST. | (1) Auto channel select should be used with auto trigger and also with the TAG bit enabled. ## Status Output EOC/INT When the status pin is programmed as EOC and the polarity is set as active low, the pin works in the following manner: The EOC output goes LOW immediately following CONVST going LOW when manual trigger is programmed. EOC stays LOW throughout the conversion process and returns to HIGH when the conversion has ended. The EOC output goes low for 3 conversion clocks (CCLK) after the previous rising edge of EOC, if auto trigger is programmed. This status pin is programmable. It can be used as an EOC <u>output</u> (CFR\_D[7:6] = 1, 1) where the low time is equal to the conversion time. This status pin can be used as <u>INT</u>. (CFR\_D[7:6] = 1, 0) which is set LOW at the end of a conversion is brought to HIGH (cleared) by the next read cycle. The polarity of this pin, used as either function (EOC or <u>INT</u>), is programmable through CFR\_D7. #### **Power-Down Modes** The ADS8329/30 has a comprehensive built-in power-down feature. There are three power-down modes: Deep power-down mode, Nap power-down mode, and auto nap power-down mode. All three power-down modes are enabled by setting the related CFR bits. The first two power-down modes are activated when enabled. A wakeup command, 1011b, can resume device operation from a power-down mode. Auto nap power-down mode works slightly different. When the converter is enabled in auto nap power-down mode, an end of conversion instance (EOC) puts the device into auto nap power-down. The beginning of sampling resumes operation of the converter. The contents of the configuration register is not affected by any of the power-down modes. Any ongoing conversion when nap or deep power-down is activated is aborted. Figure 55. Typical Analog Supply Current Drop vs Time After Power-Down ### Deep Power-Down Mode Deep power-down mode can be activated by writing to configuration register bit CFR\_D2. When the device is in deep power-down mode, all blocks except the interface are in power-down. The external SCLK is blocked to the analog block. The analog blocks no longer have bias currents and the internal oscillator is turned off. In this mode, supply current falls from 7 mA to 4 nA in 100 ns. The wake-up time after a power-down is 1 us. When bit D2 in the configuration register is set to 0, the device is in deep power-down. Setting this bit to 1 or sending a wake-up command can resume the converter from the deep power-down state. ### Nap Mode In nap mode the ADS8329/230 turns off biasing of the comparator and the mid-volt buffer. In this mode supply current falls from 7 mA in normal mode to about 0.3 mA in 200 ns after the configuration cycle. The wake-up (resume) time from nap power-down mode is 3 CCLKs (120 ns with a 24.5-MHz conversion clock). As soon as the CFR D3 bit in the control register is set to 0, the device goes into nap power-down mode, regardless of the conversion state. Setting this bit to 1 or sending a wake-up command can resume the converter from the nap power-down state. ### Auto Nap Mode Auto nap mode is almost identical to nap mode. The only difference is the time when the device is actually powered down and the method to wake up the device. Configuration register bit D4 is only used to enable/disable auto nap mode. If auto nap mode is enabled, the device turns off biasing after the conversion has finished, which means the end of conversion activates auto nap power-down mode. Supply current falls from 7 mA in normal mode to about 0.3 mA in 200 ns. A CONVST resumes the device and turns biasing on again in 3 CCLKs (120 ns with a 24.5-MHz conversion clock). The device can also be woken up by disabling auto nap mode when bit D4 of the configuration register is set to 1. Any channel select command 0XXXb, wake up command or the set default mode command 1111b can also wake up the device from auto nap power-down. #### NOTE: - 1. This wake-up command is the word 1011b in the command word. This command sets bits D2 and D3 to 1 in the configuration register but not D4. But a wake-up command does remove the device from either one of these power-down states, deep/nap/auto nap power-down. - 2. Wake-up time is defined as the time between when the host processor tries to wake up the converter and when a convert start can occur. | | | Table 2. Power-Down Mode Comparisons | | | | |---------|-----------------------|--------------------------------------|-----------------|------------|--| | TYPE OF | POWER<br>CONSUMPTION: | ACTIVATED BY | ACTIVATION TIME | DESIME DOW | | | TYPE OF<br>POWER-DOWN | POWER<br>CONSUMPTION:<br>5 V/3 V | ACTIVATED BY | ACTIVATION TIME | RESUME POWER BY | RESUME<br>TIME | ENABLE | | |------------------------|----------------------------------|-------------------------|-----------------|--------------------------------------------------------------------------------------------------|----------------|---------|--| | Normal operation | 7 mA/5.1 mA | | | | | | | | Deep power-down | 4 nA/2 nA | Setting CFR | 100 ns | Woken up by command 1011b | 1 μs | Set CFR | | | Nap power-down | 0.3 mA/0.25 mA | Setting CFR | 200 ns | Woken up by command 1011b to achieve 6.6 mA since (1.3 + 12)/2 = 6.6 | 3 CCLKs | Set CFR | | | Auto nap<br>power-down | | EOC (end of conversion) | 200 ns | Woken up by CONVST, any channel select command, default command 1111b, or wake up command 1011b. | 3 CCLKs | Set CFR | | Figure 56. Read While Converting versus Read While Sampling (Manual Trigger) Figure 57. Read While Converting versus Read While Sampling with Deep or Nap Power-Down Figure 58. Read While Converting versus Read While Sampling with Auto Nap Power-Down Total Acquisition + Conversion Cycle Time: Automatic: = 21 CCLKs Manual: $\geq$ 21 CCLKs Manual + deep ≥ 4SCLK + 100 μs + 3 CCLK + 18 CCLK + 16 SCLK + 1 μs power-down: Manual + nap power-down: ≥ 4 SCLK + 3 CCLK + 18 CCLK +16 SCLK Manual + auto nap ≥ 4 SCLK + 3 CCLK + 3 CCLK + 18 CCLK +16 SCLK (use wakeup to resume) power-down: Manual + auto nap ≥ 1 CCLK + 3 CCLK + 3 CCLK + 18 CCLK +16 SCLK (use CONVST to resume) power-down: ### **DIGITAL INTERFACE** The serial clock is designed to accommodate the latest high-speed processors with an SCLK frequency up to 50 MHz. Each cycle is started with the falling edge of FS/CS. The internal data register content which is made available to the output register at the EOC presented on the SDO output pin at the falling edge of FS/CS. This is the MSB. Output data are valid at the falling edge of SCLK with t<sub>d(SCLKF-SDOVALID)</sub> delay so that the host processor can read it at the falling edge. Serial data input is also read at the falling edge of SCLK. The complete serial I/O cycle starts with the first falling edge of SCLK after the falling edge of FS/ $\overline{CS}$ and ends 16 (see NOTE) falling edges of SCLK later. The serial interface is very flexible. It works with CPOL = 0, CPHA = 1 or CPOL = 1, CPHA = 0. This means the falling edge of FS/ $\overline{CS}$ may fall while SCLK is high. The same relaxation applies to the rising edge of FS/ $\overline{CS}$ where SCLK may be high or low as long as the last SCLK falling edge happens before the rising edge of FS/ $\overline{CS}$ . #### NOTE: There are cases where a cycle is 4 SCLKs or up to 24 SCLKs depending on the read mode combination. See Table 3 for details. ### **Internal Register** The internal register consists of two parts, 4 bits for the command register (CMR) and 12 bits for configuration data register (CFR). Table 3. Command Set Defined by Command Register (CMR)<sup>(1)</sup> | D[15:12] | HEX | COMMAND | D[11:0] | WAKE UP FROM<br>AUTO NAP | MINIMUM SCLKs<br>REQUIRED | R/W | |----------|-----|----------------------------------------------|------------|--------------------------|---------------------------|-----| | 0000b | 0h | Select analog input channel 0 <sup>(2)</sup> | Don't care | Y | 4 | W | | 0001b | 1h | Select analog input channel 1 (2) | Don't care | Y | 4 | W | | 0010b | 2h | Reserved | Reserved | _ | - | - | | 0011b | 3h | Reserved | Reserved | _ | - | - | | 0100b | 4h | Reserved | Reserved | - | - | - | | 0101b | 5h | Reserved | Reserved | - | - | - | | 0110b | 6h | Reserved | Reserved | _ | - | - | | 0111b | 7h | Reserved | Reserved | _ | - | - | | 1000b | 8h | Reserved | Reserved | - | - | - | | 1001b | 9h | Reserved | Reserved | _ | _ | - | | 1010b | Ah | Reserved | Reserved | _ | - | - | | 1011b | Bh | Wake up | Don't care | Υ | 4 | W | | 1100b | Ch | Read CFR | Don't care | _ | 16 | R | | 1101b | Dh | Read data | Don't care | _ | 16 | R | | 1110 | Eh | Write CFR | CFR value | _ | 16 | W | | 1111b | Fh | Default mode (load CFR with default value) | Don't care | Υ | 4 | W | <sup>(1)</sup> When SDO is not in 3-state (FS/CS low and SCLK running), the bits from SDO are always part (depending on how many SCLKs are supplied) of the previous conversion result. ### WRITING TO THE CONVERTER There are two different types of writes to the register, a 4-bit write to the CMR and a full 16-bit write to the CMR plus CFR. The command set is listed in Table 3. A simple command requires only 4 SCLKs and the write takes effect at the 4th falling edge of SCLK. A 16-bit write or read takes at least 16 SCLKs (see Table 6 for exceptions that require more than 16 SCLKs). 30 <sup>(2)</sup> These two commands apply to the ADS8330 only. ### Configuring the Converter and Default Mode The converter can be configuring with command 1110b (write to the CFR) or command 1111b (default mode). A write to the CFR requires a 4-bit command followed by 12-bits of data. A 4-bit command takes effect at the 4th falling edge of SCLK. A CFR write takes effect at the 16th falling edge of SCLK. A default mode command can be achieved by simply tying SDI to +VBD. As soon as the chip is selected at least four 1s are clocked in by SCLK. The default value of the CFR is loaded into the CFR at the 4th falling edge of SCLK. CFR default values are all 1s (except for CFR\_D1, this bit is ignored by the ADS8329 and is always read as a 0). The same default values apply for the CFR after a power-on reset (POR) and SW reset. ## READING THE CONFIGURATION REGISTER The host processor can read back the value <u>programmed</u> in the CFR by issuing command 1100b. The <u>timing</u> is similar to reading a conversion result except CONVST is not used and there is no activity on the EOC/INT pin. The CFR value read back contains the first four MSBs of conversion data plus valid 12-bit CFR contents. Table 4. Configuration Register (CFR) Map | SDI BIT | | | | | | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--| | CFR - D[11 - 0] | DEFINITION | | | | | | | Channel select mode | | | | | | D11 default = 1 | Manual channel select enabled. Use channel select commands to access a different channel. | 1: Auto channel select enabled. All channels are sampled and converted sequentially until the cycle after this bit is set to 0. | | | | | D10 default = 1 | Conversion clock (CCLK) source select | | | | | | Jio delault = 1 | 0: Conversion clock (CCLK) = SCLK/2 | 1: Conversion clock (CCLK) = Internal OSC | | | | | D9 default = 1 | Trigger (conversion start) select: start conversion at the end of sampling ( | EOS). If D9 = 0, the D4 setting is ignored. | | | | | D9 deladit = 1 | 0: Auto trigger automatically starts (4 internal clocks after EOC inactive) | 1: Manual trigger manually started by falling edge of CONVST | | | | | D8 default = 1 | Don't care | Don't care | | | | | D7 defectly 4 | Pin 10 polarity select when used as an output (EOC/INT) | | | | | | D7 default = 1 | 0: EOC Active high / INT active high | 1: EOC active low / INT active low | | | | | D6 default = 1 | Pin 10 function select when used as an output (EOC/INT) | | | | | | Do default = 1 | 0: Pin used as INT | 1: Pin used as EOC | | | | | D5 default = 1 | Pin 10 I/O select for chain mode operation | | | | | | D5 derauit = 1 | 0: Pin 10 is used as CDI input (chain mode enabled) | 1: Pin 10 is used as EOC/INT output | | | | | D4 default = 1 | Auto nap power-down enable/disable (mid voltage and comparator shut down between cycles). This bit setting is ignored if D9 = 0. | | | | | | D4 derauit = 1 | 0: Auto nap power-down enabled (not activated) | 1: Auto nap power-down disabled | | | | | D3 default = 1 | Nap power-down (mid voltage and comparator shut down between cycles). This bit is set to 1 automatically by wake-up command. | | | | | | D3 derauit = 1 | 0: Enable/activate device in nap power-down | 1: Remove device from nap power-down (resume) | | | | | D2 default = 1 | Deep power-down. This bit is set to 1 automatically by wake-up command. | | | | | | D2 derauit = 1 | 0: Enable/activate device in deep power-down | 1: Remove device from deep power-down (resume) | | | | | D1 default = | TAG bit enable. This bit is ignored by the ADS8329 and is always read 0. | | | | | | 0: ADS8329<br>1: ADS8330 | 0: TAG bit disabled. | 1: TAG bit output enabled. TAG bit appears at the 17th SCLI | | | | | D0 default = 1 | Reset | | | | | | | 0: System reset | 1: Normal operation | | | | ### READING CONVERSION RESULT The conversion result is available to the input of the <u>output</u> data register (ODR) at EOC and presented to the output of the output register at the next falling edge of $\overline{\text{CS}}$ or FS. The host processor can then shift the data out via the SDO pin any time except during the quiet zone. This is 20 ns before and 20 ns after the end of sampling (EOS) period. End of sampling (EOS) is defined as the falling edge of $\overline{\text{CONVST}}$ when manual trigger is used or the end of the 3rd conversion clock (CCLK) after EOC if auto trigger is used. The falling edge of FS/CS should not be placed at the precise moment (minimum of at least one conversion clock (CCLK) delay) at the end of a conversion (by default when EOC goes high), otherwise the data is corrupt. If FS/CS is placed before the end of a conversion, the previous conversion result is read. If FS/CS is placed after the end of a conversion, the current conversion result is read. The conversion result is 16-bit data in straight binary format as shown in Table 4. Generally 16 SCLKs are necessary, but there are exceptions where more than 16 SCLKS are required (see Table 6). Data output from the serial output (SDO) is left adjusted MSB first. The trailing bits are filled with the TAG bit first (if enabled) plus all zeros. SDO remains low until FS/CS is brought high again. SDO is active when FS/CS is low. The rising edge of FS/CS 3-states the SDO output. ### NOTE: Whenever SDO is not in 3-state (when FS/\overline{CS} is low and SCLK is running), a portion of the conversion result is output at the SDO pin. The number of bits depends on how many SCLKs are supplied. For example, a manual select channel command cycle requires 4 SCLKs, therefore 4 MSBs of the conversion result are output at SDO. The exception is SDO outputs all 1s during the cycle immediately after any reset (POR or software reset). If SCLK is used as the conversion clock (CCLK) and a continuous SCLK is used, it is not possible to clock out all 16 SDO bits during the sampling time (6 SCLKs) because of the quiet zone requirement. In this case it is better to read the conversion result during the conversion time (36 SCLKs or 48 SCLKs in auto nap mode). **DESCRIPTION ANALOG VALUE DIGITAL OUTPUT** Full-scale range STRAIGHT BINARY $V_{REF}$ Least significant bit (LSB) V<sub>REF</sub>/65536 **BINARY CODE HEX CODE** Full-scale +V<sub>REF</sub> - 1 LSB **FFFF** 1111 1111 1111 1111 Midscale 1000 0000 0000 0000 8000 V<sub>REF</sub>/2 Midscale - 1 LSB V<sub>REF</sub>/2-1 LSB 0111 1111 1111 1111 7FFF Zero 0 V 0000 0000 0000 0000 0000 Table 5. Ideal Input Voltages and Output Codes #### **TAG Mode** The ADS8330 includes a feature, TAG, that can be used as a tag to indicate which channel sourced the converted result. An address bit is added after the LSB read out from SDO indicating which channel the result came from if TAG mode is enabled. This address bit is 0 for channel 0 and 1 for channel 1. The converter requires more than the 16 SCLKs that are required for a 4 bit command plus 12 bit CFR or 16 data bits because of the additional TAG bit. #### **Chain Mode** The ADS8329/30 can operate as a single converter or in a system with multiple converters. System designers can take advantage of the simple high-speed SPI compatible serial interface by cascading them in a single chain when multiple converters are used. A bit in the CFR is used to reconfigure the EOC/INT status pin as a secondary serial data input, chain data input (CDI), for the conversion result from an upstream converter. This is chain mode operation. A typical connection of three converters is shown in Figure 59. Figure 59. Multiple Converters Connected Using Chain Mode When multiple converters are used in chain mode, the first converter is configured in regular mode while the rest of the converters downstream are configured in chain mode. When a converter is configured in chain mode, the CDI input data goes straight to the output register, therefore the serial input data passes through the converter with a 16 SCLK (if the TAG feature is disabled) or a 24 SCLK delay, as long as $\overline{\text{CS}}$ is active. See Figure 60 for detailed timing. In this timing the conversion in each converters are done simultaneously. Cascaded Manual Trigger/Read While Sampling (Use internal CCLK, EOC active low, and INT active low) CS held low during the N times 16 bits transfer cycle. Figure 60. Simplified Cascade Mode Timing with Shared CONVST and Continuous CS Care must be given to handle the multiple $\overline{CS}$ signals when the converters are operating in chain mode. The different chip select signals must be low for the entire data transfer (in this example 48 bits for three converters). The first 16-bit word after the falling chip select is always the data from the chip that received the chip select signal. Case 1: If chip select is not toggled ( $\overline{CS}$ stays low), the next 16 bits are data from the upstream converter, and so on. This is shown in Figure 60. If there is no upstream converter in the chain, as converter #1 in the example, the same data from the converter is going to be shown repeatedly. Case 2: If the chip select is toggled during a chain mode data transfer cycle, as illustrated in Figure 61, the same data from the converter is read out again and again in all three discrete 16-bit cycles. This is not a desired result. Cascaded Manual Trigger/Read While Sampling (Use internal CCLK, EOC, and INT polarity programmed as active low) CS held low during the N times 16 bits transfer cycle. Figure 61. Simplified Cascade Mode Timing with Shared CONVST and Discrete CS Figure 62 shows a slightly different scenario where $\overline{\text{CONVST}}$ is not shared by the second converter. Converters #1 and #3 have the same $\overline{\text{CONVST}}$ signal. In this case, converter #2 simply passes previous conversion data downstream. Cascaded Manual Trigger/Read While Sampling (Use internal CCLK, EOC active low and INT active low) CS held low during the N times 16 bits transfer cycle. Figure 62. Simplified Cascade Timing (Separate CONVST) The number of SCLKs required for a serial read cycle depends on the combination of different read modes, TAG bit, chain mode, and the way a channel is selected (that is, auto channel select). This is listed in Table 6. Table 6. Required SCLKs For Different Read Out Mode Combinations | CHAIN MODE<br>ENABLED CFR.D5 | AUTO CHANNEL<br>SELECT CFR.D11 | TAG ENABLED CFR.D1 | NUMBER OF SCLK PER SPI<br>READ | TRAILING BITS | |------------------------------|--------------------------------|--------------------|--------------------------------|-----------------------------| | 0 | 0 | 0 | 16 | None | | 0 | 0 | 1 | ≥17 | MSB is TAG bit plus zero(s) | | 0 | 1 | 0 | 16 | None | | 0 | 1 | 1 | ≥17 | TAG bit plus 7 zeros | | 1 | 0 | 0 | 16 | None | | 1 | 0 | 1 | 24 | TAG bit plus 7 zeros | | 1 | 1 | 0 | 16 | None | | 1 | 1 | 1 | 24 | TAG bit plus 7 zeros | SCLK skew between converters and data path delay through the converters configured in chain mode can affect the maximum frequency of SCLK. The delay can also be affected by supply voltage and loading. It may be necessary to slow down the SCLK when the devices are configured in chain mode. Figure 63. Typical Delay Through Converters Configured in Chain Mode #### RESET The converter has two reset mechanisms, a power-on reset (POR) and a software reset using CFR\_D0. These two mechanisms are NOR-ed internally. When a reset (software or POR) is issued, all register data are set to the default values (all 1s) and the SDO output (during the cycle immediately after reset) is set to all 1s. The state machine is reset to the power-on state. Figure 64. Digital Output Under Reset Condition When the device is powered up, the POR sets the device to default mode when AVDD reaches 1.5V. When the device is powered down, the POR circuit requires AVDD to remain below 125mV for at least 350ms to ensure proper discharging of internal capacitors and to correct the behavior of the ADC when powered up again. If AVDD drops below 400mV but remains above 125mV, the internal POR capacitor does not discharge fully and the device requires a software reset to perform correctly after the recovery of AVDD (this condition is shown as the *undefined zone* in Figure 65). Figure 65. Relevant Voltage Levels for POR #### **APPLICATION INFORMATION** #### TYPICAL CONNECTION Figure 66. Typical Circuit Configuration ### Part Change Notification # 20071101001 The ADS8329 and ADS8330 devices underwent a silicon change under Texas Instruments Part Change Notification (PCN) number 20071101001. Details on this part change can be obtained from the Product Information Center at Texas Instruments or by contacting your local sales/distribution office. Devices with a date code of **82xx** and higher are covered by this PCN. ### **Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | nanges from Revision B (March 2008) to Revision C | Page | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Added 12- and 14-bit rows to family table | 1 | | • | Added +REF to AGND and -REF to AGND rows to the Voltage range parameter of the Absolute Maximum Ratings | | | | table | | | • | Changed conditions for 4.5-V Electrical Characteristics | 3 | | • | Changed typ and max specifications for the $V_{REF}[(REF+) - (REF-)]$ parameter in the 4.5-V Electrical Characteristics | 4 | | • | Changed NAP/Auto-NAP and Deep power-down test conditions of the Supply Current parameter in the 4.5-V Electrical Characteristics | 4 | | • | Changed conditions for the 2.7-V Electrical Characteristics | 5 | | • | Changed V <sub>REF</sub> [(REF+) – (REF–)] parameter in the 2.7-V Electrical Characteristics | 6 | | • | Changed NAP/Auto-NAP and Deep power-down test conditions of the Supply Current parameter in the Power-Supply Requirements section of the 2.7-V Electrical Characteristics table | 7 | | • | Corrected typo in Figure 1 | 12 | | • | Changed SDO trace of Figure 2 | 12 | | • | Corrected typo in Figure 3 | 13 | | • | Changed SDO trace in Figure 4 | 13 | | • | Corrected typo in Figure 6 | 14 | | • | Added last sentence to Driver Amplifier Choice section | | | • | Updated Figure 52 | 24 | | • | Updated Figure 53 | 24 | | • | Changed fifth sentence of Deep Power-Down Mode section | | | • | Changed second sentence of Nap Mode section | | | • | Changed fifth sentence of Auto Nap Mode section | 27 | | • | Changed power consumption and activation time column values of Table 2 | 27 | | <u>•</u> | Added Figure 65 and corresponding paragraph to RESET section | 37 | | CI | nanges from Revision A (March 2008) to Revision B | Page | | • | Added 16-Pin TSSOP to Features bullet to indicate new package availability | 1 | | • | Added 16-Pin TSSOP to third Description paragraph bullet to indicate new package availability | 1 | | • | Changed the Ordering Information table to reflect TSSOP package availability | 2 | | • | Changed Absolute Maximum Ratings table to reflect TSSOP package availability | 2 | | • | Added pinouts for PW package for both ADS8329 and ADS8330 | | | • | Added TSSOP column to the ADS8329 Terminal Functions table | 11 | | • | Added TSSOP column to the ADS8330 Terminal Functions table | 11 | | • | Changed the Part Change Notification section | 38 | 7-Oct-2021 www.ti.com ### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | ADS8329IBPW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>83291 A<br>B | Samples | | ADS8329IBRSAR | ACTIVE | QFN | RSA | 16 | 3000 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8329I A | Samples | | ADS8329IBRSAT | ACTIVE | QFN | RSA | 16 | 250 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8329I A | Samples | | ADS8329IBRSATG4 | ACTIVE | QFN | RSA | 16 | 250 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8329I A | Samples | | ADS8329IPW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8329I A | Samples | | ADS8329IPWG4 | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8329I A | Samples | | ADS8329IPWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8329I A | Samples | | ADS8329IRSAR | ACTIVE | QFN | RSA | 16 | 2000 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8329I A | Samples | | ADS8329IRSAT | ACTIVE | QFN | RSA | 16 | 250 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8329I A | Samples | | ADS8330IBPW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8330I A<br>B | Samples | | ADS8330IBPWG4 | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8330I A<br>B | Samples | | ADS8330IBPWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8330I A<br>B | Samples | | ADS8330IBRSAR | ACTIVE | QFN | RSA | 16 | 3000 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8330I A | Samples | | ADS8330IBRSAT | ACTIVE | QFN | RSA | 16 | 250 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8330I A | Samples | | ADS8330IPW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8330I A | Samples | ### **PACKAGE OPTION ADDENDUM** www.ti.com 7-Oct-2021 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | ADS8330IPWR | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8330I A | Samples | | ADS8330IRSAT | ACTIVE | QFN | RSA | 16 | 250 | RoHS & Green | Call TI | Level-2-260C-1 YEAR | -40 to 85 | ADS<br>8330I A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Jan-2022 ### TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | Ν | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADS8329IBRSAR | QFN | RSA | 16 | 3000 | 330.0 | 12.4 | 4.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q2 | | ADS8329IPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | ADS8329IRSAR | QFN | RSA | 16 | 2000 | 330.0 | 12.4 | 4.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q2 | | ADS8330IBPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | ADS8330IBRSAR | QFN | RSA | 16 | 3000 | 330.0 | 12.4 | 4.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q2 | | ADS8330IPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 5-Jan-2022 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADS8329IBRSAR | QFN | RSA | 16 | 3000 | 350.0 | 350.0 | 43.0 | | ADS8329IPWR | TSSOP | PW | 16 | 2000 | 350.0 | 350.0 | 43.0 | | ADS8329IRSAR | QFN | RSA | 16 | 2000 | 350.0 | 350.0 | 43.0 | | ADS8330IBPWR | TSSOP | PW | 16 | 2000 | 350.0 | 350.0 | 43.0 | | ADS8330IBRSAR | QFN | RSA | 16 | 3000 | 350.0 | 350.0 | 43.0 | | ADS8330IPWR | TSSOP | PW | 16 | 2000 | 350.0 | 350.0 | 43.0 | ### PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---------------|--------------|--------------|------|-----|--------|--------|--------|--------| | ADS8329IBPW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | ADS8329IPW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | ADS8329IPWG4 | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | ADS8330IBPW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | ADS8330IBPWG4 | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | | ADS8330IPW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### RSA (S-PVQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No—leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. ### RSA (S-PVQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTES: A. All linear dimensions are in millimeters # RSA (S-PVQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated