

Sample &

Buy



LM5107

SNVS333F-NOVEMBER 2004-REVISED SEPTEMBER 2016

Support &

Community

20

# LM5107 100V / 1.4-A Peak Half Bridge Gate Driver

Technical

Documents

## 1 Features

- Drives Both a High Side and Low Side N-Channel MOSFET
- High Peak Output Current (1.4-A Sink / 1.3-A Source)
- Independent TTL Compatible Inputs
- Integrated Bootstrap Diode
- Bootstrap Supply Voltage to 118 V DC
- Fast Propagation Times (27-ns Typical)
- Drives 1000 pF Load With 15-ns Rise and Fall Times
- Excellent Propagation Delay Matching (2-ns Typical)
- Supply Rail Undervoltage Lockout
- Low Power Consumption
- Pin Compatible With ISL6700
- Packages:
  - SOIC
  - WSON (4 mm x 4 mm)

## 2 Applications

- Current Fed Push-Pull Converters
- Half and Full Bridge Power Converters
- Solid State Motor Drives
- Two Switch Forward Power Converters

# 3 Description

Tools &

Software

The LM5107 is a low cost high voltage gate driver, designed to drive both the high side and the low side N-Channel MOSFETs in a synchronous buck or a half bridge configuration. The floating high-side driver is capable of working with rail voltages up to 100-V. The outputs are independently controlled with TTL compatible input thresholds. An integrated on chip high voltage diode is provided to charge the high side gate drive bootstrap capacitor. A robust level shifter technology operates at high speed while consuming low power and providing clean level transitions from the control input logic to the high side gate driver. Undervoltage lockout is provided on both the low side and the high side power rails. The device is available in the SOIC and the thermally enhanced WSON packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |
|-------------|----------|-------------------|--|
| 1 ME 107    | SOIC (8) | 4.90 mm × 3.91 mm |  |
| LM5107      | WSON (8) | 4.00 mm × 4.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Simplified Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Page

Page

# **Table of Contents**

| 1 | Feat | tures 1                               |
|---|------|---------------------------------------|
| 2 | Арр  | lications 1                           |
| 3 | Des  | cription 1                            |
| 4 | Rev  | ision History 2                       |
| 5 | Pin  | Configuration and Functions 3         |
| 6 | Spe  | cifications 3                         |
|   | 6.1  | Absolute Maximum Ratings 3            |
|   | 6.2  | ESD Ratings 4                         |
|   | 6.3  | Recommended Operating Conditions 4    |
|   | 6.4  | Thermal Information 4                 |
|   | 6.5  | Electrical Characteristics 5          |
|   | 6.6  | Switching Characteristics 6           |
|   | 6.7  | Typical Performance Characteristics 7 |
| 7 | Deta | ailed Description 10                  |
|   | 7.1  | Overview 10                           |
|   | 7.2  | Functional Block Diagram 10           |
|   | 7.3  | Feature Description 10                |
|   |      |                                       |

|    | 7.4  | Device Functional Modes                         | 11 |
|----|------|-------------------------------------------------|----|
| 8  | App  | lication and Implementation                     | 12 |
|    | 8.1  | Application Information                         | 12 |
|    | 8.2  | Typical Application                             | 12 |
| 9  | Pow  | er Supply Recommendations                       | 16 |
| 10 | Lay  | out                                             | 17 |
|    | 10.1 | Layout Guidelines                               | 17 |
|    | 10.2 | Layout Example                                  | 17 |
| 11 | Dev  | ice and Documentation Support                   | 18 |
|    | 11.1 | Documentation Support                           | 18 |
|    | 11.2 | Receiving Notification of Documentation Updates | 18 |
|    | 11.3 | Community Resource                              | 18 |
|    | 11.4 | Trademarks                                      | 18 |
|    | 11.5 | Electrostatic Discharge Caution                 | 18 |
|    | 11.6 | Glossary                                        | 18 |
| 12 |      | hanical, Packaging, and Orderable<br>mation     | 18 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision E (March 2016) to Revision F

| • | Changed Thermal Information table                                               | . 4 |
|---|---------------------------------------------------------------------------------|-----|
| • | Added Overview and Device Functional Modes in Detailed Description section      | 10  |
| • | Deleted HS Transient Voltages Below Ground from Application Information section | 12  |
| • | Added Typical Application section.                                              | 12  |
| • | Added Power Supply Recommendations section.                                     | 16  |
| • | Added Receiving Notification of Documentation Updates section                   | 18  |

#### Changes from Revision D (March 2013) to Revision E

| • | Added Device Information table, ESD Ratings, Pin Configuration and Functions section, Detailed Description     |
|---|----------------------------------------------------------------------------------------------------------------|
|   | section, Application and Implementation section, Layout section, Device and Documentation Support section, and |
|   | Mechanical, Packaging, and Orderable Information section 1                                                     |
|   |                                                                                                                |

#### 



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN      |                     |                 |                                                             |                                                                                                                                                                                                       |  |  |
|----------|---------------------|-----------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. NAME |                     |                 | DESCRIPTIONunder                                            | APPLICATION INFORMATION                                                                                                                                                                               |  |  |
| SOIC     | WSON <sup>(1)</sup> | NAME            |                                                             |                                                                                                                                                                                                       |  |  |
| 1        | 1                   | V <sub>DD</sub> | Positive gate drive supply                                  | Locally decouple to $V_{SS}$ using low ESR/ESL capacitor located as close to IC as possible.                                                                                                          |  |  |
| 2        | 2                   | н               | High side control input                                     | The LM5107 HI input is compatible with TTL input thresholds.<br>Unused HI input should be tied to ground and not left open                                                                            |  |  |
| 3        | 3                   | LI              | Low side control input                                      | The LM5107 LI input is compatible with TTL input thresholds. Unused LI input should be tied to ground and not left open.                                                                              |  |  |
| 4        | 4                   | V <sub>SS</sub> | Ground reference All signals are referenced to this ground. |                                                                                                                                                                                                       |  |  |
| 5        | 5                   | LO              | Low side gate driver output                                 | Connect to the gate of the low side N-MOS device.                                                                                                                                                     |  |  |
| 6        | 6                   | HS              | High side source connection                                 | Connect to the negative terminal of the bootstrap capacitor and to the source of the high side N-MOS device.                                                                                          |  |  |
| 7        | 7                   | НО              | High side gate driver output                                | Connect to the gate of the low side N-MOS device.                                                                                                                                                     |  |  |
| 8        | 8                   | НВ              | High side gate driver positive supply rail                  | Connect the positive terminal of the bootstrap capacitor to HB and<br>the negative terminal of the bootstrap capacitor to HS. The bootstrap<br>capacitor should be placed as close to IC as possible. |  |  |

(1) For WSON package it is recommended that the exposed pad on the bottom of the LM5107 be soldered to ground plane on the PCB board and the ground plane should extend out from underneath the package to improve heat dissipation.

# 6 Specifications

## 6.1 Absolute Maximum Ratings

See  $^{(1)(2)}$ 

|                  |                             | MIN                   | MAX                   | UNIT |
|------------------|-----------------------------|-----------------------|-----------------------|------|
|                  | $V_{DD}$ to $V_{SS}$        | -0.3                  | 18                    | V    |
|                  | HB to HS                    | -0.3                  | 18                    | V    |
|                  | LI or HI to V <sub>SS</sub> | -0.3                  | V <sub>DD</sub> +0.3  | V    |
|                  | LO to V <sub>SS</sub>       | -0.3                  | V <sub>DD</sub> +0.3  | V    |
|                  | HO to V <sub>SS</sub>       | V <sub>HS</sub> – 0.3 | V <sub>HB</sub> + 0.3 | V    |
|                  | HS to $V_{SS}^{(3)}$        | -5                    | 100                   | V    |
|                  | HB to V <sub>SS</sub>       |                       | 118                   | V    |
| TJ               | Junction Temperature        | -40                   | 150                   | °C   |
| T <sub>stg</sub> | Storage Temperature Range   | -55                   | 150                   | °C   |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply performance limits. For performance limits and associated test conditions, see the *Electrical Characteristics*.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed -1V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> - 15V. For example, if V<sub>DD</sub> = 10V, the negative transients at HS must not exceed -5V.

STRUMENTS

XAS

## 6.2 ESD Ratings

|                    |                         |                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM) <sup>(1)</sup> | ±2000 | V    |

(1) The human body model is a 100 pF capacitor discharged through a  $1.5k\Omega$  resistor into each pin. Pin 6 , Pin 7 and Pin 8 are rated at 500V.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | MIN                 | NOM MAX              | UNIT |
|----------------------|---------------------|----------------------|------|
| V <sub>DD</sub>      | 8                   | 14                   | V    |
| HS <sup>(1)</sup>    | -1                  | V to 100             | V    |
| НВ                   | V <sub>HS</sub> + 8 | V <sub>HS</sub> + 14 | V    |
| HS Slew Rate         | < 50                |                      | V/ns |
| Junction Temperature | -40                 | 125                  | °C   |

(1) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed -1V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> - 15V. For example, if V<sub>DD</sub> = 10V, the negative transients at HS must not exceed -5V.

## 6.4 Thermal Information

|                       |                                              | LM       | LM5107              |      |  |
|-----------------------|----------------------------------------------|----------|---------------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | NGT (WSON)          | UNIT |  |
|                       |                                              | 8 PINS   | 8 PINS              |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance (2)   | 109.6    | 38.9 <sup>(3)</sup> | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 51.7     | 37.5                | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 50.4     | 15.9                | °C/W |  |
| ΨJT                   | Junction-to-top characterization parameter   | 8.1      | 0.4                 | °C/W |  |
| Ψјв                   | Junction-to-board characterization parameter | 49.8     | 16.1                | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a      | 5                   | °C/W |  |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics application report.

(2) The  $\theta_{JA}$  is not a constant for the package and depends on the printed circuit board design and the operating conditions.

(3) 4 layer board with Cu finished thickness 1.5/1/1/1.5 oz. Maximum die size used. 5x body length of Cu trace on PCB top. 50 x 50mm ground and power planes embedded in PCB. See AN-1187 Leadless Leadframe Package (LLP) (SNOA401).

# 6.5 Electrical Characteristics

Unless otherwise specified,  $V_{DD} = V_{HB} = 12V$ ,  $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO. Typical limits are for  $T_J = +25^{\circ}C$ , and minimum and maximum limits apply over the operating junction temperature range (-40°C to +125°C).

|                   | PARAMETER                                | TEST CONDITIONS                                             | MIN <sup>(1)</sup> | TYP  | MAX <sup>(1)</sup> | UNIT |
|-------------------|------------------------------------------|-------------------------------------------------------------|--------------------|------|--------------------|------|
| SUPPLY            | CURRENTS                                 |                                                             |                    |      | N                  |      |
| I <sub>DD</sub>   | V <sub>DD</sub> Quiescent Current        | LI = HI = 0V                                                |                    | 0.3  | 0.6                | mA   |
| I <sub>DDO</sub>  | V <sub>DD</sub> Operating Current        | f = 500 kHz                                                 |                    | 2.1  | 3.4                | mA   |
| I <sub>HB</sub>   | Total HB Quiescent Current               | LI = HI = 0V                                                |                    | 0.06 | 0.2                | mA   |
| I <sub>HBO</sub>  | Total HB Operating Current               | f = 500 kHz                                                 |                    | 1.6  | 3                  | mA   |
| I <sub>HBS</sub>  | HB to V <sub>SS</sub> Current, Quiescent | $V_{HS} = V_{HB} = 100V$                                    |                    | 0.1  | 10                 | μA   |
| I <sub>HBSO</sub> | HB to V <sub>SS</sub> Current, Operating | f = 500 kHz                                                 |                    | 0.5  |                    | mA   |
| INPUT P           | PINS LI and HI                           |                                                             |                    |      |                    |      |
| VIL               | Low Level Input Voltage Threshold        |                                                             | 0.8                | 1.8  |                    | V    |
| VIH               | High Level Input Voltage Threshold       |                                                             |                    | 1.8  | 2.2                | V    |
| RI                | Input Pulldown Resistance                |                                                             | 100                | 180  | 500                | kΩ   |
| UNDER             | VOLTAGE PROTECTION                       |                                                             |                    |      |                    |      |
| V <sub>DDR</sub>  | V <sub>DD</sub> Rising Threshold         | $V_{DDR} = V_{DD} - V_{SS}$                                 | 6                  | 6.9  | 7.4                | V    |
| V <sub>DDH</sub>  | V <sub>DD</sub> Threshold Hysteresis     |                                                             |                    | 0.5  |                    | V    |
| V <sub>HBR</sub>  | HB Rising Threshold                      | V <sub>HBR</sub> = V <sub>HB</sub> - V <sub>HS</sub>        | 5.7                | 6.6  | 7.1                | V    |
| V <sub>НВН</sub>  | HB Threshold Hysteresis                  |                                                             |                    | 0.4  |                    | V    |
| воот s            | TRAP DIODE                               |                                                             |                    |      |                    |      |
| V <sub>DL</sub>   | Low-Current Forward Voltage              | $I_{VDD-HB} = 100 \ \mu A$<br>$V_{DL} = V_{DD} - V_{HB}$    |                    | 0.58 | 0.9                | V    |
| V <sub>DH</sub>   | High-Current Forward Voltage             | $I_{VDD-HB} = 100 \text{ mA}$<br>$V_{DH} = V_{DD} - V_{HB}$ |                    | 0.82 | 1.1                | V    |
| R <sub>D</sub>    | Dynamic Resistance                       | $I_{VDD-HB} = 100 \text{ mA}$                               |                    | 0.8  | 1.5                | Ω    |
| LO GAT            | E DRIVER                                 |                                                             |                    |      | ·                  |      |
| V <sub>OLL</sub>  | Low-Level Output Voltage                 | $I_{LO}$ = 100 mA<br>$V_{OHL}$ = $V_{LO} - V_{SS}$          |                    | 0.28 | 0.45               | V    |
| V <sub>OHL</sub>  | High-Level Output Voltage                | $I_{LO} = -100 \text{ mA},$<br>$V_{OHL} = V_{DD} - V_{LO}$  |                    | 0.45 | 0.75               | V    |
| I <sub>OHL</sub>  | Peak Pullup Current                      | $V_{LO} = 0V$                                               |                    | 1.3  |                    | А    |
| I <sub>OLL</sub>  | Peak Pulldown Current                    | $V_{LO} = 12V$                                              |                    | 1.4  |                    | А    |
| HO GAT            | E DRIVER                                 |                                                             |                    |      |                    |      |
| V <sub>OLH</sub>  | Low-Level Output Voltage                 | $I_{HO} = 100 \text{ mA}$<br>$V_{OLH} = V_{HO} - V_{HS}$    |                    | 0.28 | 0.45               | V    |
| V <sub>OHH</sub>  | High-Level Output Voltage                | $I_{HO} = -100 \text{ mA}$<br>$V_{OHH} = V_{HB} - V_{HO}$   |                    | 0.45 | 0.75               | V    |
| I <sub>OHH</sub>  | Peak Pullup Current                      | $V_{HO} = 0V$                                               |                    | 1.3  |                    | А    |
| I <sub>OLH</sub>  | Peak Pulldown Current                    | V <sub>HO</sub> = 12V                                       |                    | 1.4  |                    | А    |

(1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

**FRUMENTS** 

AS

## 6.6 Switching Characteristics

Unless otherwise specified,  $V_{DD} = V_{HB} = 12V$ ,  $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO. Typical limits are for  $T_J = +25^{\circ}C$ , and minimum and maximum limits apply over the operating junction temperature range (-40°C to +125°C).

|                                   | Parameter                                                      | CONDITIONS                                       | MIN <sup>(1)</sup> | TYP | MAX <sup>(1)</sup> | UNIT |
|-----------------------------------|----------------------------------------------------------------|--------------------------------------------------|--------------------|-----|--------------------|------|
| t <sub>LPHL</sub>                 | Lower Turn-Off Propagation Delay<br>(LI Falling to LO Falling) |                                                  |                    | 27  | 56                 | ns   |
| t <sub>HPHL</sub>                 | Upper Turn-Off Propagation Delay<br>(HI Falling to HO Falling) |                                                  |                    | 27  | 56                 | ns   |
| t <sub>LPLH</sub>                 | Lower Turn-On Propagation Delay<br>(LI Rising to LO Rising)    |                                                  |                    | 29  | 56                 | ns   |
| t <sub>HPLH</sub>                 | Upper Turn-On Propagation Delay<br>(HI Rising to HO Rising)    |                                                  |                    | 29  | 56                 | ns   |
| t <sub>MON</sub>                  | Delay Matching: Lower Turn-On and Upper<br>Turn-Off            |                                                  |                    | 2   | 15                 | ns   |
| t <sub>MOFF</sub>                 | Delay Matching: Lower Turn-Off and Upper Turn-On               |                                                  |                    | 2   | 15                 | ns   |
| t <sub>RC</sub> , t <sub>FC</sub> | Either Output Rise/Fall Time                                   | C <sub>L</sub> = 1000 pF                         |                    | 15  | _                  | ns   |
| t <sub>PW</sub>                   | Minimum Input Pulse Width that Changes the Output              |                                                  |                    | 50  |                    | ns   |
| t <sub>BS</sub>                   | Bootstrap Diode Turn-Off Time                                  | I <sub>F</sub> = 100 mA, I <sub>R</sub> = 100 mA |                    | 105 |                    | ns   |

# (1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).



Figure 1. Timing Diagram



## 6.7 Typical Performance Characteristics



# **Typical Performance Characteristics (continued)**



8



# **Typical Performance Characteristics (continued)**



**NSTRUMENTS** 

FXAS

# 7 Detailed Description

### 7.1 Overview

The LM5107 is designed to drive both the high-side and the low-side N-channel FETs in a synchronous buck or a half-bridge configuration. The outputs are independently controlled with TTL input thresholds. The floating high-side driver is capable of working with supply voltages up to 100 V. An integrated high voltage diode is provided to charge high side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high side gate driver. Undervoltage lockout is provided on both the low side and the high side power rails.

## 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

### 7.3 Feature Description

#### 7.3.1 Start-up and UVLO

Both high and low-side drivers include under voltage lockout (UVLO) protection circuitry which monitors the supply voltage ( $V_{DD}$ ) and bootstrap capacitor voltage ( $V_{HB-HS}$ ) independently. The UVLO circuit inhibits each driver until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage transitions. When the supply voltage is applied to the  $V_{DD}$  pin of the LM5107, the outputs of the low-side and high-side are held low until  $V_{DD}$  exceeds the UVLO threshold, typically about 6.9 V. Any UVLO condition on the bootstrap capacitor will disable only the high-side output (HO).

#### 7.3.2 Level Shift

The level shift circuit is the interface from the high-side input to the high-side driver stage which is referenced to the switch node (HS). The level shift allows control of the HO output referenced to the HS pin and provides excellent delay matching with the low-side driver.



#### Feature Description (continued)

#### 7.3.3 Bootstrap Diode

The bootstrap diode necessary to generate the high-side bias is included in the LM5107. The diode anode is connected to  $V_{DD}$  and cathode connected to  $V_{HB}$ . With the  $V_{HB}$  capacitor connected to HB and the HS pins, the  $V_{HB}$  capacitor charge is refreshed every switching cycle when HS transitions to ground. The boot diode provides fast recovery times, low diode resistance, and voltage rating margin to allow for efficient and reliable operation.

#### 7.3.4 Output Stages

The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high peak current capability of both output drivers allow for efficient switching of the power MOSFETs. The low-side output stage is referenced from  $V_{DD}$  to  $V_{SS}$  and the high-side is referenced from  $V_{HB}$  to  $V_{HS}$ .

### 7.4 Device Functional Modes

The device operates in normal mode and UVLO mode. See *Start-up and UVLO* for more information on UVLO operation mode. In normal mode, the output stage is dependent on the states of the HI and LI pins.

| н | LI | HO <sup>(1)</sup> | LO <sup>(2)</sup> |
|---|----|-------------------|-------------------|
| L | L  | L                 | L                 |
| L | Н  | L                 | Н                 |
| Н | L  | Н                 | L                 |
| Н | Н  | Н                 | Н                 |

#### Table 1. Input/Output Logic Table

(1) HO is measured with respect to the HS.

(2) LO is measured with the respect to the VSS.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

To affect fast switching of power devices and reduce associated switching power losses, a powerful gate driver is employed between the PWM output of controllers and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation will be often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level shifting circuitry is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) in order to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar transistors in totem-pole arrangement, being emitter follower configurations, prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers also find other needs such as minimizing the effect of high-frequency switching noise by locating the high-current driver physically close to the power switch, driving gate-drive transformers and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver.

The LM5107 is a high voltage gate driver that is designed to drive both the high-side and low-side N-Channel MOSFETs in a half-bridge/full bridge configuration or in a synchronous buck circuit. The floating high side driver is capable of operating with supply voltages up to 100 V. This allows for N-Channel MOSFET control in half-bridge, full-bridge, push-pull, two switch forward and active clamp topologies. The outputs are independently controlled. Each channel is controlled by its respective input pins (HI and LI), allowing full and independent flexibility to control on and off state of the output.

### 8.2 Typical Application







#### **Typical Application (continued)**

### 8.2.1 Design Requirements

See Table 2 for the parameter and values.

| PARAMETER        | VALUE       |  |  |  |  |  |  |  |  |
|------------------|-------------|--|--|--|--|--|--|--|--|
| Gate Driver      | LM5107      |  |  |  |  |  |  |  |  |
| MOSFET           | CSD18531Q5A |  |  |  |  |  |  |  |  |
| VDD              | 10 V        |  |  |  |  |  |  |  |  |
| Qgmax            | 43 nC       |  |  |  |  |  |  |  |  |
| Fsw              | 100 kHz     |  |  |  |  |  |  |  |  |
| Dmax             | 95%         |  |  |  |  |  |  |  |  |
| I <sub>HBS</sub> | 10 µA       |  |  |  |  |  |  |  |  |
| V <sub>DH</sub>  | 1.0 V       |  |  |  |  |  |  |  |  |
| V <sub>HBR</sub> | 7.1 V       |  |  |  |  |  |  |  |  |
| V <sub>HBH</sub> | 0.4 V       |  |  |  |  |  |  |  |  |

#### **Table 2. Operating Parameters**

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Select Bootstrap and VDD capacitor

The bootstrap capacitor must maintain the HB pin voltage above the UVLO voltage for the HB circuit in any circumstances during normal operation. Calculate the maximum allowable drop across the bootstrap capacitor with Equation 1.

$$\Delta V_{HB} = V_{DD} - V_{DH} - V_{HBL} = 10 \text{ V} - 1.0 \text{ V} - 6.7 \text{ V} = 2.3 \text{ V}$$

where

- V<sub>DD</sub> = Supply voltage of the gate drive IC
- V<sub>DH</sub> = Bootstrap diode forward voltage drop
- $V_{HBL} = V_{HBR} V_{HBH} = 6.7 \text{ V}$ , HB falling threshold

The quiescent current of the bootstrap circuit is 10  $\mu$ A, which is negligible compared to the Qgs of the MOSFET (see Equation 2 and Equation 3).

$$Q_{TOTAL} = Q_{gmax} + I_{HBS} \frac{D_{MAX}}{F_{SW}} = 43 \text{ nC} + 10 \mu A \frac{0.95}{100 \text{ kHz}} = 43.01 \text{ nC}$$
(2)  
$$C_{BOOT} = \frac{Q_{TOTAL}}{\Delta V_{HB}} = \frac{43.01 \text{ nC}}{2.3 \text{ V}} = 18.7 \text{ nF}$$
(3)

In practice the value for the CBOOT capacitor should be greater than that calculated to allow for situations where the power stage may skip pulse due to load transients. It is recommended to place the bootstrap capacitor as close to the HB and HS pins as possible.

$$C_{BOOT} = 100 \text{ nF}$$

As a general rule the local VDD bypass capacitor should be 10 times greater than the value of CBOOT.

$$C_{VDD} = 10 \times C_{BOOT} = 1 \,\mu F$$

The bootstrap and bias capacitors should be ceramic types with X7R dielectric. The voltage rating should be twice that of the maximum VDD to allow for loss of capacitance once the devices have a DC bias voltage across them and to ensure long-term reliability of the devices.

#### 8.2.2.2 Select External Bootstrap Diode and Resistor

The bootstrap capacitor is charged by the VDD through the internal bootstrap diode every cycle when low side MOSFET turns on. The charging of the capacitor involves high peak currents, and therefore transient power dissipation in the internal bootstrap diode may be significant and dependent on its forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver and need to be considered in the gate driver IC power dissipation.

(1)

(4)

(5)

ISTRUMENTS

(11)

(12)

FXAS

For high frequency and high capacitive loads, it may be necessary to consider using an external bootstrap diode placed in parallel with internal bootstrap diode to reduce power dissipation of the driver.

Bootstrap resistor  $R_{BOOT}$  is selected to reduce the inrush current in  $D_{BOOT}$  and limit the ramp up slew rate of voltage of HB-HS. It is recommended that  $R_{BOOT}$  is between 2  $\Omega$  and 10  $\Omega$ . For this design, a current limiting resistor of 2.2  $\Omega$  is selected to limit inrush current of bootstrap diode.

$$I_{\text{DBOOT}(\text{pk})} = \frac{V_{\text{DD}} - V_{\text{DBOOT}}}{R_{\text{BOOT}}} = \frac{10 \text{ V} - 0.6 \text{ V}}{2.2 \Omega} = 4.27 \text{ A}$$
(6)

#### 8.2.2.3 Select Gate Driver Resistor

Resistor  $R_{GATE}$  is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver. For this design 7.5- $\Omega$  resistors were selected for this design. Maximum HO and LO drive current are calculated by Equation 7 through Equation 10.

$$I_{\text{HOH}} = \frac{V_{\text{DD}} - V_{\text{DH}} - V_{\text{OH}}}{R_{\text{GATE}}} = \frac{10 \text{ V} - 1 \text{ V} - 0.45 \text{ V}}{7.5 \Omega} = 1.14 \text{ A}$$
(7)

$$I_{LOH} = \frac{V_{DD} - V_{OH}}{R_{GATE}} = \frac{10 \ V - 0.45 \ V}{7.5 \ \Omega} = 1.27 \ A \tag{8}$$

$$I_{HOL} = \frac{V_{DD} - V_{DH} - V_{OL}}{R_{GATE}} = \frac{10 \text{ V} - 1 \text{ V} - 0.25 \text{ V}}{7.5 \Omega} = 1.17 \text{ A}$$
(9)

$$I_{LOL} = \frac{V_{DD} - V_{OH}}{R_{GATE}} = \frac{10 \ V - 0.25 \ V}{7.5 \ \Omega} = 1.30 \ A$$

where

- I<sub>HOH</sub> = Maximum HO source current
- I<sub>LOH</sub> = Maximum LO source current
- I<sub>HOL</sub> = Maximum HO sink current
- I<sub>LOH</sub> = Maximum HO sink current
- V<sub>OH</sub> = High-Level output voltage drop across HB to HO or VDD to LO
- $V_{OL}$  = Low-Level output voltage drop across HO to HS or LO to GND (10)

### 8.2.3 Power Dissipation

Power dissipation of the gate driver has two portions as shown in Equation 11.

 $P_{DISS} = P_{DC} + P_{SW}$ 

Use Equation 12 to calculate the DC portion of the power dissipation (PDC).

 $PDC = I_Q \times V_{DD}$ 

where

• I<sub>Q</sub> is the quiescent current for the driver.

The quiescent current is the current consumed by the device to bias all internal circuits such as input stage, reference voltage, logic circuits, protections, and also any current associated with switching of internal devices when the driver output changes state (such as charging and discharging of parasitic capacitances, parasitic shoot-through, and so forth). The power dissipated in the gate-driver package during switching (PSW) depends on the following factors:

- Gate charge required of the power device (usually a function of the drive voltage VG, which is very close to input bias supply voltage VDD)
- Switching frequency
- Use of external gate resistors. When a driver device is tested with a discrete, capacitive load calculating the power that is required from the bias supply is fairly simple. The energy that must be transferred from the bias supply to charge the capacitor is given by Equation 13.

 $EG = \frac{1}{2}C_{LOAD} \times V_{DD}^{2}$ 

where



where

 $PG = C_{LOAD} \times V_{DD}^{2} \times f_{SW}$ 

switching a capacitor which is calculated using the equation  $Q_G = C_{LOAD} \times V_{DD}$  to provide Equation 15 for power.  $P_G = C_{LOAD} \times V_{DD}^2 \times f_{SW} = Q_G \times V_{DD} \times f_{SW}$ (15)

There is an equal amount of energy dissipated when the capacitor is charged and when it is discharged. This

The switching load presented by a power MOSFET is converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the

This power P<sub>G</sub> is dissipated in the resistive elements of the circuit when the MOSFET is being turned on and off. Half of the total power is dissipated when the load capacitor is charged during turnon, and the other half is dissipated when the load capacitor is discharged during turnoff. When no external gate resistor is employed between the driver and MOSFET, this power is completely dissipated inside the driver package. With the use of external gate-drive resistors, the power dissipation is shared between the internal resistance of driver and external gate resistor.

# 8.2.4 Application Curves

Copyright © 2004–2016, Texas Instruments Incorporated

CLOAD is load capacitor

leads to a total power loss given by Equation 14.

f<sub>SW</sub> is the switching frequency

V<sub>DD</sub> is bias voltage feeding the driver

#### www.ti.com



(13)

(14)



## 9 Power Supply Recommendations

The bias supply voltage range for which the device is rated to operate is from 8 V to 14 V. The lower end of this range is governed by the internal under voltage-lockout (UVLO) protection feature on the VDD pin supply circuit blocks. Whenever the driver is in UVLO condition when the VDD pin voltage is below the VDDR supply start threshold, this feature holds the output low, regardless of the status of the inputs. The upper end of this range is driven by the 18-V absolute maximum voltage rating of the VDD pin of the device (which is a stress rating). Keeping a 4-V margin to allow for transient voltage spikes, the maximum recommended voltage for the VDD pin is 14 V.

The UVLO protection feature also involves a hysteresis function. This means that when the VDD pin bias voltage has exceeded the threshold voltage and device begins to operate, and if the voltage drops, then the device continues to deliver normal functionality unless the voltage drop exceeds the hysteresis specification VDDH. Therefore, ensuring that, while operating at or near the 8-V range, the voltage ripple on the auxiliary power supply output is smaller than the hysteresis specification of the device is important to avoid triggering device shutdown.

During system shutdown, the device operation continues until the VDD pin voltage has dropped below the threshold ( $V_{DDR} - V_{DDH}$ ), which must be accounted for while evaluating system shutdown timing design requirements. Likewise, at system start up, the device does not begin operation until the VDD pin voltage has exceeded above the  $V_{DDR}$  threshold. The quiescent current consumed by the internal circuit blocks of the device is supplied through the VDD pin. Keep in mind that the charge for source current pulses delivered by the LO pin is also supplied through the same VDD pin. As a result, every time a current is sourced out of the LO pin a corresponding current pulse is delivered into the device through the VDD pin. Thus ensuring that a local bypass capacitor is provided between the VDD and GND pins and located as close as possible to the device for the purpose of decoupling is important. A low ESR, ceramic surface mount capacitor is necessary. TI recommends using two capacitors between VDD and GND: a 100-nF ceramic surface-mount capacitor that can be nudged very close to the pins of the device and another surface-mount capacitor in the range 0.22 µF to 10 µF added in parallel. In a similar manner, the current pulses delivered by the HO pin are sourced from the HB pin. Therefore, a 0.022-µF to 1-µF local decoupling capacitor is recommended between the HB and HS pins.



## 10 Layout

### **10.1 Layout Guidelines**

The optimum performance of high and low side gate drivers cannot be achieved without taking due considerations during circuit board layout. Following points are emphasized.

- 1. A low ESR / ESL capacitor must be connected close to the IC, and between V<sub>DD</sub> and V<sub>SS</sub> pins and between HB and HS pins to support high peak currents being drawn from VDD during turn-on of the external MOSFET.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor must be connected between MOSFET drain and ground (V<sub>SS</sub>).
- 3. In order to avoid large negative transients on the switch node (HS) pin, the parasitic inductances in the source of top MOSFET and in the drain of the bottom MOSFET (synchronous rectifier) must be minimized.
- 4. Grounding Considerations:
  - The first priority in designing grounding connections is to confine the high peak currents from charging and discharging the MOSFET gate in a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminal of the MOSFET. The MOSFETs should be placed as close as possible to the gate driver.
  - The second high current path includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor and low side MOSFET body diode. The bootstrap capacitor is recharged on the cycle-by-cycle basis through the bootstrap diode from the ground referenced V<sub>DD</sub> bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.

## 10.2 Layout Example



Figure 19. Layout

TEXAS INSTRUMENTS

www.ti.com

## **11** Device and Documentation Support

### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For additional information, see the following: AN-1187 Leadless Leadframe Package (LLP) (SNOA401).

#### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.3 Community Resource**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| LM5107MA/NOPB    | ACTIVE        | SOIC         | D                  | 8    | 95             | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | L5107<br>MA             | Samples |
| LM5107MAX/NOPB   | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | L5107<br>MA             | Samples |
| LM5107SD/NOPB    | ACTIVE        | WSON         | NGT                | 8    | 1000           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | L5107SD                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM5107MAX/NOPB              | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM5107SD/NOPB               | WSON            | NGT                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM5107MAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM5107SD/NOPB  | WSON         | NGT             | 8    | 1000 | 208.0       | 191.0      | 35.0        |



5-Jan-2022

# TUBE



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM5107MA/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |

# **NGT0008A**



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **NGT0008A**

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **NGT0008A**

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# D0008A



# **PACKAGE OUTLINE**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated