## 4Gb (x32) Mobile LPDDR2 S4 SDRAM #### **FEATURES** - DDP (Dual Die Package) with 2 x 2Gb LPDDR2 - Low-voltage Core and I/O Power Supplies VDD2 = 1.14-1.30V, VDDCA/VDDQ = 1.14-1.30V, VDD1 = 1.70-1.95V - High Speed Un-terminated Logic(HSUL\_12) I/O Interface - Clock Frequency Range: 10MHz to 533MHz (data rate range: 20Mbps to 1066Mbps per I/O) - Four-bit Pre-fetch DDR Architecture - Multiplexed, double data rate, command/address inputs - Eight internal banks for concurrent operation - Bidirectional/differential data strobe per byte of data (DQS/DQS#) - Programmable Read/Write latencies(RL/WL) and burst lengths(4,8 or 16) - ZQ Calibration - On-chip temperature sensor to control self refresh rate - Partial –array self refresh(PASR) - Deep power-down mode(DPD) - Operation Temperature Commercial (Tc = 0°C to 85°C) Industrial (Tc = -40°C to 85°C) Automotive, A1 (Tc = -40°C to 85°C) Automotive, A2 (Tc = -40°C to 105°C) Automotive, A25 (Tc = -40°C to 115°C)<sup>(3)</sup> #### **OPTIONS** - Configuration: - 128Mx32 (16M x 32 x 8 banks) #### Package: - 134-ball BGA for x32 - 168-ball PoP BGA for x32 #### DESCRIPTION **MARCH 2023** The IS43/46LD32128B is 4Gbit CMOS LPDDR2 DRAM. The device is organized as 8 banks of 16Meg words of 32bits. This product uses a double-datarate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4N prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The data paths are internally pipelined and 4n bits prefetched to achieve very high bandwidth. #### **ADDRESS TABLE** | Parameter | 128Mx32 | |------------------|---------| | Row Addresses | R0-R13 | | Column Addresses | C0-C9 | | Bank Addresses | BA0-BA2 | | Refresh Count | 8192 | #### KEY TIMING PARAMETERS(1) | | Speed<br>Grade | Data<br>Rate<br>(Mb/s) | Write<br>Latency | Read<br>Latency | tRCD/<br>tRP <sup>(2)</sup> | |---|----------------|------------------------|------------------|-----------------|-----------------------------| | | -18 | 1066 | 4 | 8 | Typical | | ĺ | -25 | 800 | 3 | 6 | Typical | #### Notes: - Other clock frequencies/data rates supported; please refer to AC timing tables. - 2. Please contact ISSI for Fast trcd/trp. - 3. When Tc > 105°C, Self-Refresh mode is not supported Copyright © 2023 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution. Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized; b.) the user assume all such risks; and c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances # BALL ASSIGNMENTS AND DESCRIPTIONS 134-ball FBGA (x32), 0.65mm pitch ## 168-ball FBGA - 12mm x 12mm (x32), 0.5mm pitch #### Note: - 1. Balls labeled Vss¹ (at coordinates B5, B8, F2, J2, AC9) may be connected to Vss or left unconnected. - 2. Balls indicated as (NC) are no connects. - 3. Balls at coordinates A11, U2, W2, AC8, N22 may be connected as indicated, or left unconnected. ## INPUT/OUTPUT FUNCTIONAL DESCRIPTION ## **Pad Definition and Description** | Name | Туре | Description | |----------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK, CK# | Input | Clock: CK and CK# are differential clock inputs. All Double Data Rate (DDR) CA inputs are sampled on both positive and negative edge of CK. Single Data Rate (SDR) inputs, CS# and CKE, are sampled at the positive Clock edge. Clock is defined as the differential pair, CK and CK#. The positive Clock edge is defined by the crosspoint of a rising CK and a falling CK#. The negative Clock edge is defined by the crosspoint of a falling CK and a rising CK#. | | CKE | Input | Clock Enable: CKE HIGH activates and CKE LOW deactivates internal clock signals and therefore device input buffers and output drivers. Power savings modes are entered and exited through CKE transitions. CKE is considered part of the command code. See Command Truth Table for command code descriptions. CKE is sampled at the positive Clock edge. | | CS# | Input | Chip Select: CS# is considered part of the command code. See Command Truth Table for command code descriptions. CS# is sampled at the positive Clock edge. | | CA0 - CA9 | Input | DDR Command/Address Inputs: Uni-directional command/address bus inputs. CA is considered part of the command code. See Command Truth Table for command code descriptions. | | DQ0 - DQ31<br>(x32) | I/O | Data Inputs/Output: Bi-directional data bus | | DQS0 -<br>DQS3,<br>DQS0# -<br>DQS3#<br>(x32) | I/O | Data Strobe (Bi-directional, Differential): The data strobe is bi-directional (used for read and write data) and differential (DQS and DQS#). It is output with read data and input with write data. DQS is edge-aligned to read data and centered with write data. For x32 DQS0 and DQS0# correspond to the data on DQ0 - DQ7, DQS1 and DQS1# to the data on DQ8 - DQ15, DQS2 and DQS2# to the data on DQ16 - DQ23, DQS3 and DQS3# to the data on DQ24 - DQ31. | | DM0 - DM3<br>(x32) | Input | Input Data Mask: For LPDDR2 devices that do not support the DNV feature, DM is the input mask signal for write data. Input data is masked when DM is sampled HIGH coincident with that input data during a Write access. DM is sampled on both edges of DQS. Although DM is for input only, the DM loading shall match the DQ and DQS (or DQS#). DM0 is the input data mask signal for the data on DQ0-7. For x32 devices, DM2 is the input data mask signal for the data on DQ16-23 and DM3 is the input data mask signal for the data on DQ24-31. | | Name | Туре | Description | |----------------------|--------|------------------------------------------------------------------------------------------------------------------------------------| | $V_{\rm DD1}$ | Supply | Core Power Supply 1 | | $V_{DD2}$ | Supply | Core Power Supply 2 | | $V_{\rm DDCA}$ | Supply | Input Receiver Power Supply: Power supply for CA0-9, CKE, CS#, CK, and CK# input buffers. | | $V_{\rm DDQ}$ | Supply | I/O Power Supply: Power supply for Data input/output buffers. | | V <sub>REF(CA)</sub> | Supply | Reference Voltage for CA Command and Control Input Receiver: Reference voltage for all CA0-9, CKE, CS#, CK, and CK# input buffers. | | V <sub>REF(DQ)</sub> | Supply | Reference Voltage for DQ Input Receiver: Reference voltage for all Data input buffers. | | $V_{SS}$ | Supply | Ground | | V <sub>SSCA</sub> | Supply | Ground for Input Receivers | | $V_{SSQ}$ | Supply | I/O Ground | | ZQ | I/O | Reference Pin for Output Drive Strength Calibration | NOTE 1 Data includes DQ and DM. #### **FUNCTIONAL BLOCK DIAGRAM** ## **SIMPLIFIED STATE DIAGRAM** | Abbreviation | Function | Abbreviation | Function | Abbreviation | Function | |--------------|-------------------------------|--------------|-------------------------------|--------------|--------------------| | ACT | Active | PD | Enter Power Down | REF | Refresh | | RD(A) | Read (w/ Autopre-<br>charge) | PDX | Exit Power Down | SREF | Enter self refresh | | WR(A) | Write (w/ Autopre-<br>charge) | DPD | Enter Deep Power Down | SREFX | Exit self refresh | | PR(A) | Precharge (All) | DPDX | Exit Deep Power Down | | | | MRW | Mode Register Write | BST | Burst Terminate | | | | MRR | Mode Register Read | RESET | Reset is achieved through MRW | command | | $\textbf{Note} \hbox{: For LPDDR2-S4 SDRAM in the idle state, all banks are precharged.}$ 8 #### **FUNCTIONAL DESCRIPTION** LPDDR2-S4 is a high-speed SDRAM device internally configured as an 8-Bank memory. This device contains 4,294,967,296 bits (4 Gigabit) All LPDDR2 devices use a double data rate architecture on the Command/Address (CA) bus to reduce the number of input pins in the system. The 10-bit CA bus contains command, address, and Bank/Row Buffer information. Each command uses one clock cycle, during which command information is transferred on both the positive and negative edge of the clock. This LPDDR2-S4 device also uses a double data rate architecture on the DQ pins to achieve high speed operation. The double data rate architecture is essentially a 4n prefetch architecture with an interface designed to transfer two data bits per DQ every clock cycle at the I/O pins. A single read or write access for the memory device effectively consists of a single 4n-bit wide, one clock cycle data transfer at the internal SDRAM core and four corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins. Read and write accesses to the LPDDR2 are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an Activate command, which is then followed by a Read or Write command. The address and BA bits registered coincident with the Activate command are used to select the row and the Bank to be accessed. The address bits registered coincident with the Read or Write command are used to select the Bank and the starting column location for the burst access. Prior to normal operation, the LPDDR2 must be initialized. The following section provides detailed information covering device initialization, register definition, command description and device operation. #### **POWER-UP AND INITIALIZATION** DDR2 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. The following sequence is required for Power-up and Initialization. #### 1. Voltage ramp up sequence is required : A. While applying power, attempt to maintain CKE below 0.2 x VDDCA and all other inputs must be between VILmin and VIHmax. The device outputs remain at High-Z while CKE is held LOW. The voltage ramp time tlNIT0 (Tb-Ta) must be no greater than 20 ms from Tb which is point for all supply and reference voltage are within their defined operating ranges, to Ta which is point for any power supply first reaches 300mV. B. The following conditions apply for voltage ramp after Ta is reached, - VDD1 must be greater than VDD2-200mV AND - VDD1 and VDD2 must be greater than VDDCA-200mV AND - VDD1 and VDD2 must be greater than VDDQ-200mV AND - VREF must always be less than all other supply voltages - The voltage difference between any of VSS, VSSQ, and VSSCA pins must not exceed 100mV #### 2. Start clock and maintain stable condition. Beginning at Tb, CKE must remain LOW for at least tINIT1 = 100 ns, after which CKE can be asserted HIGH. The clock must be stable at least tINIT2 = 5 × tCK prior to the first CKE LOW-to-HIGH transition (Tc). CKE, /CS, and CA inputs must observe setup and hold requirements (tIS, tIH) with respect to the first rising clock edge (and to subsequent falling and rising edges). Once the ramping of the supply voltages is complete (Tb), CKE must be maintained LOW. DQ, DM, DQS and DQS# voltage levels must be between VSSQ and VDDQ during voltage ramp to avoid latchup. CK, /CK, /CS, and CA input levels must be between VSSCA and VDDCA during voltage ramp to avoid latch-up If any Mode Register Read (MRRs) are issued, the clock period must be within the range defined for tCKb (18ns to 100ns). Mode Register Write (MRWs) can be issued at normal clock frequencies as long as all AC timings are met. Some AC parameters could have relaxed timings before the system is appropriately configured. While keeping CKE HIGH, NOP commands must be issued for at least tINIT3 = 200µs (Td). #### 3. RESET Command After tINIT3 is satisfied, the MRW RESET command must be issued (Td). An optional PRECHARGE ALL command can be issued prior to the MRW RESET command. Wait at least tINIT4 while keeping CKE asserted and issuing NOP commands #### 4. Mode Register Reads and Device Auto Initialization (DAI) Polling: After tINIT4 is satisfied (Te), only MRR commands and power-down entry/exit commands are supported. After Te, CKE can go LOW in alignment with power-down entry and exit specifications. Use the MRR command to poll the DAI bit and report when device auto initialization is complete; otherwise, the controller must wait a minimum of tINIT5, or until the DAI bit is set before proceeding. As the memory output buffers are not properly configured by Te, some AC parameters must have relaxed timings before the system is appropriately configured. After the DAI bit (MR0, DAI) is set to zero by the memory device (DAI complete), the device is in the idle state (Tf). DAI status can be determined by issuing the MRR command to MR0. The device sets the DAI bit no later than tINIT5 after the RESET command. The controller must wait at least tINIT5 or until the DAI bit is set before proceeding #### 5. ZQ Calibration After tINIT5 (Tf), the MRR initialization calibration (ZQ\_CAL) command can be issued to the memory (MR10). This command is used to calibrate output impedance over process, voltage, and temperature. In systems where more than one LPDDR2 device exists on the same bus, the controller must not overlap MRR ZQ\_CAL commands. The device is ready for normal operation after tZQINIT. #### 6. Normal Operation After tZQINIT (Tg), MRW commands must be used to properly configure the memory . Specifically, MR1, MR2, and MR3 must be set to configure the memory for the target frequency and memory configuration After the initialization sequence is complete, the device is ready for any valid command. After Tg, the clock frequency can be changed using the procedure described in Input Clock Frequency Changes and Clock Stop EventsII. #### **INITIALIZATION TIMING** | Symbol | Parameter | Val | ue | Unit | |---------|-----------------------------------------------------------------------------------|-----|-----|------| | | | min | max | | | tINIT0 | Maximum Power Ramp Time | - | 20 | ms | | tINIT1 | Minimum CKE low time after completion of power ramp | 100 | - | ns | | tINIT2 | Minimum stable clock before first CKE high | 5 | - | tCK | | tINIT3 | Minimum idle time after first CKE assertion | 200 | - | us | | tINIT4 | Minimum idle time after Reset command, this time will be about 2 x tRFCab + tRPab | 1 | - | us | | tINIT5 | Maximum duration of Device Auto-Initialization | - | 10 | us | | tCKb | Clock cycle time during boot | 18 | 100 | ns | | tZQINIT | ZQ initial calibration | 1 | - | us | Figure - Power Ramp and Initialization Sequence #### Initialization After RESET (without voltage ramp): If the RESET command is issued before or after the power-up initialization sequence, the re-initialization procedure must begin at Td 10 #### **Power-Off Sequence** Use the following sequence to power off the device. Unless specified otherwise, this procedure is mandatory and applies to S4 devices. While powering off, CKE must be held LOW (≤ 0.2 × VDDCA); all other inputs must be between VILmin and VIHmax. The device outputs remain at High-Z while CKE is held LOW. DQ, DM, DQS, and /DQS voltage levels must be between VSSQ and VDDQ during the power-off sequence to avoid latch-up. CK, /CK, /CS, and CA input levels must be between VSSCA and VDDCA during the power-off sequence to avoid latch-up. Tx is the point where any power supply drops below the minimum value specified in the DC operating condition table. Tz is the point where all power supplies are below 300mV. After Tz, the device is powered off Required Power Supply Conditions Between Tx and Tz: - VDD1 must be greater than VDD2 200mV - VDD1 must be greater than VDDCA 200mV - VDD1 must be greater than VDDQ 200mV - VREF must always be less than all other supply voltages The voltage difference between VSS, VSSQ, and VSSCA must not exceed 100mV. For supply and reference voltage operating conditions, see Recommended DC Operating Conditions table. #### **Uncontrolled Power-Off Sequence** When an uncontrolled power-off occurs, the following conditions must be met: - 1.At Tx, when the power supply drops below the minimum values specified, all power supplies must be turned off and all power-supply current capacity must be at zero, except for any static charge remaining in the system. - 2.After Tz , the device must power off. The time between Tx and Tz must not exceed 20ms. During this period, the relative voltage between power supplies is uncontrolled. VDD1 and VDD2 must decrease with a slope lower than 0.5 V/µs between Tx and Tz. An uncontrolled power-off sequence can occur a maximum of 400 times over the life of the device #### **Mode Register Definition** LPDDR2 devices contain a set of mode registers used for programming device operating parameters, reading device information and status, and for initiating special operations such as DQ calibration, ZQ calibration, and device reset. ## **Mode Register Assignment** The MRR command is used to read from a register. The MRW command is used to write to a register. | Mode Reç | gister Assignr | nent | | | | | | | | | | | | |----------|----------------------------------|-----------------|--------|------------------------|--------------------|------|----------|-----------|------|-------------|------|--|--| | MR# | MA <7:0> | Function | Access | ОР7 | OP6 | OP5 | OP4 | ОР3 | OP2 | OP1 | ОР0 | | | | 0 | 00 <sub>H</sub> | Device Info. | R | R (RFU) | | | | | | | DAI | | | | 1 | 01н | Device Feature1 | W | nW | nWR (for AP) WC BT | | | | | | | | | | 2 | 02 <sub>H</sub> | Device Feature2 | W | | (RFU) RL & | | | | | | & WL | | | | 3 | 03 <sub>H</sub> | I/O Config-1 | W | | (RF | -U) | | | С | S | | | | | 4 | 04н | Refresh Rate | R | TUF | | (RF | U) | | Re | efresh Rate | | | | | 5 | 05 <sub>H</sub> | Basic Config-1 | R | LPDDR2 Manufacturer ID | | | | | | | | | | | 6 | 06н | Basic Config-2 | R | | | | Revisi | ion ID1 | | | | | | | 7 | 07н | Basic Config-3 | R | | | | Revisi | ion ID2 | | | | | | | 8 | 08 <sub>H</sub> | Basic Config-4 | R | I/O w | I/O width Density | | | | | Ту | /pe | | | | 9 | 09н | Test Mode | W | | | Vend | or-Spec | ific Test | Mode | | | | | | 10 | 0A <sub>H</sub> | IO Calibration | W | | | ( | Calibrat | ion Cod | е | | | | | | 11~15 | 0B <sub>H</sub> ~0F <sub>H</sub> | (reserved) | | | | | (R | FU) | | | | | | | Mode Reg | jister Assignr | ment | | | | | | | | | | |----------|----------------------------------|------------|--------|--------------|-----|-----|------|------|-----|-----|-----| | MR# | MA <7:0> | Function | Access | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | 16 | 10 <sub>H</sub> | PASR_BANK | W | | | | Bank | Mask | | ' | | | 17 | 11 <sub>H</sub> | PASR_Seg | W | Segment Mask | | | | | | | | | 18-19 | 12 <sub>н</sub> -13 <sub>н</sub> | (Reserved) | | | | | (R | FU) | | | | | Mode Reg | jister Assigni | ment | | | | | | | | | | |----------|----------------------------------|---------------------------|---------|-----|-------|---------|-----------|----------|--------|----------|-----| | MR# | MA <7:0> | Function | Access | OP7 | OP6 | OP5 | OP4 | ОР3 | OP2 | OP1 | OP0 | | 20-31 | 18 <sub>H</sub> -1F <sub>H</sub> | Reserved | | | | | | | | | | | Mode Reg | jister Assigni | ment (Reset Command & RF | U part) | | | | | | | | | | MR# | MA <7:0> | Function | Access | OP7 | OP6 | OP5 | OP4 | ОР3 | OP2 | OP1 | ОР0 | | 32 | 20 <sub>H</sub> | DQ calibration pattern A | R | | See " | Data Ca | alibratio | n Patter | n Desc | ription" | | | 33-39 | 21 <sub>H</sub> -27 <sub>H</sub> | (Do Not Use) | | | | | | | | | | | 40 | 28 <sub>H</sub> | DQ calibration pattern B | R | | See " | Data Ca | alibratio | n Patter | n Desc | ription" | | | 41-47 | 29 <sub>н</sub> -2F <sub>н</sub> | (Do Not Use) | | | | | | | | | | | 48-62 | 30 <sub>H</sub> -3E <sub>H</sub> | (Reserved) | | | | | (R | FU) | | | | | 63 | 3F <sub>H</sub> | Reset | W | | | | | X | | | | | 64-126 | 40 <sub>H</sub> -7E <sub>H</sub> | (Reserved) | | | | | (R | FU) | | | | | 127 | 7F <sub>H</sub> | (Do Not Use) | | | | | | | | | | | 128-190 | 80 <sub>H</sub> -BE <sub>H</sub> | (Reserved for Vendor Use) | | | | | (R | FU) | | | | | 191 | BF <sub>H</sub> | (Do Not Use) | | | | | | | | | | | 192-254 | C0 <sub>H</sub> -FE <sub>H</sub> | (Reserved for Vendor Use) | | | | | (R | FU) | | | | | 255 | FF <sub>H</sub> | (Do Not Use) | | | | | | | | | | - RFU bits shall be set to '0' during Mode Register writes. RFU bits shall be read as '0' during Mode Register reads. All Mode Registers that are specified as RFU or write-only shall return undefined data when read and DQS shall be toggled. - 4.All Mode Registers that are specified as RFU shall not be written. - 5. See Vendor Device Datasheets for details on Vendor Specific Mode Registers. - 6. Writes to read-only registers shall have no impact on the functionality of the device. | /IR0_D | evice In | formatio | on (MA< | :7:0> = ( | 00 <sub>н</sub> ): | ı | I | | | | | | | | |--------|----------|---------------------|--------------|--------------|--------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | ОР7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | | | | | | (RFU) | | (R | ZQI) | (DNVI) | DI | DAI | | | | | | | | | 0 | P0 | DAI (De | vice Auto | o-Initializa | ation | Dood | only | 0 <sub>B</sub> : DAI complete | | | | | | | | U | PU | Status) | | | | Read | -only | 1 <sub>B</sub> : DAI still in progress | | | | | | | | 0 | -D4 | DI (Dec | iaa lukau | \ | | Dage | باسما | 0 <sub>B</sub> : SDRAM | | | | | | | | O | P1 | Di (Dev | rice Inforr | nauon) | | Read | l-only | 1 <sub>B</sub> : Do Not Use | | | | | | | | 0 | OP2 DI | | Data Not | Valid Info | ormation) | Read | l-only | 0 <sub>в</sub> : DNVI not supported | | | | | | | | OP | [4:3] | RQZI<br>(Built-in : | self test fo | r RZQ Info | rmation) | Reac | l-only | 00 <sub>B</sub> : RQZ self test not supported 01 <sub>B</sub> : ZQ pin might be connected to VDDCA or left floating 10 <sub>B</sub> : ZQ pin might be shorted to ground 11 <sub>B</sub> : ZQ pin self test complete; no error condition detected | | | | | | | | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | | | |-------------------------|-----------|------------------------|--------------------|------|--------|--------|---------------------------------------|-------------------------------------------------------|--|--|--|--|--| | OF 1 | OF | OF 3 | OF4 | OF 3 | OFZ | OF 1 | OF 0 | | | | | | | | n | WR (for A | AP) | WC | ВТ | | BL | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | 010 <sub>B</sub> : BL4 (default) | | | | | | | OP<2:0> BL (E | | | rst Length | n) | | Write | e-only | 011 <sub>B</sub> : BL8 | | | | | | | 0. | 2.0 | <i>DE</i> ( <i>B</i> a | 101 <u>2011</u> 91 | '/ | | | . oy | 100 <sub>B</sub> : BL16 | | | | | | | OP3 BT*1 ( | | | | | | | | All others: reserved | | | | | | | OP3 BT <sup>*1</sup> (E | | | - \ | | \A/-:t | | 0 <sub>B</sub> : Sequential (default) | | | | | | | | C | )P3 | BI (B | surst Type | €) | | VVrite | e-only | 1 <sub>B</sub> : Interleaved | | | | | | | | ND4 | \A(C (\A) | /===) | | | \ | | 0 <sub>B</sub> : Wrap (default) | | | | | | | C | )P4 | WC (W | (гар) | | | VVIILE | e-only | 1 <sub>B</sub> : No wrap (allowed for SDRAM BL4 only) | | | | | | | | | | | | | | | 001 <sub>B</sub> : nWR=3 (default) | | | | | | | | | | | | | | | 010 <sub>B</sub> : nWR=4 | | | | | | | | | | | | | | | 011 <sub>B</sub> : nWR=5 | | | | | | | OP: | <7:5> | nWR*2 | | | | Write | e-only | 100 <sub>B</sub> : nWR=6 | | | | | | | | | | | | | | | 101 <sub>B</sub> : nWR=7 | | | | | | | | | | | | | | | 110 <sub>B</sub> : nWR=8 | | | | | | | | | | | | | | | All others: reserved | | | | | | #### Notes: - BL16, interleaved is not an official combination to be supported. Programmed value in nWR register is the number of clock cycles which determines when to start internal precharge operation for a write burst with AP enabled. It is determined by RU(tWR/tCK) | C3 | Ca | C1 | CO | wc | вт | BL | | Burst Cycle Number and Burst Address Sequence | | | | | | | | | | | | | | | |----|----|----------------|----------------|------|-----|----|---|-----------------------------------------------|-----|-----|---|---|---|---|---|----|----|----|----|----|----|----| | C3 | C2 | Ci | C0 | VVC | ы | DL | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | х | х | 0 <sub>B</sub> | 0 <sub>B</sub> | | | | 0 | 1 | 2 | 3 | | | | | | | | | | | | | | х | х | 1 <sub>B</sub> | 0в | wrap | any | | 2 | 3 | 0 | 1 | | | | | | | | | | | | | | х | х | х | 0 <sub>B</sub> | | | 4 | у | y+1 | y+2 | y+3 | | | | | | | | | | | | | | | | | | nw | any | | | | | | | | | | | | | | | | | | | C3 | C2 | C1 | CO | wc | вт | BL | | | | Burs | st Cyc | le Nu | ımbe | r and | Burs | t Add | ress | Sequ | ence | | | | | |----------------|----------------|----------------|----------------|------|-----|-----|---|-----------------------|---|------|--------|-------|-------|--------|---------|-------|------|------|------|----|----|----|---| | C3 | 62 | Ci | CU | WC | ы | BL | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | х | 0 <sub>B</sub> | 0 <sub>B</sub> | 0 <sub>B</sub> | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | | | | | | х | 0 <sub>B</sub> | 1 <sub>B</sub> | 0 <sub>B</sub> | | | | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | | | | | | | | | | | х | 1 <sub>B</sub> | 0в | 0 <sub>B</sub> | | seq | | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | | | | | | | | | | х | 1 <sub>B</sub> | 1 <sub>B</sub> | 0в | | | | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | | | | | | | | | | | х | 0 <sub>B</sub> | 0 <sub>B</sub> | 0 <sub>B</sub> | wrap | int | 8 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | | | | | | х | 0 <sub>B</sub> | 1 <sub>B</sub> | 0 <sub>B</sub> | | | int | | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | | | | | | | | | | х | 1 <sub>B</sub> | 0в | 0 <sub>B</sub> | | | | | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | | | | | | | | | х | 1 <sub>B</sub> | 1 <sub>B</sub> | 0в | | | | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | | | | | | | | | | | х | х | х | 0 <sub>B</sub> | nw | any | | | | | | | | illeg | al (no | t allov | wed) | | | | | | | | | 0в | 0в | 0в | 0в | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | | 0 <sub>B</sub> | 0 <sub>B</sub> | 1 <sub>B</sub> | 0 <sub>B</sub> | | | | | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | 0 | 1 | | 0 <sub>B</sub> | 1 <sub>B</sub> | 0 <sub>B</sub> | 0 <sub>B</sub> | | | | | | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | 0 | 1 | 2 | | 0 <sub>B</sub> | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <sub>B</sub> | | 000 | | 6 | 7 | 8 | 9 | Α | В | С | D | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | | | 1 <sub>B</sub> | 0 <sub>B</sub> | 0в | 0 <sub>B</sub> | wrap | seq | 16 | 8 | 9 | Α | В | С | D | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | 1 <sub>B</sub> | 0 <sub>B</sub> | 1 <sub>B</sub> | 0 <sub>B</sub> | | | 10 | Α | В | С | D | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <sub>B</sub> | 0 <sub>B</sub> | | | | С | D | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | | | 1 <sub>B</sub> | 1 <sub>B</sub> | 1 <sub>B</sub> | 0 <sub>B</sub> | | | | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | | | х | х | х | 0 <sub>B</sub> | | int | | | | | | | | illeg | al (no | t allov | wed) | | | | | | | | | х | х | х | 0 <sub>B</sub> | nw | any | | | illegal (not allowed) | | | | | | | | | | | | | | | | #### Notes: - 1. C0 input is not present on CA bus. It is implied zero. - 2. For BL=4, the burst address represents C1~C0. - 3. For BL=8, the burst address represents C2~C0. - 4. For BL=16, the burst address represents C3~C0. - 5. For no-wrap, BL4, the burst must not cross the page boundary or the sub-page boundary. The variabley can start at any address with C0 equal to 0, but must not start at any address shown below ## **Non-Wrap Restrictions** | Width | 64Mb | 128Mb/256Mb | 512Mb/1Gb/2Gb | 4Gb/8Gb | |-------|--------------------|--------------------------|--------------------|--------------------| | | Cani | not cross full page boun | dary | | | X16 | FE, FF, 00, 01 | 1FE, 1FF, 000, 001 | 3FE, 3FF, 000, 001 | 7FE, 7FF, 000, 001 | | X32 | X32 7E, 7F, 00, 01 | | 1FE, 1FF, 000, 001 | 3FE, 3FF, 000, 001 | | | Canr | not cross sub-page bour | ndary | | | X16 | 7E, 7F, 80, 81 | 0FE, 0FF, 100, 101 | 1FE, 1FF, 200, 201 | 3FE, 3FF, 400, 401 | | X32 | none | none | None | none | Note: Non-wrap BL=4 data orders shown are prohibited. | MR2_D | R2_Device Feature 2 (MA<7:0> = 02 <sub>H</sub> ): | | | | | | | | | | | | |-------|---------------------------------------------------|----------|-------------------------------|---------|---------|------------|-----|-----------------------------------------|--|--|--|--| | ОР7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | | | | (RI | =U) | | | RL 8 | k WL | I | | | | | | | | | | | | | | | 0001 <sub>B</sub> : RL3 / WL1 (default) | | | | | | | | | | | | | | 0010 <sub>B</sub> : RL4 / WL2 | | | | | | | | DI 0 141 | RL & WL (Read Latency & Write | | | | | 0011 <sub>B</sub> : RL5 / WL2 | | | | | | OP< | <3:0> | | · | Latency | & write | Write-only | | 0100 <sub>B</sub> : RL6 / WL3 | | | | | | | OP<3:0> | Latency | /) | | | | | 0101 <sub>B</sub> : RL7 / WL4 | | | | | | | | | | | | | | 0110 <sub>B</sub> : RL8 / WL4 | | | | | | | | | | | | | | All others: reserved | | | | | | MR3_I/ | MR3_I/O Configuration 1 (MA<7:0> = 03 <sub>H</sub> ): | | | | | | | | | | | | |--------|-------------------------------------------------------|---------|----------|------|-----|---------|--------------------------------------|------------------------------------------------|--|--|--|--| | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 OP0 | | | | | | | | (RFU) | | | | | | S | | | | | | | | | | | | | | | | 0000 <sub>B</sub> : reserved | | | | | | | | | | | | | 0001 <sub>в</sub> : 34.3 ohm typical | | | | | | | | | | | | | | | 0010 <sub>B</sub> : 40.0 ohm typical (default) | | | | | | 0.0 | 10. Ox | | | (1.) | | | | 0011 <sub>в</sub> : 48.0 ohm typical | | | | | | OP | <3:0> | DS (Dri | ve Stren | gtn) | | vvrite | e-only | 0100 <sub>в</sub> : 60.0 ohm typical | | | | | | | | | | | | | | 0101 <sub>B</sub> : reserved | | | | | | | | | | | | | | 0110 <sub>B</sub> : 80.0 ohm typical | | | | | | | | | | | | | | 0111 <sub>B</sub> : 120.0 ohm typical | | | | | | | | | | | | | | All others: reserved | | | | | | MR4_D | R4_Device Temperature (MA<7:0> = 04 <sub>H</sub> ): | | | | | | | | | | | | |-------|-----------------------------------------------------|-------|------------|--------|-----|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | ОР7 | OP6 | OP5 | OP4 | ОР3 | OP2 | OP1 | OP0 | | | | | | | TUF | (RFU) SDRA | | | | | | h Rate | | | | | | | OP< | :2:0> | SDRAM | /I Refresh | n Rate | | Read | d-only | 000 <sub>B</sub> : Reserved<br>001 <sub>B</sub> : 4 x tREFI<br>010 <sub>B</sub> : 2 x tREFI<br>011 <sub>B</sub> : 1 x tREFI<br>100 <sub>B</sub> : Reserved | | | | | | | | | 101 <sub>B</sub> : 0.25 x tREFI, set to 85°C, do not derate SDRAM timing 110 <sub>B</sub> : 0.25 x tREFI, set to 95°C, derate SDRAM AC timing 111 <sub>B</sub> : temp > 105C, set to 105°C, stall | |-----|-------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OP7 | TUF (Temperature Update Flag) | Read-only | $0_{\rm B}$ : OP <2:0> value has not changed since last read of MR4.<br>$1_{\rm B}$ : OP <2:0> value has changed since last read of MR4. | #### Notes: - 1. A Mode Register Read from MR4 will reset OP7 to "0". - 2. OP7 is reset to "0" at power-up. - 3. If OP2 equals "1", the device temperature is greater than 85C. 4. OP7 is set to "1", if OP2~OP0 has changed at any time since the last read of MR4. - 5. LPDDR2 might not operate properly when OP<2:0> = 000B or 111B. - 6. For specified operating temperature range and maximum operating temperature. - 7. LPDDR2 devices must be derated by adding 1.875ns to the following core timing parameters: tRCD, tRC, tRAS, tRP, and tRRD. The tDQSCK parameter must be derated Prevailing clock frequency specifications and related setup and hold timings remain unchanged. - 8. The recommended frequency for reading MR4 is provided in "Temperature Sensor" | MR5_Ba | IR5_Basic Configuration 1 (MA<7:0> = 05 <sub>H</sub> ): | | | | | | | | | | | | |-------------------------|---------------------------------------------------------|-----|-----|-----|-----|------|--------|-------------------------------------------|--|--|--|--| | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | | | | LPDDR2 Manufacturer ID | | | | | | | | | | | | | OP<7:0> Manufacturer ID | | | | | | Read | d-only | 0001 1011B: ISSI<br>All Others : Reserved | | | | | | MR6_B | MR6_Basic Configuration 2 (MA<7:0> = 06 <sub>H</sub> ): | | | | | | | | | | | | |----------------------|---------------------------------------------------------|--|--|--|-----------|--|-----------------------------------|--|--|--|--|--| | ОР7 | OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 | | | | | | | | | | | | | | Revision ID1 | | | | | | | | | | | | | OP<7:0> Revision ID1 | | | | | Read-only | | 00000000 <sub>B</sub> : A-version | | | | | | | MR7_B | MR7_Basic Configuration 3 (MA<7:0> = 07 <sub>H</sub> ): | | | | | | | | | | | | |-------|---------------------------------------------------------|--|--|--|---|------|--------|-----------------------------------|--|--|--|--| | ОР7 | OP7 | | | | | | | | | | | | | | Revision ID2 | | | | | | | | | | | | | OP< | OP<7:0> Revision ID2 | | | | _ | Read | d-only | 00000000 <sub>B</sub> : A-version | | | | | MR8\_Basic Configuration 4 (MA<7:0> =08 $_{H}$ ): | OP7 | OP6 | OP5 | OP4O | OP3 | OP2 | OP1 | OP0 | |-------|-----------|-----|------|------|-----|-----|-----| | I/O v | I/O width | | Der | Type | | | | | | | | 00 <sub>8</sub> :S4 SDRAM | |------------|------------|-------------|--------------------------------------| | OP<1:0> | Type | Read-only | 01 <sub>B</sub> : Reserved | | OP \ 1.0 > | Туре | i Neau-only | 10 <sub>B</sub> : Reserved | | | | | 11 <sub>B</sub> : Reserved | | | | | 0000 <sub>B</sub> : 64Mb (Reserved) | | | | | 0001 <sub>B</sub> : 128Mb (Reserved) | | | | | 0010 <sub>B</sub> : 256Mb (Reserved) | | | | | 0011 <sub>B</sub> : 512Mb (Reserved) | | | Density | | 0100 <sub>B</sub> : 1Gb (Reserved) | | OP<5:2> | | Read-only | 0101 <sub>B</sub> : 2Gb (Reserved) | | | | | 0110 <sub>B</sub> : <b>4Gb</b> | | | | | 0111 <sub>B</sub> : 8Gb (Reserved) | | | | | 1000 <sub>B</sub> : 16Gb (Reserved) | | | | | 1001 <sub>B</sub> : 32Gb (Reserved) | | | | | All others: Reserved | | | | | 00 <sub>B</sub> : x32 | | OP<7:6> | I/O width | Dood only | 01 <sub>B</sub> : x16 | | UP<1.0> | i/O widiii | Read-only | 10 <sub>B</sub> : x8 (Reserved) | | | | | 11 <sub>B</sub> : not used | MR9\_Test Mode (MA<7:0> =09 $_{\rm H}$ ): | OP7 | OP6 OP5 | | OP4O | OP3 | OP2 | OP1 | OP0 | | | | | | |-----|---------------------------|--|------|-----|-----|-----|-----|--|--|--|--|--| | | Vendor-specific Test Mode | | | | | | | | | | | | | MR10_0 | Calibrati | ion (MA | <7:0> = | 0A <sub>H</sub> ): | | | | | |--------|-----------|----------|-----------|--------------------|-----|-------|--------|------------------------------------------------| | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | | Calibrati | on Code | | | | | | | | | | | | | | 0xFF: Calibration command after initialization | | | | | | | | | | 0xAB: Long calibration | | OP< | <7:0> | Calibrat | tion Code | ) | | Write | e-only | 0x56: Short calibration | | | | | | | | | | 0xC3: ZQ Reset | | | | | | | | | | All others: Reserved | #### Notes: - 1. Host processor shall not write MR10 with "Reserved" values. - 2. LPDDR2 devices shall ignore calibration command, when a "Reserved" values is written into MR10. - 3. See AC timing table for the calibration latency. - 4. If ZQ is connected to VSSCA through RZQ, either the ZQ calibration function (see "MRW ZQ Calibration Command") or default calibration (through the ZQ RESET command) is supported. If ZQ is connected to VDDCA, the device operates with default calibration, and ZQ calibration commands are ignored. In both cases, the ZQ connection must not change after power is supplied to the device. - 5. Devices that do not support calibration ignore the ZQ calibration command. | MR11:1 | 5_(Rese | erved) (I | VIA<7:0> | > = 0B <sub>H</sub> - | 0F <sub>H</sub> ): | | | | |--------|---------|-----------|----------|-----------------------|--------------------|-----|-----|--| | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | | RI | =U | | | | | | MR16_I | PASR_E | Bank Ma | sk (MA< | <7:0> = | 010 <sub>н</sub> ): | | | | |--------|--------|---------|-----------|---------|---------------------|-------|--------|-------------------------------------------------------------------------------------------| | ОР7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | Bank | Mask (8-l | Bank) | | | | | | OP< | <7:0> | Bank M | lask Cod | е | | Write | e-only | $0_B$ : refresh enable to the bank (=unmasked, default) $1_B$ : refresh blocked (=masked) | | OP | Bank Mask | 8 Bank | |----|-----------|--------| | 0 | XXXXXXX1 | Bank 0 | | 1 | XXXXXX1X | Bank 1 | | 2 | XXXXX1XX | Bank 2 | | 3 | XXXX1XXX | Bank 3 | | 4 | XXX1XXXX | Bank 4 | | 5 | XX1XXXXX | Bank 5 | | 6 | X1XXXXXX | Bank 6 | | 7 | 1XXXXXXX | Bank 7 | | MR17_I | PASR_S | egment | : Mask ( | MA<7:0 | > = 011 <sub>H</sub> | ı): | | | |--------|--------|--------|-----------|---------|----------------------|-------|--------|---------------------------------------------------------------------------------------------| | ОР7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | I | Segme | nt Mask | 1 | I | I | | | OP< | <7:0> | Segme | nt Mask ( | Code | | Write | e-only | $0_B$ : refresh enable to the segment(=unmasked, default) $1_B$ : refresh blocked (=masked) | | Co arms o mt | ОР | Bank Mask | 2Gb, 4Gb | |--------------|----|-----------|------------------| | Segment | UP | Dank Wask | R13:11 | | 0 | 0 | XXXXXXX1 | 000 <sub>B</sub> | | 1 | 1 | XXXXXX1X | 001 <sub>B</sub> | | 2 | 2 | XXXXX1XX | 010 <sub>B</sub> | | 3 | 3 | XXXX1XXX | 011 <sub>B</sub> | | 4 | 4 | XXX1XXXX | 100 <sub>B</sub> | | 5 | 5 | XX1XXXXX | 101 <sub>B</sub> | | 6 | 6 | X1XXXXXX | 110 <sub>B</sub> | | 7 | 7 | 1XXXXXXX | 111 <sub>B</sub> | **Note**: This table indicates the range of row addresses in each masked segment. X is don't care for a particular segment. | MR18·1 | 9 (Resi | erved) (ľ | <b>ΜΔ&lt;7·</b> 0> | > = 012 | - 013)• | | | |--------|--------------|-----------|--------------------|-----------------------------------------------------------------------------------|-----------------------------------|--------------------|-----| | | 0_(1/636 | (I | יט. ורחוי | - 01ZH | 0 1 JH). | | | | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | RI | =U | | | | | | | | | | | | | | MR20:3 | 31_(Do N | Not Use) | (MA<7: | 0> = 014 | 4 <sub>H</sub> - 01F <sub>H</sub> | ): | | | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | _ | | | | | | - | | | | | | Do No | ot Use | | | | | MDOO | (O = 1:1= == | otion Det | | U) /B# A - | 7-0> - 04 | 20. )- | | | MR32_ | (Calibra | ation Pat | ttern "A | ^)(IVIA </td <td>/:U&gt; = U<sub>2</sub></td> <td>20<sub>H</sub>):</td> <td></td> | /:U> = U <sub>2</sub> | 20 <sub>H</sub> ): | | | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | Ca | libration I | Pattern "A | \" | | | | | | | | | | | | | l | | | Bit Time 0 | Bit Time 1 | Bit Time 2 | Bit Time 3 | | | DQ ou | tputs patt | tern A | 1 | 0 | 1 | 0 | | | | | | | | | | | | MR33:3 | 89_(Do N | lot Use) | (MA<7: | 0> = 02° | 1 <sub>H</sub> - 027 <sub>H</sub> | ): | | | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | OP1 | OP6 | UPS | UP4 | UPS | UPZ | OPI | OPU | | | | | Do No | ot Use | | | | | | | | | | | | | | MR40_( | (Calibra | tion Patt | tern "B" | ) (MA<7 | :0> = 02 | 8 <sub>H</sub> ): | | | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | Ca | libration | Dottorn " | D" | | | | | | Ca | แเมเสแอก | rauem | D | | 1 | | | | | Bit Time 0 | Bit Time 1 | Bit Time 2 | Bit Time 3 | | | DO our | tputs patt | tern R | 0 | 0 | 1 | 1 | | | טע סעו | .puts patt | leiii b | U | U | <u>'</u> | 1 | | | MR41·4 | 17 (Do N | Not Use) | (M∆<7· | 0> = 029 | 9 02F | ١٠ | | | | | | | | | - | | | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | Do No | ot Use | | | | | | | | | | | | | | MR48:6 | 2_(Rese | erved) (I | VIA<7:0> | > = 030 <sub>H</sub> | - 03E <sub>H</sub> ): | | | | |--------|---------|-----------|----------|----------------------|-----------------------|-----|-----|--| | ОР7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | ı | ı | RI | =U | ı | ı | ı | | | MR63_F | Reset (N | /IA<7:0> | = 03F <sub>H</sub> ) | : MRW | only | | | | |--------|----------|----------|----------------------|-------|------|-----|-----|--| | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | l | 1 | ) | Κ | l | l | l | | Note: For additional information on MRW RESET, see "Mode Register Write Command" on Timing Spec. | MR64:1 | 26_(Res | served) | (MA<7:0 | )> = 040 | <sub>H</sub> - <b>07E</b> <sub>H</sub> ) | ): | | | |--------|---------|---------|---------|----------|------------------------------------------|-----|-----|--| | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | ı | RI | =U | | ı | | | | MR127_ | _(Do No | t Use) (I | VIA<7:0> | > = 07F <sub>H</sub> | ): | | | | |--------|---------|-----------|----------|----------------------|-----|-----|-----|--| | ОР7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | 1 | I | Do No | ot Use | ı | ı | | | | MR128: | 190_(Re | eserved | for Ven | dor Use | e) (MA<7 | ':0> = 08 | 80 <sub>H</sub> - 0BE | |--------|---------|---------|---------|---------|----------|-----------|-----------------------| | OP7 | OP6 | OP5 | OP4 | ОР3 | OP2 | OP1 | OP0 | | | 1 | 1 | RI | FU | 1 | 1 | 1 | | MR191_ | //R191_(Do Not Use) (MA<7:0> = 0BF <sub>H</sub> ): | | | | | | | | | | |--------|----------------------------------------------------|-----|-------|--------|-----|-----|-----|--|--|--| | ОР7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | | 1 | ı | Do No | ot Use | 1 | | | | | | | MR192: | MR192:254_(Reserved for Vendor Use) (MA<7:0> = 0C0 <sub>H</sub> - 0FE <sub>H</sub> ): | | | | | | | | | | |--------|---------------------------------------------------------------------------------------|--|----|----|--|--|--|--|--|--| | OP7 | OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 | | | | | | | | | | | | | | RI | FU | | | | | | | | MR255_ | IR255_(Do Not Use) (MA<7:0> = 0FF <sub>H</sub> ): | | | | | | | | | | |--------|---------------------------------------------------|--|--|--|--|--|--|--|--|--| | OP7 | OP7 OP6 OP5 OP4 OP3 OP2 OP1 OP0 | | | | | | | | | | | | Do Not Use | | | | | | | | | | #### **Truth Tables** Truth tables provide complementary information to the state diagram. They also clarify device behavior and applicable restrictions when considering the actual state of the banks. Unspecified operations and timings are illegal. To ensure proper operation after an illegal event, the device must be powered down and then restarted using the specified initialization sequence before normal operation can continue. #### **Command Truth Table** Table 49: Command Truth Table Notes 1–11 apply to all parameters conditions | Notes 1–11 apply | Comma | | 10115 | | | | | CA F | Pins | | | | | | |---------------------|----------|--------|-------|-----|-----|-----|-----|------|------|-----|-----|-----|-----|------------| | | CKE | | | | | | | | | | | | | CK | | Command | CK( n-1) | CK( n) | CS# | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CA6 | CA7 | CA8 | CA9 | Edge | | MRW | Н | Н | L | L | L | L | L | MA0 | MA1 | MA2 | MA3 | MA4 | MA5 | <b>-</b> | | | Н | Н | Х | MA6 | MA7 | OP0 | OP1 | OP2 | OP3 | OP4 | OP5 | OP6 | OP7 | 4 | | MRR | Н | Н | L | L | L | L | Н | MA0 | MA1 | MA2 | MA3 | MA4 | MA5 | <b>-</b> | | | Н | Н | Х | MA6 | MA7 | | X | | | | | | 7_ | | | REFRESH | Н | Н | L | L | L | Н | L | | | 2 | X | | | <u>-</u> | | (per bank) | Н | Н | Х | | | | | | X | | | | | 7_ | | REFRESH | Н | Н | L | L | L | Н | Н | | | 2 | X | | | F | | (all banks) | Н | Н | Х | | | • | | | X | | | | | ₹. | | Enter self | Н | L | L | L | L | Н | | | | Х | | | | <u>-</u> F | | refresh | Х | L | Х | | | • | • | 2 | X | | | | | ¬Ł | | ACTIVATE | Н | Н | L | L | Н | R8 | R9 | R10 | R11 | R12 | BA0 | BA1 | BA2 | <u>-</u> F | | (bank) | Н | Н | Х | RO | R1 | R2 | R3 | R4 | R5 | R6 | R7 | R13 | R14 | ¬L | | WRITE (bank) | Н | Н | L | Н | L | L | RFU | RFU | C1 | C2 | BA0 | BA1 | BA2 | £ | | | Н | Н | Х | AP | C3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | ₹. | | READ (bank) | Н | Н | L | Н | L | Н | RFU | RFU | C1 | C2 | BA0 | BA1 | BA2 | <u>-</u> F | | | Н | Н | Х | AP | C3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | <b>₹</b> | | PRECHARGE | Н | Н | L | Н | Н | L | Н | AB | Х | Х | BA0 | BA1 | BA2 | <u>-</u> F | | (bank) | Н | Н | Х | | | | • | | X | • | | • | | 7_ | | BST | Н | Н | L | Н | Н | L | L | | | 2 | X | | | <u>-</u> | | | Н | Н | Х | | | • | | | X | | | | | 7_ | | Enter DPD | Н | L | L | Н | Н | L | | | | Х | | | | <u>-</u> | | | X L X | | | | | | ₹. | | | | | | | | | NOP | Н | Н | L | Н | Н | Н | | | | Χ | | | | F | | | Н | Н | Х | | | | | 2 | X | | | | | ¬Ł | | Maintain PD, | L | L | L | Н | Н | Н | | | | Х | | | | <u>-</u> | | SREF, DPD,<br>(NOP) | L | L | Х | | , | • | | , | X | | | | | Ł | | Command Pins | | | | | CA Pins | | | | | | | | | | |---------------------|----------|--------|-----|-----|---------|-----|-----|-----|-----|-----|-----|-----|----------|--------------| | | CKE | | | | | | | | | | | | | СК | | Command | CK( n-1) | CK( n) | CS# | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CA6 | CA7 | CA8 | CA9 | Edge | | NOP | Н | Н | Н | | | | | | X | | | | | _ <b>-</b> _ | | | Н | Н | Х | | X | | | | | | | | | | | Maintain PD, | L | L | Н | | X | | | | | | | | Ŧ | | | SREF, DPD,<br>(NOP) | L | L | Х | | Х | | | | | | | | 7_ | | | Enter power- | Н | L | Н | | X | | | | | | | | <u>-</u> | | | down | Х | L | Х | | X | | | | | | | | 7_ | | | Exit PD, SREF, | L | Н | Н | | | | | | X | | | | | <b>-</b> | | DPD | Х | Н | Х | | X | | | | | | | | | 7_ | #### Note: - 1. All commands are defined by the current state of CS#, CA0, CA1, CA2, CA3, and CKE at the rising edge of the clock. - 2. Bank addresses (BA) determine which bank will be operated upon. - 3.AP HIGH during a READ or WRITE command indicates that an auto precharge will occur to the bank associated with the READ or WRITE command. - 4. X indicates a "Don't Care" state, with a defined logic level, either HIGH (H) or LOW (L). - 5. Self refresh exit and DPD exit are asynchronous. - 6. VREF must be between 0 and VDDQ during self refresh and DPD operation. - 7. CAxr refers to command/address bit "x" on the rising edge of clock. - 8. CAxf refers to command/address bit "x" on the falling edge of clock. - 9. CS# and CKE are sampled on the rising edge of the clock. - 10. Per-bank refresh is only supported in devices with eight banks. - 11. The least-significant column address C0 is not transmitted on the CA bus, and is inferred to be zero #### **CKE Truth Table** | Device<br>Current State <sup>*3</sup> | CKE <sub>n-1</sub> *1 | CKE <sub>n</sub> *1 | CS_n <sup>*</sup> | Command n <sup>*4</sup> | Operation n <sup>*4</sup> | Device Next State | Notes | |---------------------------------------------------|-----------------------|---------------------|-------------------|----------------------------|--------------------------------|----------------------|--------| | Active L L | | Х | х | Maintain Active Power Down | Active Power Down | | | | Power Down | L | Н | Н | NOP | Exit Active Power Down | Active | 6,9 | | Idle | L | L | Х | х | Maintain Idle Power Down | Idle Power Down | | | Power Down | L | Н | Н | NOP | Exit Idle Power Down | Idle | 6,9 | | Resetting | L | L | Х | х | Maintain Resertting Power Down | Resetting Power Down | | | Power Down | L | Н | Н | NOP | Exit Resetting Power Down | Idle or Resetting | 6,9,12 | | Deep | Deep L L x | | х | х | Maintain Deep Power Down | Deep Power Down | | | Power Down | Power Down L H | | Н | NOP | Exit Deep Power Down | Power On | 8 | | Self Refresh | L | L | Х | х | Maintain Self Refresh | Self Refresh | | | Sell Reliesii | L | Н | Н | NOP | Exit Self Refresh | ldle | 7,10 | | Bank(s) Active | Н | L | Н | NOP | Enter Active Power Down | Active Power Down | | | | Н | L | Н | NOP | Enter Idle Power Down | Idle Power Down | | | All Banks Idle | Н | L | L | Enter<br>Self-Refresh | Enter Self Refresh | Self Refresh | | | | Н | L | L | Enter<br>Self-Refresh | Enter Deep Power Down | Deep Power Down | | | Resetting | Н | L | Н | NOP | Enter Resetting Power Down | Resetting Power Down | | | Other states H H Refer to the Command Truth Table | | | | | | | | #### Notes: - 1. "CKEn" is the logic state of CKE at clock edge n; "CKEn-1" was the logic state of CKE at previous clock edge. - 2. "CS n" is the logic state of CS n at the clock rising edge n; - 3. "Current state" is the state of the LPDDR2 device immediately prior to clock edge n. - 4. "Command n" is the command registered at clock edge N, and "Operation n" is a result of "Command n". - 5. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - 6. Power Down exit time (tXP) should elapse before a command other than NOP is issued. - 7. Self-Refresh exit time (tXSR) should elapse before a command other than NOP is issued. - 8. The Deep Power- Down exit procedure must be followed as discussed in the DPD section of the Functional Description. - 9. The clock must toggle at least once during the tXP period. - 10. The clock must toggle at least once during the tXSR period. - 11. "x" means "Don't care". - 12. Upon exiting Resetting Power Down, the device will return to the idle state if tINIT5 has expired. #### Current State Bank n - Command to Bank n Truth Table | Current State | Command | Operation | Next State | Notes | |---------------|--------------------|------------------------------------------|-----------------------|----------| | Any | NOP | Continue previous operation | Current State | | | | ACTIVATE | Select and activate row | Active | | | | Refresh (Per Bank) | Begin to refresh | Refreshing (Per Bank) | 6 | | | Refresh (All Bank) | Begin to refresh | Refreshing (AllBank) | 7 | | ldle | MRW | Load value from Mode Register | MR Writing | 7 | | | MRR | Read value from Mode Register | Idle / MR Reading | | | | Reset | Begin Device Auto-initialization | Resetting | 7,8 | | | Precharge | Deactivate row in bank or banks | Precharging | 9,15 | | | Read | Select column, and start read burst | Reading | | | D A -4: | Write | Select column, and start write burst | Writing | | | Row Active | MRR | Read value from Mode Register | Active / MR Reading | | | | Precharge | Deactivate row in bank or banks | Precharging | 9 | | | Read | Select column, and start new read burst | Reading | 10,11 | | Reading | Write | Select column, and start write burst | Writing | 10,11,12 | | | BST | Read burst terminate | Active | 13 | | | Write | Select column, and start new write burst | Writing | 10,11 | | Writing | Read | Select column, and start read burst | Reading | 10,11,14 | | | BST | Write burst terminate | Active | 13 | | Power On | Reset | Begin Device Auto-initialization | Resetting | 7,9 | | Resetting | MRR | Read value from Mode Register | Resetting MR Reading | | #### Notes: - Values in this table apply when both CKEn -1 and CKEn are HIGH, and after tXSR or tXP has been met, if the previous state was power-down. - 2. All states and sequences not shown are illegal or reserved. - 3. Current state definitions: Idle: The bank or banks have been precharged, and tRP has been met. Active: A row in the bank has been activated, and tRCD has been met. No data bursts or accesses and no register acesses are in progress. Reading: A READ burst has been initiated with auto precharge disabled and has not yet terminated or been terminated. Writing: A WRITE burst has been initiated with auto precharge disabled and has not yet terminated or been terminated. 4. The states listed below must not be interrupted by a command issued to the same bank. NOP commands or supported commands to the other bank must be issued on any clock edge occurring during these states. Supported commands to the other banks are determined by that bank's current state, and the definitions given in Current State Bank n to Command to Bank m Truth Table. Precharge: Starts with registration of a PRECHARGE command and ends when tRP is met. After tRP is met, the bank is in the idle state. Row activate: Starts with registration of an ACTIVATE command and ends when tRCD is met. After tRCD is met, the bank is in the active state. READ with AP enabled: Starts with registration of a READ command with auto precharge enabled and ends when tRP is met. After tRP is met, the bank is in the idle state. WRITE with AP enabled: Starts with registration of a WRITE command with auto precharge enabled and ends when tRP is met. After tRP is met, the bank is in the idle state. The states listed below must not be interrupted by any executable command. NOP commands must be applied to each rising clock edge during these states. Refresh (per bank): Starts with registration of a REFRESH (per bank) command and ends when tRFCpb is met. After tRFCpb is met, the bank is in the idle state. Refresh (all banks): Starts with registration of a REFRESH (all banks) command and ends when tRFCab is met. the device is in the all banks idle state. Idle MR reading: Starts with registration of the MRR command and ends when tMRR is met. After tMRR is met, the device is in the all banks idle state. Resetting MR reading: Starts with registration of the MRR command and ends when tMRR is met. After tMRR is met, the device is in the all banks idle state Active MR reading: Starts with registration of the MRR command and ends when tMRR is met. After tMRR is met, the bank is in the active state. MR writing: Starts with registration of the MRW command and ends when tMRW is met. After tMRW is met, the device is in the all banks idle state. Precharging all: Starts with registration of a PRECHARGE ALL command and ends when tRP is met. After tRP is met, the device is in the all banks idle state. - 6. Bank-specific; requires that the bank is idle and no bursts are in progress. - 7. Not bank-specific; requires that all banks are idle and no bursts are in progress. - 8. Not bank-specific. - 9. This command may or may not be bank specific. If all banks are being precharged, they must be in a valid state for precharging. - 10. If a PRECHARGE command is issued to a bank in the idle state, tRP still applies. - 11. A command other than NOP should not be issued to the same bank while a burst READ or burst WRITE with auto precharge is enabled. - 12. The new READ or WRITE command could be auto precharge enabled or auto precharge disabled. - 13. A WRITE command can be issued after the completion of the READ burst; otherwise, a BST must be issued to end the READ prior to asserting a WRITE command. - 14. Not bank-specific. The BST command affects the most recent READ/WRITE burst started by the most recent READ/WRITE command, regardless of bank. - 15. A READ command can be issued after completion of the WRITE burst; otherwise, a BST must be used to end the WRITE prior to asserting another READ command. ## **Current State Bank n to Command to Bank m Truth Table** | Current State | | | | | |-----------------------------|-------------------|---------------------------------------------------------------------|-----------------------------------------|------------| | of Bank n | Command to Bank m | Operation | Next State for Bank m | Notes | | Any | NOP | Continue previous operation | Current state of bank m | | | ldle<br>Row activating, | Any<br>ACTIVATE | Any command supported to bank m Select and activate row in bank m | –<br>Active | 7 8 | | active, or pre-<br>charging | READ | Select column and start READ burst from bank m | Reading | 9 | | | WRITE | Select column and start WRITE burst to bank m | Writing | 9 | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | | MRR | READ value from mode register | Idle MR reading or active<br>MR reading | 11, 12, 13 | | | BST | READ or WRITE burst terminates an ongoing READ/WRITE from/to bank m | Active | 7 | | Reading<br>(auto precharge | READ | Select column and start READ burst from bank m | Reading | 9 | | disabled) | WRITE | Select column and start WRITE burst to bank m | Writing | 9, 14 | | | ACTIVATE | Select and activate row in bank m | Active | | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | Writing<br>(auto precharge | READ | Select column and start READ burst from bank m | Reading | 9, 15 | | disabled) | WRITE | Select column and start WRITE burst to bank m | Writing | 9 | | | ACTIVATE | Select and activate row in bank m | Active | | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | Reading with auto precharge | READ | Select column and start READ burst from bank m | Reading | 9, 16 | | | WRITE | Select column and start WRITE burst to bank m | Writing | 9, 14, 16 | | | ACTIVATE | Select and activate row in bank m | Active | | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | Writing with auto precharge | READ | Select column and start READ burst from bank m | Reading | 9, 15, 16 | | | WRITE | Select column and start WRITE burst to bank m | Writing | 9, 16 | | | ACTIVATE | Select and activate row in bank m | Active | | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | Power-on | MRW RESET | Begin device auto initialization | Resetting | 17, 18 | | Resetting | MRR | Read value from mode register | Resetting MR reading | | #### Notes: - 1. This table applies when: the previous state was self refresh or power-down; after tXSR z or tXP has been met; and both CKEn -1 and CKEn are HIGH. - 2. All states and sequences not shown are illegal or reserved. - Current state definitions: Idle: The bank has been precharged and tRP has been met. Active: A row in the bank has been activated, tRCD has been met, no data bursts or accesses and no register accesses are in progress. Read: A READ burst has been initiated with auto precharge disabled and the READ has not yet terminated or been terminated. Write: A WRITE burst has been initiated with auto precharge disabled and the WRITE has not yet terminated or been terminated. - 4. Refresh, self refresh, and MRW commands can only be issued when all banks are idle. - 5. A BST command cannot be issued to another bank; it applies only to the bank represented by the current state. - 6. The states listed below must not be interrupted by any executable command. NOP commands must be applied during each clock cycle while in these states: Idle MRR: Starts with registration of the MRR command and ends when tMRR has been met. After tMRR is met, the device is in the all banks idle state. Reset MRR: Starts with registration of the MRR command and ends when tMRR has been met. After tMRR is met, the device is in the all banks idle state. Active MRR: Starts with registration of the MRR command and ends when tMRR has been met. After tMRR is met, the bank is in the active state. MRW: Starts with registration of the MRW command and ends when tMRW has been met. After tMRW is met, the device is in the all banks idle state. - 7. BST is supported only if a READ or WRITE burst is ongoing. - 8. tRRD must be met between the ACTIVATE command to bank n and any subsequent ACTIVATE command to bank m. - 9. READs or WRITEs listed in the command column include READs and WRITEs with or without auto precharge enabled. - 10. This command may or may not be bank-specific. If all banks are being precharged, they must be in a valid state for precharging. - 11. MRR is supported in the row-activating state. - 12. MRR is supported in the precharging state. - 13. The next state for bank m depends on the current state of bank m (idle, row-activating,precharging, or active). - 14. A WRITE command can be issued after the completion of the READ burst; otherwise a BST must be issued to end the READ prior to asserting a WRITE command. - 15. A READ command can be issued after the completion of the WRITE burst; otherwise, a BST must be issued to end the WRITE prior to asserting another READ command. - 16. A READ with auto precharge enabled or a WRITE with auto precharge enabled can be followed by any valid command to other banks provided that the timing restrictions in the PRECHARGE and Auto Precharge Clarification table are met. - 17. Not bank-specific; requires that all banks are idle and no bursts are in progress. - 18. RESET command is achieved through MODE REGISTER WRITE command #### **DM Operation Truth Table** | Function | DM | DQ | Notes | |---------------|----|-------|-------| | Write Enable | L | Valid | 1 | | Write Inhibit | Н | Х | 1 | Note: Used to mask write data, and is provided simultaneously with the corresponding input data. #### Command #### **Activate** The ACTIVATE command is issued by holding CS# LOW, CA0 LOW, and CA1 HIGH at the rising edge of the clock. The bank addresses BA[1:0] are used to select the desired bank. Row addresses are used to determine which row to activate in the selected bank. The ACTIVATE command must be applied before any READ or WRITE operation can be executed. The device can accept a READ or WRITE command at tRCD after the ACTIVATE command is issued. After a bank has been activated, it must be precharged before another ACTIVATE command can be applied to the same bank. The bank active and precharge times are defined as tRAS and tRP, respectively. The minimum time interval between successive ACTIVATE commands to the same bank is determined by the RAS cycle time of the device (tRC). The minimum time interval between ACTIVATE commands to different banks is tRRD. #### **ACTIVATE Command** Activate command cycle: <sup>t</sup>RCD=3, <sup>t</sup>RP=3, <sup>t</sup>RRD=2 #### Notes: - 1. tRCD = 3, tRP = 3, tRRD = 2. - 2. A PRECHARGE ALL command uses tRPab timing, and a single-bank PRECHARGE command uses tRPpb timing. In this figure, tRP is used to denote either an all-bank PRECHARGE or a single-bank PRECHARGE Certain restriction on operation of 8 bank devices must be observed, One rule restricts the number of sequential ACTIVATE commands that can be issued; the second provides additional RAS precharge time for a PRECHARGE ALL command. - The 8-Bank Device Sequential Bank Activation Restriction:No more than four banks can be activated (or refreshed, in the case of REFpb) in a rolling tFAW window. To convert to clocks, divide tFAW[ns] by tCK[ns], and round up to the next integer value. For example, if RU(tFAW/tCK) is 10 clocks, and an ACTIVATE command is issued in clock n, no more than three further ACTIVATE commands can be issued at or between clock n + 1 and n + 9. REFpb also counts as bank activation for purposes of tFAW. - The 8-Bank Device PRECHARGE ALL Provision: tRP for a PRECHARGE ALL command must equal tRPab, which is greater than tRPpb ### tFAW Timing (8-Bank Devices) Note: Exclusively for 8-bank devices. #### **Read and Write Access Modes** After a bank is activated, a READ or WRITE command can be issued with CS# LOW, CA0 HIGH, and CA1 LOW at the rising edge of the clock. CA2 must also be defined at this time to determine whether the access cycle is a READ operation (CA2 HIGH) or a WRITE operation (CA2 LOW). The LPDDR2 provide a fast column access operation .A single READ or WRITE command initiates a burst READ or burst WRITE operation on successive clock cycles. For LPDDR2 –S4 devices, a new burst access must not interrupt the previous 4-bit burst operation when BL = 4. In case of BL = 8 or BL = 16, READs can be interrupted by READs and WRITEs can be interrupted by WRITEs, provided that the interrupt occurs on a 4-bit boundary and that tCCD is met. #### **Burst READ** The burst READ command is initiated with CS# LOW, CA0 HIGH, CA1 LOW, and CA2 HIGH at the rising edge of the clock. The command address bus inputs, CA5r—CA6r and CA1f—CA9f, determine the starting column address for the burst. The read latency (RL) is defined from the rising edge of the clock on which the READ command is issued to the rising edge of the clock from which the tDQSCK delay is measured. The first valid data is available RL × tCK + tDQSCK + tDQSQ after the rising edge of the clock when the READ command is issued. The data strobe output is driven LOW tRPRE before the first valid rising strobe edge. The first bit of the burst is synchronized with the first rising edge of the data strobe. Each subsequent data-out appears on each DQ pin, edge aligned with the data strobe. The RL is programmed in the mode registers. Pin input timings for the data strobe are measured relative to the crosspoint of DQS and its complement, DQS#. Data Output (Read) Timing - tDQSCK (MAX) #### Notes: - 1. tDQSCK can span multiple clock periods. - 2. An effective burst length of 4 is shown ## Data Output (Read) Timing-tDQSCK (MIN) Note: An effective BL=4 is shown. ## Burst READ - RL = 5, BL = 4, tDQSCK > tCK ## Burst READ – RL = 3, BL = 8, tDQSCK < tCK Burst Read: RL=3, BL=8, <sup>t</sup>DQSCK < <sup>t</sup>CK ## tDQSCKDL Timing - 1. tDQSCKDL = (tDQSCKn tDQSCKm). - 2. tDQSCKDL (MAX) is defined as the maximum of ABS (tDQSCKn tDQSCKm) for any (tDQSCKn, tDQSCKm) pair within any 32ms rolling window. ## tDQSCKDM Timing - 1. tDQSCKDM = (tDQSCKn tDQSCKm). - 2. tDQSCKDM (MAX) is defined as the maximum of ABS (tDQSCKn tDQSCKm) for any (tDQSCKn, tDQSCKm) pair within any 1.6µs rolling window. ## tDQSCKDS Timing - 1. tDQSCKDS = (tDQSCKn tDQSCKm). - 2. tDQSCKDS (MAX) is defined as the maximum of ABS (tDQSCKn tDQSCKm) for any (tDQSCKn, tDQSCKm) pair for READs within a consecutive burst, within any 160ns rolling window. Burst READ Followed by Burst WRITE – RL = 3, WL = 1, BL = 4 The minimum time from the burst READ command to the burst WRITE command is defined by the read latency (RL) and the burst length (BL). Minimum READ-to-WRITE latency is RL + RU(tDQSCK(MAX)/tCK) + BL/2 + 1 - WL clock cycles. Note that if a READ burst is truncated with a burst TERMINATE (BST) command, the effective burst length of the truncated READ burst should be used for BL when calculating the minimum READ-to-WRITE delay. Seamless Burst READ - RL = 3, BL = 4, tCCD = 2 A seamless burst READ operation is supported by enabling a READ command at every other clock cycle for BL = 4 operation, every fourth clock cycle for BL = 8 operation, and every eighth clock cycle for BL = 16 operation. This operation is supported as long as the banks are activated, whether the accesses read the same or different banks. # READs Interrupted by a READ For LP-DDR2-S4 devices, burst READ can be interrupted by another READ with a 4-bit burst boundary, provided that tCCD is met. A burst READ can be interrupted by other READs on any subsequent clock, provided that tCCD is met. READ Burst Interrupt Example - RL = 3, BL = 8, tCCD = 2 Note: READs can only be interrupted by other READs or the BST command. ### **Burst WRITE** The burst WRITE command is initiated with CS# LOW, CA0 HIGH, CA1 LOW, and CA2 LOW at the rising edge of the clock. The command address bus inputs, CA5r–CA6r and CA1f–CA9f, determine the starting column address for the burst. Write latency (WL) is defined from the rising edge of the clock on which the WRITE command is issued to the rising edge of the clock from which the tDQSS delay is measured. The first valid data must be driven WL × tCK + tDQSS from the rising edge of the clock from which the WRITE command is issued. The data strobe signal (DQS) must be driven LOW tWPRE prior to data input. The burst cycle data bits must be applied to the DQ pins tDS prior to the associated edge of the DQS and held valid until tDH after that edge. Burst data is sampled on successive edges of the DQS until the 4-, 8-, or 16-bit burst length is completed. After a burst WRITE operation, tWR must be satisfied before a PRECHARGE command to the same bank can be issued. Pin input timings are measured relative to the crosspoint of DQS and its complement, DQS#. ## Data Input (WRITE) Timing Data input (Write) timing Burst WRITE -WL = 1, BL = 4 Burst WRITE Followed by Burst READ - RL = 3, WL = 1, BL = 4 - 1. The minimum number of clock cycles from the burst WRITE command to the burst READ command for any bank is [WL + 1 + BL/2 + RU(tWTR/tCK)]. - 2. tWTR starts at the rising edge of the clock after the last valid input data. - 3. If a WRITE burst is truncated with a BST command, the effective burst length of the truncated WRITE burst should be used as BL to calculate the minimum WRITE-to-READ delay. Seamless Burst WRITE - WL = 1, BL = 4, tCCD = 2 **Note**: The seamless burst WRITE operation is supported by enabling a WRITE command every other clock for BL = 4 operation, every four clocks for BL = 8 operation, or every eight clocks for BL = 16 operation. This operation is supported for any activated bank. ## WRITEs Interrupted by a WRITE For LPDDR2-S4 devices, a burst WRITE can only be interrupted by another WRITE with a 4-bit burst boundary, provided that tCCD (MIN) is met. A WRITE burst interrupt can occur on any clock after the initial WRITE command, provided that tCCD (MIN) is met. WRITE Burst Interrupt Timing – WL = 1, BL = 8, tCCD = 2 - 1. WRITEs can only be interrupted by other WRITEs or the BST command. - 2. The effective burst length of the first WRITE equals two times the number of clock cycles between the first WRITE and the interrupting WRITE ## **BURST TERMINATE (BST)** The BURST TERMINATE (BST) command is initiated with CS# LOW, CA0 HIGH, CA1 HIGH, CA2 LOW, and CA3 LOW at the rising edge of the clock. A BST command can only be issued to terminate an active READ or WRITE burst. Therefore, a BST command can only be issued up to and including BL/2 - 1 clock cycles after a READ or WRITE command. The effective burst length of a READ or WRITE command truncated by a BST command is as follows: - Effective burst length = $2 \times$ (number of clock cycles from the READ or WRITE command to the BST command). - If a READ or WRITE burst is truncated with a BST command, the effective burst length of the truncated burst should be used for BL when calculating the minimum READ to-WRITE or WRITE-to-READ delay. - ullet The BST command only affects the most recent READ or WRITE command. The BST command truncates an ongoing READ burst RL $\times$ tCK + tDQSCK + tDQSQ after the rising edge of the clock where the BST command is issued. The BST command truncates an ongoing WRITE burst WL $\times$ tCK + tDQSS after the rising edge of the clock where the BST command is issued. - The 4-bit prefetch architecture enables BST command assertion on even clock cycles following a WRITE or READ command. The effective burst length of a READ or WRITE command truncated by a BST command is thus an integer multiple of four. Burst WRITE Truncated by BST - WL = 1, BL = 16 #### Notes: #### Burst Write truncated by BST: WL=1, BL=16 - 1. The BST command truncates an ongoing WRITE burst WL × tCK + tDQSS after the rising edge of the clock where the BST command is issued. - 2. BST can only be issued an even number of clock cycles after the WRITE command. - 3. Additional BST commands are not supported after T4 and must not be issued until after the next READ or WRITE command. Burst READ Truncated by BST - RL = 3, BL = 16 #### Notes: - 1. The BST command truncates an ongoing READ burst (RL × tCK + tDQSCK + tDQSQ) after the rising edge of the clock where the BST command is issued. - 2. BST can only be issued an even number of clock cycles after the READ command. - 3. Additional BST commands are not supported after T4 and must not be issued until after the next READ or WRITE command ### **Write Data Mask** On LPDDR2 devices, one write data mask (DM) pin for each data byte (DQ) is supported, consistent with the implementation on LPDDR SDRAM. Each DM can mask its respective DQ for any given cycle of the burst. Data mask timings match data bit timing, but are inputs only. Internal data mask loading is identical to data bit loading to ensure matched system timing. ## **Data Mask Timing** ## Write Data Mask - Second Data Bit Masked Don't Care ### **PRECHARGE** The PRECHARGE command is used to precharge or close a bank that has been activated. The PRECHARGE command is initiated with CS# LOW, CA0 HIGH, CA1 HIGH, CA2 LOW, and CA3 HIGH at the rising edge of the clock. The PRECHARGE command can be used to precharge each bank independently or all banks simultaneously. This is an 8-bank device, such that the AB flag and the bank address bits BA0, BA1, and BA2 are used to determine which bank(s) to precharge. The precharged bank(s) will be available for subsequent row access tRPab after an all bank PRECHARGE command is issued, or tRPpb after a single-bank PRECHARGE command is issued. In order to ensure that 8-bank devices can meet the instantaneous current demand required to operate, the row precharge time (tRP) for an all bank PRECHARGE in 8-bank devices (tRPab) will be longer than the row precharge time for a single-bank PRECHARGE (tRPpb). ## Bank Selection for PRECHARGE by Address Bits | AB (CA4r) | BA2 (CA9r) | BA1 (CA8r) | BA0 (CA7r) | Precharged Bank(s)<br>8-bank device | |-----------|------------|------------|------------|-------------------------------------| | 0 | 0 | 0 | 0 | Bank 0 only | | 0 | 0 | 0 | 1 | Bank 1 only | | 0 | 0 | 1 | 0 | Bank 2 only | | 0 | 0 | 1 | 1 | Bank 3 only | | 0 | 1 | 0 | 0 | Bank 4 only | | 0 | 1 | 0 | 1 | Bank 5 only | | 0 | 1 | 1 | 0 | Bank 6 only | | 0 | 1 | 1 | 1 | Bank 7 only | | 1 | Don't care | Don't care | Don't care | All Banks | Bank selection for Precharge by address bits # **READ Burst operation Followed by PRECHARGE** For the earliest possible precharge, the PRECHARGE command can be issued BL/2 clock cycles after a READ command. A new bank ACTIVATE command can be issued to the same bank after the row precharge time (tRP) has elapsed. A PRECHARGE command cannot be issued until after tRAS is satisfied. The minimum READ-to-PRECHARGE time (tRTP) must also satisfy a minimum analog time from the rising clock edge that initiates the last 4-bit prefetch of a READ command. tRTP begins BL/2 - 2 clock cycles after the READ command. If the burst is truncated by a BST command, the effective BL value is used to calculate when tRTP begins. READ Burst Followed by PRECHARGE - RL = 3, BL = 8, RU(tRTP(MIN)/tCK) = 2 # READ Burst Followed by PRECHARGE - RL = 3, BL = 4, RU(tRTP(MIN)/tCK) = 3 ## **WRITE Burst operation Followed by PRECHARGE** For WRITE cycles, a WRITE recovery time (tWR) must be provided before a PRECHARGE command can be issued. This delay is referenced from the last valid burst input data to the completion of the burst WRITE. The PRECHARGE command must not be issued prior to the tWR delay. These devices write data to the array in prefetch quadruples (prefetch = 4). An internal WRITE operation can only begin after a prefetch group has been completely latched. The minimum WRITE-to-PRECHARGE time for commands to the same bank is WL + BL/2 + 1 + RU(tWR/tCK) clock cycles. For untruncated bursts, BL is the value set in the mode register. For truncated bursts, BL is the effective burst length. WRITE Burst Followed by PRECHARGE - WL = 1, BL = 4 ## IS43/46LD32128B ## **Auto Precharge** Before a new row can be opened in an active bank, the active bank must be precharged using either the PRECHARGE command or the auto precharge function. When a READ or WRITE command is issued to the device, the auto precharge bit (AP) can be set to enable the active bank to automatically begin precharge at the earliest possible moment during the burst READ or WRITE cycle. If AP is LOW when the READ or WRITE command is issued, then normal READ or WRITE burst operation is executed and the bank remains active at the completion of the burst. If AP is HIGH when the READ or WRITE command is issued, the auto precharge function is engaged. This feature enables the PRECHARGE operation to be partially or completely hidden during burst READ cycles (dependent upon READ or WRITE latency), thus improving system performance for random data access. ## **READ Burst with Auto Precharge** If AP (CA0f) is HIGH when a READ command is issued, the READ with auto precharge function is engaged. These devices start an auto precharge on the rising edge of the clock BL/2 or BL/2 - 2 + RU(tRTP/tCK) clock cycles later than the READ with auto precharge command, whichever is greater. For auto precharge calculations see following table. ## LPDDR2-S4: PRECHARGE and Auto Precharge Clarification | LPDDR2-S4: Precharge & Auto Precharge clarification | | | | | | | | |-----------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------|------|-----------|--|--|--| | From<br>Command | To Command | Minimum Delay between "From Command" to<br>"To Command" | Unit | Note<br>s | | | | | Read | Precharge (to same Bank as Read) | BL/2 + max(2, RU( <sup>t</sup> RTP/ <sup>t</sup> CK)) - 2 | clks | 1 | | | | | Neau | Precharge All | BL/2 + max(2, RU( <sup>t</sup> RTP/ <sup>t</sup> CK)) - 2 | clks | 1 | | | | | BST | Precharge (to same Bank as Read) | 1 | clks | 1 | | | | | (for Reads) | Precharge All | 1 | clks | 1 | | | | | | Precharge (to same Bank as Read w/AP) | BL/2 + max(2, RU( <sup>t</sup> RTP/ <sup>t</sup> CK)) - 2 | clks | 1,2 | | | | | | Precharge All | BL/2 + max(2, RU( <sup>t</sup> RTP/ <sup>t</sup> CK)) - 2 | clks | 1 | | | | | Read w/AP | Activate (to same Bank as Read w/AP) | BL/2 + max(2, RU( RTP/ CK)) - 2 +<br>RU( <sup>t</sup> RP / <sup>t</sup> CK) | clks | 1 | | | | | | Write or Write w/AP (same bank) | illegal | clks | 3 | | | | | | Write or Write w/AP (different bank) | RL + BL/2 + RU( <sup>t</sup> DQSCKmax/ <sup>t</sup> CK) - WL + 1 | clks | 3 | | | | | | Read or Read w/AP (same bank) | illegal | clks | 3 | | | | | | Read or Read w/AP (different bank) | BL/2 | clks | 3 | | | | | Write Precharge (to same Bank as Write) | | WL + BL/2 + RU( <sup>t</sup> WR/ <sup>t</sup> CK) + 1 | clks | 1 | | | | | VVIIC | Precharge All | WL + BL/2 + RU( <sup>t</sup> WR/ <sup>t</sup> CK) + 1 | clks | 1 | | | | | BST | Precharge (to same Bank as Write) | WL + RU( <sup>t</sup> WR/ <sup>t</sup> CK) + 1 | clks | 1 | | | | | (for Writes) | Precharge All | WL + RU( <sup>t</sup> WR/ <sup>t</sup> CK) + 1 | clks | 1 | | | | | | Precharge (to same Bank as Write w/AP) | WL + BL/2 + RU( <sup>t</sup> WR/ <sup>t</sup> CK) + 1 | clks | 1 | | | | | | Precharge All | WL + BL/2 + RU( <sup>t</sup> WR/ <sup>t</sup> CK) + 1 | clks | 1 | | | | | | Activate (to same Bank as Write w/AP) | $WL + BL/2 + RU(^{t}WR/^{t}CK) + 1 + RU(^{t}RP_{pb}/^{t}CK)$ | clks | 1 | | | | | Write w/AP | Write or Write w/AP (same bank) | illegal | clks | 3 | | | | | | Write or Write w/AP (different bank) | BL/2 | clks | 3 | | | | | | Read or Read w/AP (same bank) | illegal | clks | 3 | | | | | | Read or Read w/AP (different bank) | WL + BL/2 + RU( <sup>t</sup> WTR/ <sup>t</sup> CK) + 1 | clks | 3 | | | | | Precharge | Precharge (to same Bank as Precharge) | 1 | clks | 1 | | | | | Frecharge | Precharge All | 1 | clks | 1 | | | | | Precharge | Precharge | 1 | clks | 1 | | | | | All | Precharge All | 1 | clks | 1 | | | | #### **Notes** The PRECHARGE period is satisfied after tRP, depending on the latest PRECHARGE command issued to that bank. - 2. Any command issued during the specified minimum delay time is illegal. - 3. After READ with auto precharge, seamless READ operations to different banks are supported. After WRITE with auto precharge, seamless WRITE operations to different banks are supported. READ with auto precharge and WRITE with auto precharge must not be interrupted or truncated. Following an auto precharge operation, an ACTIVATE command can be issued to the same bank if the following two conditions are satisfied simultaneously: - The RAS precharge time (tRP) has been satisfied from the clock at which the auto precharge begins. - The RAS cycle time (tRC) from the previous bank activation has been satisfied. <sup>1.</sup> For a given bank, the PRECHARGE period should be counted from the latest PRECHARGE command—either a one-bank PRECHARGE or PRECHARGE ALL—issued to that bank. # READ Burst with Auto Precharge – RL = 3, BL = 4, RU(tRTP(MIN)/tCK) = 2 ## WRITE Burst operation Followed by PRECHARGE For WRITE cycles, a WRITE recovery time (tWR) must be provided before a PRECHARGE command can be issued. This delay is referenced from the last valid burst input data to the completion of the burst WRITE. The PRECHARGE command must not be issued prior to the tWR delay. These devices write data to the array in prefetch quadruples (prefetch = 4). An internal WRITE operation can only begin after a prefetch group has been completely latched. The minimum WRITE-to-PRECHARGE time for commands to the same bank is WL + BL/2 + 1 + RU(tWR/tCK) clock cycles. For untruncated bursts, BL is the value set in the mode register. For truncated bursts, BL is the effective burst length. ## WRITE Burst Followed by PRECHARGE – WL = 1, BL = 4 ### IS43/46LD32128B ### REFRESH The REFRESH command is initiated with CS# LOW, CA0 LOW, CA1 LOW, and CA2 HIGH at the rising edge of the clock. Per-bank REFRESH is initiated with CA3 LOW at the rising edge of the clock. All-bank REFRESH is initiated with CA3 HIGH at the rising edge of the clock. Per-bank REFRESH is only supported in devices with eight banks. A per-bank REFRESH command (REFpb) performs a per-bank REFRESH operation to the bank scheduled by the bank counter in the memory device. The bank sequence for per-bank REFRESH is fixed to be a sequential round-robin: 0-1-2-3-4-5-6-7-0-1-.... The bank count is synchronized between the controller and the SDRAM by resetting the bank count to zero. Synchronization can occur upon issuing a RESET command or at every exit from self refresh. Bank addressing for the per-bank REFRESH count is the same as established for the single-bank PRECHARGE command. A bank must be idle before it can be refreshed. The controller must track the bank being refreshed by the per-bank REFRESH command. The REFpb command must not be issued to the device until the following conditions have been met: - tRFCab has been satisfied after the prior REFab command - tRFCpb has been satisfied after the prior REFpb command - tRP has been satisfied after the prior PRECHARGE command to that bank - tRRD has been satisfied after the prior ACTIVATE command (if applicable, for example after activating a row in a different bank than the one affected by the REFpb command) The target bank is inaccessible during per-bank REFRESH cycle time (tRFCpb), however, other banks within the device are accessible and can be addressed during the cycle. During the REFpb operation, any of the banks other than the one being refreshed can be maintained in an active state or accessed by a READ or WRITE command. When the per-bank REFRESH cycle has completed, the affected bank will be in the idle state. After issuing REFpb, the following conditions must be met: - tRFCpb must be satisfied before issuing a REFab command - tRFCpb must be satisfied before issuing an ACTIVATE command to the same bank - tRRD must be satisfied before issuing an ACTIVATE command to a different bank - tRFCpb must be satisfied before issuing another REFpb command An all-bank REFRESH command (REFab) issues a REFRESH command to all banks. All banks must be idle when REFab is issued (for instance, by issuing a PRECHARGE ALL command prior to issuing an all-bank REFRESH command). REFab also synchronizes the bank count between the controller and the SDRAM to zero. The REFab command must not be issued to the device until the following conditions have been met: - tRFCab has been satisfied following the prior REFab command - tRFCpb has been satisfied following the prior REFpb command - tRP has been satisfied following the prior PRECHARGE commands After an all-bank REFRESH cycle has completed, all banks will be idle. After issuing REFab: - tRFCab latency must be satisfied before issuing an ACTIVATE command - tRFCab latency must be satisfied before issuing a REFab or REFpb command REFRESH Command Scheduling Separation Requirements | Command Scheduling Separations related to Refresh | | | | | | | |---------------------------------------------------|--------------------|-------------------------------------------------------------------------|-------|--|--|--| | Symbol | minimum delay from | to | Notes | | | | | | REF <sub>ab</sub> | REF <sub>ab</sub> | | | | | | ${}^{\mathrm{t}}RFC_{ab}$ | | Activate cmd to any bank . | | | | | | | | REF <sub>pb</sub> | | | | | | | REF <sub>pb</sub> | REF <sub>ab</sub> | | | | | | <sup>t</sup> RFC <sub>pb</sub> | | Activate cmd to same bank as REF <sub>pb</sub> | | | | | | | | REF <sub>pb</sub> | | | | | | REF <sub>pb</sub> | | Activate cmd to different bank than REF <sub>pb</sub> | | | | | | <sup>t</sup> RRD | Activate - | REF <sub>pb</sub> affecting an idle bank (different bank than Activate) | | | | | | | | Activate cmd to different bank than prior Activate | | | | | **Note**: A bank must be in the idle state before it is refreshed, so REFab is prohibited following an ACTIVATE command. REFpb is supported only if it affects a bank that is in the idle state. ## IS43/46LD32128B The LPDDR2 devices provide significant flexibility in scheduling REFRESH commands as long as the required boundary conditions are met (see figure of tSRF Definition). In the most straightforward implementations, a REFRESH command should be scheduled every tREFI. In this case, self refresh can be entered at any time. Users may choose to deviate from this regular refresh pattern, for instance, to enable a period in which no refresh is required. As an example, using a 2Gb LPDDR2 device, the user can choose to issue a refresh burst of 8192 REFRESH commands at the maximum supported rate (limited by tREFBW), followed by an extended period without issuing any REFRESH commands, until the refresh window is complete. The maximum supported time without REFRESH commands is calculated as follows: tREFW - $(R/8) \times tREFBW = tREFW - R \times 4 \times tRFCab$ . For example, a 2Gb device at TC $\leq$ 85°C can be operated without a refresh for up to 32ms - 8192 $\times$ 4 $\times$ 130ns $\approx$ 27ms. Both the regular and the burst/pause patterns can satisfy refresh requirements if they are repeated in every 32ms window. It is critical to satisfy the refresh requirement in every rolling refresh window during refresh pattern transitions. The supported transition from a burst pattern to a regular distributed pattern is shown in figure of Supported Transition from Repetitive REFRESH Burst. If this transition occurs immediately after the burst refresh phase, all rolling tREFW intervals will meet the minimum required number of REFRESH commands. A nonsupported transition is shown in Figure of Nonsupported Transition from Repetitive RE-FRESH Burst . In this example, the regular refresh pattern starts after the completion of the pause phase of the burst/pause refresh pattern. For several rolling tREFW intervals, the minimum number of REFRESH commands is not satisfied. Understanding this pattern transition is extremely important, even when only one pattern is employed. In self refresh mode, a regular distributed refresh pattern must be assumed. ISSI recommends entering self refresh mode immediately following the burst phase of a burst/pause refresh pattern; upon exiting self refresh, begin with the burst phase (see Figure of Recommended Self Refresh Entry and Exit). # Regular Distributed Refresh Pattern - 1. Compared to repetitive burst REFRESH with subsequent REFRESH pause. - 2. As an example, in a 512Mb LPDDR2 device at TC ≤ 85°C, the distributed refresh pattern has one REFRESH command per 7.8µs; the burst refresh pattern has one REFRESH command per 0.52µs, followed by ≈ 30ms without any REFRESH command. # Supported Transition from Repetitive REFRESH Burst - 1. Shown with subsequent REFRESH pause to regular distributed refresh pattern. - 2. As an example, in a 512Mb LPDDR2 device at $TC \le 85^{\circ}C$ , the distributed refresh pattern has one REFRESH command per 7.8µs; the burst refresh pattern has one REFRESH command per 0.52µs, followed by $\approx$ 30ms without any REFRESH command # Nonsupported Transition from Repetitive REFRESH Burst - 1. Shown with subsequent REFRESH pause to regular distributed refresh pattern. - 2. There are only ≈ 2048 REFRESH commands in the indicated tREFW window. This does not provide the required minimum number of REFRESH commands (R). ## Recommended Self Refresh Entry and Exit Note: In conjunction with a burst/pause refresh pattern ### **REFRESH Requirements** ### 1. Minimum Number of REFRESH Commands Mobile LPDDR2 requires a minimum number, R, of REFRESH (REFab) commands within any rolling refresh window (tREFW = 32 ms @ MR4[2:0] = 011 or $TC \le 85^{\circ}C$ ). For actual values per density and the resulting average refresh interval (tREFI). For tREFW and tREFI refresh multipliers at different MR4 settings, see the MR4 Device Temperature (MA[7:0] = 04h) table. For devices supporting per-bank REFRESH, a REFab command can be replaced by a full cycle of eight REFpb commands. ### 2. Burst REFRESH Limitation To limit current consumption, a maximum of eight REFab commands can be issued in any rolling tREFBW (tREFBW = $4 \times 8 \times$ tRFCab). This condition does not apply if REFpb commands are used. ### 3. REFRESH Requirements and Self Refresh If any time within a refresh window is spent in self refresh mode, the number of required REFRESH commands in that window is reduced to the following: R' = RU tSRF / tREFI = R - RU x R x tSRF / tREFW Where RU represents the round-up function. ### tSRF Definition - 1. Time in self refresh mode is fully enclosed in the refresh window (tREFW). - 2. At self refresh entry. - 3. At self refresh exit. - 4. Several intervals in self refresh during one tREFW interval. In this example, tSRF = tSRF1 +tSRF2. ## All-Bank REFRESH Operation # Per-Bank REFRESH Operation - 1. Prior to T0, the REFpb bank counter points to bank 0. - 2. Operations to banks other than the bank being refreshed are supported during the tRFCpb period ## **SELF REFRESH Operation** The SELF REFRESH command can be used to retain data in the array, even if the rest of the system is powered down. When in the self refresh mode, the device retains data without external clocking. The device has a built-in timer to accommodate SELF REFRESH operation. The SELF REFRESH command is executed by taking CKE LOW, CS# LOW, CA0 LOW, CA1 LOW, and CA2 HIGH at the rising edge of the clock. CKE must be HIGH during the clock cycle preceding a SELF REFRESH command. A NOP command must be driven in the clock cycle following the SELF REFRESH command. After the power-down command is registered, CKE must be held LOW to keep the device in self refresh mode. LPDDR2-S4 devices can operate in self refresh mode in both the standard and extended temperature ranges. These devices also manage self refresh power consumption when the operating temperature changes, resulting in the lowest possible power consumption across the operating temperature range. After the device has entered self refresh mode, all external signals other than CKE are "Don't Care." For proper self refresh operation, power supply pins (VDD1, VDD2, VDDQ, and VDDCA) must be at valid levels. VDDQ can be turned off during self refresh. If VDDQ is turned off, VREFDQ must also be turned off. Prior to exiting self refresh, both VDDQ and VREFDQ must be within their respective minimum/maximum operating ranges. VREFDQ can be at any level between 0 and VDDQ; VREFCA can be at any level between 0 and VDDCA during self refresh. Before exiting self refresh, VREFDQ and VREFCA must be within specified limits (see AC and DC Logic Input Measurement Levels for Single-Ended Signals . After entering self refresh mode, the device initiates at least one all-bank REFRESH command internally during tCKESR. The clock is internally disabled during SELF REFRESH operation to save power. The device must remain in self refresh mode for at least tCKESR. The user can change the external clock frequency or halt the external clock one clock after self refresh entry is registered; however, the clock must be restarted and stable before the device can exit SELF REFRESH operation. Exiting self refresh requires a series of commands. First, the clock must be stable prior to CKE returning HIGH. After the self refresh exit is registered, a minimum delay, at least equal to the self refresh exit interval (tXSR), must be satisfied before a valid command can be issued to the device. This provides completion time for any internal refresh in progress. For proper operation, CKE must remain HIGH throughout tXSR, except during self refresh re-entry. NOP commands must be registered on each rising clock edge during tXSR. Using self refresh mode introduces the possibility that an internally timed refresh event could be missed when CKE is driven HIGH for exit from self refresh mode. Upon exiting self refresh, at least one REFRESH command (one all-bank command or eight per-bank commands) must be issued before issuing a subsequent SELF REFRESH command. # **SELF REFRESH Operation** - 1. Input clock frequency can be changed or stopped during self refresh, provided that upon exiting self-refresh, a minimum of two cycles of stable clocks (tlNIT2) are provided, and the clock frequency is between the minimum and maximum frequencies for the particular speed grade. - 2. The device must be in the all banks idle state prior to entering self refresh mode. - 3. tXSR begins at the rising edge of the clock after CKE is driven HIGH. - 4. A valid command can be issued only after tXSR is satisfied. NOPs must be issued during tXSR. ## Partial-Array Self Refresh - Bank Masking Devices in densities of 64Mb–512Mb are comprised of four banks; densities of 1Gb and higher are comprised of eight banks. Each bank can be configured independently whether or not a SELF RE-FRESH operation will occur in that bank. One 8-bit mode register (accessible via the MRW command) is assigned to program the bank-masking status of each bank up to eight banks. For bank masking bit assignments, see the MR16 PASR Bank Mask (MA[7:0] = 010h) and MR16 Op-Code Bit Definitions tables. The mask bit to the bank enables or disables a refresh operation of the entire memory space within the bank. If a bank is masked using the bank mask register, a REFRESH operation to the entire bank is blocked and bank data retention is not guaranteed in self refresh mode. To enable a REFRESH operation to a bank, the corresponding bank mask bit must be programmed as "unmasked." When a bank mask bit is unmasked, the array space being refreshed within that bank is determined by the programmed status of the segment mask bits. ## Partial-Array Self Refresh – Segment Masking Programming segment mask bits is similar to programming bank mask bits. For densities 1Gb and higher, eight segments are used for masking (see the MR17 PASR Segment Mask (MA[7:0] = 011h) and MR17 PASR Segment Mask Definitions tables). A mode register is used for programming segment mask bits up to eight bits. For densities less than 1Gb, segment masking is not supported. When the mask bit to an address range (represented as a segment) is programmed as "masked," a REFRESH operation to that segment is blocked. Conversely, when a segment mask bit to an address range is unmasked, refresh to that segment is enabled. A segment masking scheme can be used in place of or in combination with a bank masking scheme. Each segment mask bit setting is applied across all banks. For segment masking bit assignments, see the tables noted above. ### Bank and Segment Masking Example | | Segment Mask (MR17) | Bank 0 | Bank 1 | Bank 2 | Bank 3 | Bank 4 | Bank 5 | Bank 6 | Bank 7 | |------------------|---------------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bank Mask (MR16) | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | Segment 0 | 0 | - | М | - | - | - | - | - | М | | Segment 1 | 0 | - | М | - | - | - | - | - | М | | Segment 2 | 1 | М | М | М | М | М | М | М | М | | Segment 3 | 0 | - | М | - | - | - | - | - | М | | Segment 4 | 0 | - | М | - | - | - | - | - | М | | Segment 5 | 0 | - | М | - | - | - | - | - | М | | Segment 6 | 0 | - | М | - | - | - | - | - | М | | Segment 7 | 1 | М | М | М | М | М | М | М | М | Note: This table provides values for an 8-bank device with REFRESH operations masked to banks 1 and 7, and segments 2 and 7. ### MODE REGISTER READ The MODE REGISTER READ (MRR) command is used to read configuration and status data from SDRAM mode registers. The MRR command is initiated with CS# LOW, CA0 LOW, CA1 LOW, CA2 LOW, and CA3 HIGH at the rising edge of the clock. The mode register is selected by CA1f–CA0f and CA9r–CA4r. The mode register contents are available on the first data beat of DQ[7:0] after RL × tCK + tDQSCK + tDQSQ and following the rising edge of the clock where MRR is issued. Subsequent data beats contain valid but undefined content, except in the case of the DQ calibration function, where subsequent data beats contain valid content as described in Data Calibration Pattern Description. All DQS are toggled for the duration of the mode register READ burst. The MRR command has a burst length of four. MRR operation (consisting of the MRR command and the corresponding data traffic) must not be interrupted. The MRR command period (tMRR) is two clock cycles. ## MRR Timing - RL = 3, tMRR = 2 - 1. MRRs to DQ calibration registers MR32 and MR40 are described in DQ Calibration . - 2. Only the NOP command is supported during tMRR. - 3. Mode register data is valid only on DQ[7:0] on the first beat. Subsequent beats contain valid but undefined data. DQ[MAX:8] contain valid but undefined data for the duration of the MRR burst. - 4. Minimum MRR to write latency is RL + RU(tDQSCKmax/tCK) + 4/2 + 1 WL clock cycles. - 5. Minimum MRR to MRW latency is RL + RU(tDQSCKmax/tCK) + 4/2 + 1 clock cycles. READ bursts and WRITE bursts cannot be truncated by MRR. Following a READ command, the MRR command must not be issued before BL/2 clock cycles have completed. Following a WRITE command, the MRR command must not be issued before WL + 1 + BL/2 + RU(tWTR/tCK) clock cycles have completed. If a READ or WRITE burst is truncated with a BST command, the effective burst length of the truncated burst should be used for the BL value. #### Notes: - 1. The minimum number of clock cycles from the burst READ command to the MRR command is BL/2. - 2. Only the NOP command is supported during tMRR. # Burst WRITE Followed by MRR - RL = 3, WL = 1, BL = 4 - 1. The minimum number of clock cycles from the burst WRITE command to the MRR command is [WL + 1 + BL/2 + RU(tWTR/tCK)]. - 2. Only the NOP command is supported during tMRR. ## Temperature Sensor LPDDR2 devices feature a temperature sensor whose status can be read from MR4. This sensor can be used to determine an appropriate refresh rate, determine whether AC timing derating is required in the extended temperature range, and/or monitor the operating temperature. Either the temperature sensor or the device operating temperature can be used to determine whether operating temperature requirements are being met (see Operating Temperature Range table). Temperature sensor data can be read from MR4 using the mode register read protocol. Upon exiting self-refresh or power-down, the device temperature status bits will be no older than tTSI. When using the temperature sensor, the actual device case temperature may be higher than the operating temperature specification that applies for the standard or extended temperature ranges (see table noted above). For example, TCASE could be above 85°C when MR4[2:0] equals 011b. To ensure proper operation using the temperature sensor, applications must accommodate the parameters in the temperature sensor definitions table. ## Temperature Sensor Definitions and Operating Conditions | Parameter | Symbol | Max/Min | Value | Unit | Notes | |-----------------------------|------------------|---------|------------------|------|-------------------------------------------------------------------------------------------------------------------| | System Temperature Gradient | TempGradient | Max | System Dependent | C/s | Maximum temperature gradient experienced by the memory device at the temperature of interest over a range of 2°C. | | MR4 Read Interval | ReadInterval | Max | System Dependent | ms | Time period between MR4 READs from the system. | | Temperature Sensor Interval | <sup>t</sup> TSI | Max | 16 | ms | Maximum delay between internal updates of MR4. | | System Response Delay | SysRespDelay | Max | System Dependent | ms | Maximum response time from an MR4 READ to the system response. | | Device Temperature Margin | TempMargin | Max | 2 | С | Margin above maximum temperature to support controller response. | LPDDR2 devices accommodate the temperature margin between the point at which the device temperature enters the extended temperature range and the point at which the controller reconfigures the system accordingly. To determine the required MR4 polling frequency, the system must use the maximum TempGradient and the maximum response time of the system according to the following equation: TempGradient $\times$ (ReadInterval + tTSI + SysRespDelay) $\leq$ 2°C For example, if TempGradient is 10°C/s and the SysRespDelay is 1ms: $10^{\circ}$ C / s × (ReadInterval + 32ms + 1ms) $\leq$ 2°C In this case, ReadInterval must not exceed 167ms ## Temperature Sensor Timing ### **DQ** Calibration Mobile LPDDR2 devices feature a DQ calibration function that outputs one of two predefined system timing calibration patterns. For x16 devices, pattern A (MRR to MRR32), and pattern B (MRR to MRR40), will return the specified pattern on DQ0 and DQ8; x32 devices return the specified pattern on DQ0, DQ8, DQ16, and DQ24. For x16 devices, DQ[7:1] and DQ[15:9] drive the same information as DQ0 during the MRR burst. For x32 devices, DQ[7:1], DQ[15:9], DQ[23:17], and DQ[31:25] drive the same information as DQ0 during the MRR burst. MRR DQ calibration commands can occur only in the idle state. # MR32 and MR40 DQ Calibration Timing – RL = 3, tMRR = 2 Note: Only the NOP command is supported during Tmrr # Data Calibration Pattern Description | Pattern | MR# | Bit Time 0 | Bit Time 1 | Bit Time 2 | Bit Time 3 | Notes | |-----------|------|------------|------------|------------|------------|------------------------------------------------| | Pattern A | MR32 | 1 | 0 | 1 | 0 | Reads to MR32 return DQ callibration pattern A | | Pattern B | MR40 | 0 | 0 | 1 | 1 | Reads to MR40 return DQ callibration pattern B | #### MODE REGISTER WRITE Command The MODE REGISTER WRITE (MRW) command is used to write configuration data to the mode registers. The MRW command is initiated with CS# LOW, CA0 LOW, CA1 LOW, CA2 LOW, and CA3 LOW at the rising edge of the clock. The mode register is selected by CA1f—CA0f, CA9r—CA4r. The data to be written to the mode register is contained in CA9f—CA2f. The MRW command period is defined by tMRW. MRWs to read-only registers have no impact on the functionality of the device. MRW can only be issued when all banks are in the idle precharge state. One method of ensuring that the banks are in this state is to issue a PRECHARGE ALL command. # MODE REGISTER WRITE Timing – RL = 3, tMRW = 5 #### Truth Table for MRR and MRW | Current State | Command | Intermediate State | Next State | |----------------|-------------|----------------------------------------|----------------| | | MRR | Mode Register Reading (All Banks idle) | All Banks idle | | All Banks idle | MRW | Mode Register Writing (All Banks idle) | All Banks idle | | | MRW (Reset) | Restting (Device Auto-Init) | All Banks idle | | | MRR | Mode Register Reading (Bank(s) idle) | Bank(s) Active | | Bank(s) Active | MRW | Not Allowed | Not Allowed | | | MRW (Reset) | Not Allowed | Not Allowed | - 1. At time Ty, the device is in the idle state. - 2. Only the NOP command is supported during tMRW. #### **MRW RESET Command** The MRW RESET command brings the device to the device auto initialization (resetting) state in the power-on initialization sequence (see RESET Command under Power-Up ). The MRW RESET command can be issued from the idle state. This command resets all mode registers to their default values. Only the NOP command is supported during tINIT4. After MRW RESET, boot timings must be observed until the device initialization sequence is complete and the device is in the idle state. Array data is undefined after the MRW RESET command has completed. For MRW RESET timing, see Figure of Voltage Ramp and Initialization Sequence. #### MRW ZQ Calibration Commands The MRW command is used to initiate a ZQ calibration command that calibrates output driver impedance across process, temperature, and voltage. LPDDR2-S4 devices support ZQ calibration. To achieve tighter tolerances, proper ZQ calibration must be performed. There are four ZQ calibration commands and related timings: tZQINIT, tZQRESET, tZQCL, and tZQCS. tZQINIT is used for initialization calibration; tZQRESET is used for resetting ZQ to the default output impedance; tZQCL is used for long calibration(s); and tZQCS is used for short calibration(s). See the MR10 Calibration (MA[7:0] = 0Ah) table for ZQ calibration command code definitions. ZQINIT must be performed for LPDDR2 devices. ZQINIT provides an output impedance accuracy of ±15%. After initialization, the ZQ calibration long (ZQCL) can be used to recalibrate the system to an output impedance accuracy of ±15%. A ZQ calibration short (ZQCS) can be used periodically to compensate for temperature and voltage drift in the system. ZQRESET resets the output impedance calibration to a default accuracy of ±30% across process, voltage, and temperature. This command is used to ensure output impedance accuracy to ±30% when ZQCS and ZQCL commands are not used. One ZQCS command can effectively correct at least 1.5% (ZQ correction) of output impedance errors within tZQCS for all speed bins, assuming the maximum sensitivities specified in the tables "output Driver Sensitivity Definition" and "Output Driver Temperature and Voltage Sensitivity" (page 133) are met. The appropriate interval between ZQCS commands can be determined using these tables and system-specific parameters. LPDDR2 devices are subject to temperature drift rate (Tdriftrate) and voltage drift rate (Vdriftrate) in various applications. To accommodate drift rates and calculate the necessary interval between ZQCS commands, apply the following formula. ZQcorrection / (Tsens × Tdriftrate) + (Vsens × Vdriftrate) Where Tsens = MAX (dRONdT) and Vsens = MAX (dRONdV) define temperature and voltage sensitivities. For example, if Tsens = 0.75%/°C, Vsens = 0.20%/mV, Tdriftrate = 1°C/sec, and Vdriftrate = 15 mV/sec, then the interval between ZQCS commands is calculated as: $$1.5 / (0.75 \times 1) + (0.20 \times 15) = 0.4s$$ A ZQ calibration command can only be issued when the device is in the idle state with all banks precharged. No other activities can be performed on the data bus during calibration periods (tZQINIT, tZQCL, or tZQCS). The quiet time on the data bus helps to accurately calibrate output impedance. There is no required quiet time after the ZQRESET command. If multiple devices share a single ZQ resistor, only one device can be calibrating at any given time. After calibration is complete, the ZQ ball circuitry is disabled to reduce power consumption. In systems sharing a ZQ resistor between devices, the controller must prevent tZQINIT, tZQCS, and tZQCL overlap between the devices. ZQRESET overlap is acceptable. If the ZQ resistor is absent from the system, ZQ must be connected to VDDCA. In this situation, the device must ignore ZQ calibration commands and the device will use the default calibration settings. - 1. Only the NOP command is supported during ZQ calibrations. - 2. CKE must be registered HIGH continuously during the calibration period. - 3. All devices connected to the DQ bus should be High-Z during the calibration process. # **ZQ External Resistor Value, Tolerance, and Capacitive Loading** To use the ZQ calibration function, a 240 ohm (±1% tolerance) external resistor must be connected between the ZQ pin and ground. A single resistor can be used for each device or one resistor can be shared between multiple devices if the ZQ calibration timings for each device do not overlap. The total capacitive loading on the ZQ pin must be limited. #### Power-Down Power-down is entered synchronously when CKE is registered LOW and CS# is HIGH at the rising edge of clock. A NOP command must be driven in the clock cycle following power-down entry. CKE must not go LOW while MRR, MRW, READ, or WRITE operations are in progress. CKE can go LOW while any other operations such as ACTIVATE, PRECHARGE, auto precharge, or REFRESH are in progress, but the power-down IDD specification will not be applied until such operations are complete. If power-down occurs when all banks are idle, this mode is referred to as idle power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CK, CK#, and CKE. In power-down mode, CKE must be held LOW; all other input signals are "Don't Care." CKE LOW must be maintained until tCKE is satisfied. VREFCA must be maintained at a valid level during power-down. VDDQ can be turned off during power-down. If VDDQ is turned off, VREFDQ must also be turned off. Prior to exiting power-down, both VDDQ and VREFDQ must be within their respective minimum/maximum operating ranges (see AC and DC Operating Conditions). No refresh operations are performed in power-down mode. The maximum duration in power-down mode is only limited by the refresh requirements outlined in REFRESH Command. The power-down state is exited when CKE is registered HIGH. The controller must drive CS# HIGH in conjunction with CKE HIGH when exiting the power-down state. CKE HIGH must be maintained until tCKE is satisfied. A valid, executable command can be applied with power-down exit latency tXP after CKE goes HIGH. Power-down exit latency is defined in the AC Timing section. # Power-Down Entry and Exit Timing **Note**: Input clock frequency can be changed or the input clock stopped during power-down, provided that the clock frequency is between the minimum and maximum specified frequencies for the speed grade in use, and that prior to power-down exit, a minimum of two stable clocks complete. # **CKE Intensive Environment** # REFRESH-to-REFRESH Timing in CKE Intensive Environments **Note**: The pattern shown can repeat over an extended period of time. With this pattern, all AC and DC timing and voltage specifications with temperature and voltage drift are ensured. # **READ to Power-Down Entry** Read to Power-Down entry - 1. CKE must be held HIGH until the end of the burst operation. - 2. CKE can be registered LOW at (RL + RU(tDQSCK(MAX)/tCK) + BL/2 + 1) clock cycles after the clock on which the READ command is registered # READ with Auto Precharge to Power-Down Entry - 1. CKE must be held HIGH until the end of the burst operation. - 2. CKE can be registered LOW at (RL + RU(tDQSCK/tCK)+ BL/2 + 1) clock cycles after the clock on which the READ command is registered. - 3. BL/2 with tRTP = 7.5ns and tRAS (MIN) is satisfied. - 4. Start internal PRECHARGE # WRITE to Power-Down Entry #### BL = 8 **Note**: CKE can be registered LOW at (WL + 1 + BL/2 + RU(tWR/tCK)) clock cycles after the clock on which the WRITE command is registered. # WRITE with Auto Precharge to Power-Down Entry - 1. CKE can be registered LOW at (WL + 1 + BL/2 + RU(tWR/tCK + 1) clock cycles after the WRITE command is registered. - 2. Start internal PRECHARGE # REFRESH Command to Power-Down Entry Note: CKE can go LOW tIHCKE after the clock on which the REFRESH command is registered. # **ACTIVATE Command to Power-Down Entry** Note: CKE can go LOW at tIHCKE after the clock on which the ACTIVATE command is registered # PRECHARGE Command to Power-Down Entry Note: CKE can go LOW tIHCKE after the clock on which the PRECHARGE command is registered. # MRR Command to Power-Down Entry **Note**: CKE can be registered LOW at (RL + RU(tDQSCK/tCK)+ BL/2 + 1) clock cycles after the clock on which the MRR command is registered. # MRW Command to Power-Down Entry Note: CKE can be registered LOW tMRW after the clock on which the MRW command is registered # **Deep Power-Down** Deep power-down (DPD) is entered when CKE is registered LOW with CS# LOW, CA0 HIGH, CA1 HIGH, and CA2 LOW at the rising edge of the clock. The NOP command must be driven in the clock cycle following power-down entry. CKE must not go LOW while MRR or MRW operations are in progress. CKE can go LOW while other operations such as ACTIVATE, auto precharge, PRE-CHARGE, or REFRESH are in progress, however, deep power-down IDD specifications will not be applied until those operations complete. The contents of the array will be lost upon entering DPD mode. In DPD mode, all input buffers except CKE, all output buffers, and the power supply to internal circuitry are disabled within the device. VREFDQ can be at any level between 0 and VDDQ, and VREFCA can be at any level between 0 and VDDCA during DPD. All power supplies (including VREF) must be within the specified limits prior to exiting DPD (see AC and DC Operating Conditions). To exit DPD, CKE must be HIGH, tISCKE must be complete, and the clock must be stable. To resume operation, the device must be fully reinitialized using the power-up initialization sequence. # Deep Power-Down Entry and Exit Timing - 1. The initialization sequence can start at any time after Tx + 1. - 2. tlNIT3 and Tx + 1 refer to timings in the initialization sequence. For details, see Mode Register Definition # **Input Clock Frequency Changes and Stop Events** LPDDR2 support Clock frequency changes and clock stop under the conditions detailed in this section Input Clock Frequency Changes and Clock Stop with CKE LOW During CKE LOW, Mobile LPDDR2 devices support input clock frequency changes and clock stop under the following conditions: - Refresh requirements are met - Only REFab or REFpb commands can be in process - Any ACTIVATE or PRECHARGE commands have completed prior to changing the frequency - Related timing conditions,tRCD and tRP, have been met prior to changing the frequency - The initial clock frequency must be maintained for a minimum of two clock cycles after CKE goes LOW - The clock satisfies tCH(abs) and tCL(abs) for a minimum of two clock cycles prior to CKE going HIGH For input clock frequency changes, tCK(MIN) and tCK(MAX) must be met for each clock cycle. After the input clock frequency is changed and CKE is held HIGH, additional MRW commands may be required to set the WR, RL, etc. These settings may require adjustment to meet minimum timing requirements at the target clock frequency. For clock stop, CK is held LOW and CK# is held HIGH. #### **NO OPERATION Command** The NO OPERATION (NOP) command prevents the device from registering any unwanted commands issued between operations. A NOP command can only be issued at clock cycle N when the CKE level is constant for clock cycle N-1 and clock cycle N. The NOP command has two possible encodings: CS# HIGH at the clock rising edge N; and CS# LOW with CA0, CA1, CA2 HIGH at the clock rising edge N. The NOP command will not terminate a previous operation that is still in process, such as a READ burst or WRITE burst cycle # **Electrical Specifications** # **Absolute Maximum DC Ratings** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. | Parameter | Symbol | Min | Max | Units | Notes | |----------------------------------------|------------------|------|-----|-------|-------| | VDD1 supply voltage relative to VSS | VDD1 | -0.4 | 2.3 | V | 2 | | VDD2 supply voltage relative to VSS | VDD2 | -0.4 | 1.6 | V | 2 | | VDDCA supply voltage relative to VSSCA | VDDCA | -0.4 | 1.6 | V | 2,4 | | VDDQ supply voltage relative to VSSQ | VDDQ | -0.4 | 1.6 | V | 2,3 | | Voltage on any ball relative to VSS | VIN, VOUT | -0.4 | 1.6 | V | | | Storage Temperature | T <sub>STG</sub> | -55 | 125 | °C | 5 | #### Notes - 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability - 2. See "Power-Ramp" section in "Power-up, Initialization, and Power-Off" for relationships between power supplies. - 3. VREFDQ 0.6 x VDDQ; however, VREFDQ may be VDDQ provided that VREFDQ 300mV. - 4. VREFCA 0.6 x VDDCA; however, VREFCA may be VDDCA provided that VREFCA 300mV. - 5. Storage Temperature is the case surface temperature on the center/top side of the LPDDR2 device. For the measurement conditions, please refer to JESD51-2 standard. #### **Thermal Resistance** | Package | Theta-ja<br>(Airflow = 0m/s) | Theta-ja<br>(Airflow = 0m/s) | Theta-ja<br>(Airflow = 0m/s) | Theta-jb | Theta-jc | Units | |--------------|------------------------------|------------------------------|------------------------------|----------|----------|-------| | 134-ball BGA | 39.3 | 30.3 | 28.1 | 21.2 | 10.3 | °C/W | | 168-ball BGA | 45.6 | 31.6 | 29.8 | 17.4 | 5.5 | C/VV | #### Note: Follows method defined by JESD51, with 4-layer substrate. # Input/Output Capacitance | | | LPDDR2 | 1066-466 | LPDDR2 | 400-200 | | | |--------------------------------------------------------|-------------------|--------|----------|--------|---------|------|-------------| | Parameter | Symbol | MIN | MAX | MIN | MAX | Unit | Notes | | Input capacitance, CK and CK# | C <sub>CK</sub> | 2.0 | 4.0 | 2.0 | 4.0 | pF | 2, 3 | | Input capacitance delta, CK and CK# | C <sub>DCK</sub> | 0 | 0.40 | 0 | 0.5 | pF | 2, 3, 4 | | Input capacitance, all other input-<br>only pins | G | 2.0 | 4.0 | 2.0 | 4.0 | pF | 2, 3, 5 | | Input capacitance delta, all other input-<br>only pins | C <sub>DI</sub> | -0.80 | +0.80 | -1.0 | +1.0 | pF | 2, 3, 6 | | Input/output capacitance, DQ, DM, DQS, DQS# | C <sub>IO</sub> | 1.25 | 2.5 | 1.25 | 2.5 | pF | 2, 3, 7, 8 | | Input/output capacitance delta, DQS, DQS# | C <sub>DDQS</sub> | 0 | 0.25 | 0 | 0.30 | pF | 2, 3, 8, 9 | | Input/output capacitance delta, DQ, DM | C <sub>DIO</sub> | -0.5 | +0.5 | -0.6 | +0.6 | pF | 2, 3, 8, 10 | #### Notes: - 1. TC -25°C to +105°C; VDDQ = 1.14-1.3V; VDDCA = 1.14-1.3V; VDD1 = 1.7-1.95V; VDD2 = 1.14-1.3V). - 2. This parameter applies to die devices only (does not include package capacitance). - 3. This parameter is not subject to production testing. It is verified by design and characterization. The capacitance is measured according to JEP147 (procedure for measuring input capacitance using a vector network analyzer), with VDD1, VDD2, VDDQ, VSS, VSSCA, and VSSQ applied; all other pins are left floating. - 4. Absolute value of CCK CCK#. - 5. CI applies to CS#, CKE, and CA[9:0]. - 6. CDI = CI $0.5 \times (CCK + CCK#)$ . - 7. DM loading matches DQ and DQS. - 8. MR3 I/O configuration drive strength OP[3:0] = 0001b (34.3 ohm typical). - 9. Absolute value of CDQS and CDQS#. - 10. CDIO = CIO 0.5 × (CDQS + CDQS#) in byte-lane. - 11. Maximum external load capacitance on ZQ pin: 5pF. Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the LPDDR2 Device must be powered down and then restarted through the specialized initialization sequence before normal operation can continue. # **Recommended DC Operating Conditions** | | | | - | - | | |--------|------|------------|------|--------------------|------| | Symbol | | LPDDR2-S4B | | DRAM | Unit | | Cymbol | Min | Тур | Max | DIV IIV | Onne | | VDD1 | 1.70 | 1.80 | 1.95 | Core Power1 | V | | VDD2 | 1.14 | 1.20 | 1.3 | Core Power2 | V | | VDDCA | 1.14 | 1.20 | 1.3 | Input Buffer Power | V | | VDDQ | 1.14 | 1.20 | 1.3 | I/O Buffer Power | V | NOTE 1 VDD1 uses significantly less power than VDD2 #### Input Leakage Current | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|-----|------|-------| | Input Leakage current | | | | | | | For CA, CKE, CS_n, CK_t, CK_c Any input 0V ≤ VIN ≤ VDDCA | ΙL | -4 | 4 | uA | 2 | | (All other pins not under test = 0V) | | | | | | | V <sub>REF</sub> supply leakage current V <sub>REFDQ</sub> = VDDQ/2 or V <sub>REFCA</sub> = VDDCA/2 (All other pins not under test = 0V) | I <sub>VREF</sub> | -2 | 2 | uA | 1 | #### Notes: - 1. The minimum limit requirement is for testing purposes. The leakage current on VREFCA and VREFDQ pins should be minimal. - 2. Although DM is for input only, the DM leakage shall match the DQ and DQS t/DQS c output leakage specification. # **Operating Temperature Range** | Parameter/Condition | Symbol | Min | Max | Unit | |---------------------|--------|-----|-----|------| | Commercial | | 0 | 85 | °C | | Industrial | | -40 | 85 | | | Automotive, A1 | Toper | -40 | 85 | | | Automotive, A2 | | -40 | 105 | | | Automotive, A25 | | -40 | 115 | | - 1. Operating Temperature is the case surface temperature on the center/top side of the LPDDR2 device. For the measurement conditions, please refer to JESD51-2 standard. Operation outside the range is not permitted. - 2. Some applications require operation of LPDDR2 in the maximum temperature conditions in the Extended Temperature Range between 85°C and 105°C case temperature. For LPDDR2 devices, some derating is necessary to operate in this range. See MR4 and section on Temperature Sensor. - 3. Either the device case temperature rating or the temperature sensor (See "Temperature Sensor") may be used to set an appropriate refresh rate, determine the need for AC timing de-rating and/or monitor the operating temperature. - 4. Operation below 85°C is in the Standard Temperature Range. # AC and DC Input Levels for Single-Ended CA and CS\_n Signals #### Single-Ended AC and DC Input Levels for CA and CS n Inputs | Symbol | Parameter | LPDDR2-800 to | LPDDR2-466 | LPDDR2-400 to LPDDR2-200 | | | Notes | |-------------------------|------------------------------------------|---------------|--------------|--------------------------|--------------|-------|-------| | Symbol | Farameter | Min | Max | Min | Max | Offic | Notes | | V <sub>IHCA</sub> (AC) | AC input logic high | Vref + 0.220 | Note 2 | Vref + 0.300 | Note 2 | V | 1, 2 | | V <sub>ILCA</sub> (AC) | AC input logic low | Note 2 | Vref - 0.220 | Note 2 | Vref - 0.300 | V | 1, 2 | | V <sub>IHCA</sub> (DC) | DC input logic high | Vref + 0.130 | VDDCA | Vref + 0.200 | VDDCA | V | 1 | | V <sub>ILCA</sub> (DC) | DC input logic low | VSSCA | Vref - 0.130 | VSSCA | Vref - 0.200 | V | 1 | | V <sub>RefCA</sub> (DC) | Reference Voltage for CA and CS_n inputs | 0.49 * VDDCA | 0.51 * VDDCA | 0.49 * VDDCA | 0.51 * VDDCA | V | 3, 4 | #### Notes: - 1. For CA and CS\_n input only pins. Vref = VrefCA(DC). - 2. See "Overshoot and Undershoot Specifications" - 3. The ac peak noise on VRefCA may not allow VRefCA to deviate from VRefCA(DC) by more than +/-1% VDDCA (for reference: approx. +/- 12 mV). - 4. For reference: approx. VDDCA/2 +/- 12 mV. #### AC and DC Input Levels for CKE # Single-Ended AC and DC Input Levels for CKE | Symbol | Parameter | Min | Max | Unit | Notes | |--------------------|----------------------|-------------|-------------|------|-------| | V <sub>IHCKE</sub> | CKE Input High Level | 0.8 * VDDCA | Note 1 | V | 1 | | V <sub>ILCKE</sub> | CKE Input Low Level | Note 1 | 0.2 * VDDCA | V | 1 | #### Note: 1. See "Overshoot and Undershoot Specifications" #### AC and DC Input Levels for Single-Ended Data Signals # Single-Ended AC and DC Input Levels for DQ and DM | Cumbal | Doromotor | LPDDR2-800 to | LPDDR2-466 | LPDDR2-400 to | Unit | Notes | | |------------------------|-------------------------------------|---------------|--------------|---------------|--------------|-------|---------| | Symbol | Parameter | Min | Max | Min | Max | Offic | Notes | | V <sub>IHDQ</sub> (AC) | AC input logic high | Vref + 0.220 | Note 2 | Vref + 0.300 | Note 2 | V | 1, 2, 5 | | V <sub>ILDQ</sub> (AC) | AC input logic low | Note 2 | Vref - 0.220 | Note 2 | Vref - 0.300 | V | 1, 2, 5 | | V <sub>IHDQ</sub> (DC) | DC input logic high | Vref + 0.130 | VDDQ | Vref + 0.200 | VDDQ | V | 1 | | V <sub>ILDQ</sub> (DC) | DC input logic low | VSSQ | Vref - 0.130 | VSSQ | Vref - 0.200 | V | 1 | | V <sub>RefDQ(DC)</sub> | Reference Voltage for DQ, DM inputs | 0.49 * VDDQ | 0.51 * VDDQ | 0.49 * VDDQ | 0.51 * VDDQ | V | 3, 4 | - 1. For DQ input only pins. Vref = VrefDQ(DC). - 2. See "Overshoot and Undershoot Specifications" - The ac peak noise on VRefDQ may not allow VRefDQ to deviate from VRefDQ(DC) by more than +/-1% VDDQ (for reference: approx. +/- 12 mV). - 4. For reference: approx. VDDQ/2 +/- 12 mV. # LPDDR2-S4 Refresh Requirement Parameters | Parameter | | Symbol | 4Gb | Unit | |-------------------------------------------------------------------|--------|---------|--------|------| | Number of Banks | | 8 | | | | Refresh Window Tcase | ≤ 85°C | tREFW | 32 | ms | | Refresh Window<br>85°C < Tcase ≤ 115°C | | tREFW | 8 | ms | | Required number of RE commands (min) | FRESH | R | 8192 | | | Average time between | REFab | tREFI | 3.9 | | | REFRESH commands<br>(for reference only)<br>Tcase ≤ 85°C" | REFpb | tREFIpb | 0.4875 | us | | Average time between | REFab | tREFI | 0.977 | | | REFRESH commands<br>(for reference only)<br>85°C < Tcase ≤ 115°C" | REFpb | tREFIpb | 0.122 | us | | Refresh Cycle time | | tRFCab | 130 | ns | | Per Bank Refresh Cycle time | | tRFCpb | 60 | ns | | Burst Refresh Window = (4 x 8 x tRFCab) | | tREFBW | 4.16 | us | # LPDDR2 AC Timing Table? | | | | | | | | | | LPDDR2 | DR2 | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------|---------------------|--------------|------|------------------|-------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|----------------------------------|-------|-----------------------| | Parameter | Symbol | min max | min t <sub>CK</sub> | 1066 | 933 | 800 | 299 | 533 | 466 | 400 | 333 | 266 | 200 | Unit | | Max. Frequency | | ı | | 533 | 466 | 400 | 333 | 266 | 233 | 200 | 166 | 133 | 100 | MHz | | | | | ÖÖ | Clock Timing | _ | | | | | | | | | | | Acino Control Acino | (5/10) | min | | 1.875 | 2.15 | 2.5 | 3 | 3.75 | 4.3 | 2 | 9 | 7.5 | 10 | ú | | Average Clock Period | (CK(avg) | max | | | | | | | 100 | 00 | | | | <u></u> | | 1 to | (5,0) | min | | | | | | | 0.45 | 15 | | | | (5/10) | | Average nign pulse width | (CH(avg) | max | | | | | | | 0.55 | 35 | | | | (CK(avg) | | A 144 C C C C C C C C C C C C C C C C C C | (5,0) | min | | | | | | | 0.45 | 15 | | | | (5/2) | | Average low pulse width | <b>(</b> C∟(avg) | max | | | | | | | 0.55 | 35 | | | | (CK(avg) | | Absolute Clock Period | t <sub>CK</sub> (abs) | min | | | | | | <b>t</b> o | t <sub>CK</sub> (avg)min + t <sub>JlT</sub> (per),min | t <sub>JIT</sub> (per),π | ij | | | sd | | Absolute clock HIGH pulse width | t <sub>CH</sub> (abs), | min | | | | | | | 0.43 | 13 | | | | t <sub>CK</sub> (avg) | | (with allowed jitter) | allowed | max | | | | | | | 0.57 | 57 | | | | t <sub>CK</sub> (avg) | | Absolute clock LOW pulse width | <b>t</b> <sub>Cl</sub> (abs), | min | | | | | | | 0.43 | 13 | | | | t <sub>CK</sub> (avg) | | (with allowed jitter) | allowed | max | | | | | | | 0.57 | 25 | | | | t <sub>CK</sub> (avg) | | Clock Dariot litter (with allowed iiter) | <b>t</b> <sub>JIT</sub> (per), | min | | 06- | -95 | -100 | -110 | -120 | -130 | -140 | -150 | -180 | -250 | ú | | CIOCA I GIOG SIREI (Wiri anowed Jue) | allowed | max | | 90 | 92 | 100 | 110 | 120 | 130 | 140 | 150 | 180 | 250 | S | | Maximum Clock Jitter between two consecutive clock cycles (with allowed jitter) | $\mathbf{t}_{JIT}(cc),$ allowed | max | | 180 | 190 | 200 | 220 | 240 | 260 | 280 | 300 | 360 | 200 | sd | | Control of the American Character Control of the Co | <b>t</b> <sub>JI⊤</sub> (duty), | min | | | | min(() | t <sub>CH</sub> (abs),m | in - <b>t</b> <sub>CH</sub> (a∿ | $min((t_{CH}(abs),min - t_{CH}(avg),min), (t_{CL}(abs),min - t_{CL}(avg),min)) * t_{CK}(avg)$ | L(abs),min | - t <sub>CL</sub> (avg),r | nin)) * <b>t</b> <sub>CK</sub> ( | avg) | sd | | Daty cycle stret (with allowed jitter) | allowed | max | | | | max(( <b>t</b> ( | <sub>SH</sub> (abs),ma | ах - <b>t</b> <sub>CH</sub> (av | $\text{max}((t_{CH}(\text{abs}),\text{max} - t_{CH}(\text{avg}),\text{max}), (t_{CL}(\text{abs}),\text{max} - t_{CL}(\text{avg}),\text{max})) * t_{CK}(\text{avg})$ | <sub>:L</sub> (abs),max | - t <sub>CL</sub> (avg) | ,max)) * <b>t</b> <sub>CF</sub> | (avg) | sd | | Colorio Constanti anti inclinati | t <sub>ERR</sub> (2per), | min | | -132 | -140 | -147 | -162 | -177 | -191 | -206 | -221 | -265 | -368 | Ç | | Culturative ettol actoss a cycles | allowed | max | | 132 | 140 | 147 | 162 | 177 | 191 | 206 | 221 | 265 | 368 | <u>s</u> | | Cimilativa array across 3 avolas | <b>t</b> ERR(3per), | min | | -157 | -166 | -175 | -192 | -210 | -227 | -245 | -262 | -314 | -437 | ğ | | Culturative ettor actoss o cycles | allowed | max | | 157 | 166 | 175 | 192 | 210 | 227 | 245 | 262 | 314 | 437 | S | | Soloto L socret sorre to the little in the | t <sub>ERR</sub> (4per), | min | | -175 | -185 | -194 | -214 | -233 | -253 | -272 | -291 | -350 | -486 | ú | | Cullidative ellot actoss + cycles | allowed | max | | 175 | 185 | 194 | 214 | 233 | 253 | 272 | 291 | 350 | 486 | ရ | | Cumulativa arrar acrass 5 ovoles | t <sub>ERR</sub> (5per), | min | | -188 | -199 | -209 | -230 | -251 | -272 | -293 | -314 | -377 | -524 | ğ | | | allowed | max | | 188 | 199 | 209 | 230 | 251 | 272 | 293 | 314 | 377 | 524 | 2 | | Cumulativa arrar across 8 ovelas | t <sub>ERR</sub> (6per), | min | | -200 | -211 | -222 | -244 | -266 | -288 | -311 | -333 | -399 | -555 | y. | | | allowed | max | | 200 | 211 | 222 | 244 | 266 | 288 | 311 | 333 | 399 | 555 | 2 | | Cumulativa arras acrass 7 avolas | t <sub>ERR</sub> (7per), | min | | -209 | -221 | -232 | -256 | -279 | -302 | -325 | -348 | -418 | -581 | ğ | | Culturative effor actions 7 cycles | allowed | max | | 209 | 221 | 232 | 256 | 279 | 302 | 325 | 348 | 418 | 581 | ရ | LPDDR2 AC Timing Table (1,2) | | 1 | | ÷ | | | | ٠ | | LPDDR2 | )R2 | | | | 111 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|----|------|------|------|-------------------------|-------------|--------------|-------------|----------------------------------------------------------------------------------|-----------|------|-----| | rarameter | юдшке | шших | Ď. | 1066 | 933 | 800 | 299 | 533 | 466 | 400 | 333 | 597 | 200 | | | Close of action of the control th | t <sub>ERR</sub> (8per), | min | | -217 | -229 | -214 | -266 | -290 | -314 | -338 | -362 | -435 | -604 | Ġ | | ונומנועם פוןטן מכוסטט ט כעכופט | allowed | max | | 217 | 229 | 214 | 566 | 290 | 314 | 338 | 362 | 435 | 604 | S. | | | t <sub>ERR</sub> (9per), | min | | -224 | -237 | -249 | -274 | -299 | -324 | -349 | -374 | -449 | -624 | ŝ | | Cumulative effor across 9 cycles | allowed | max | | 224 | 237 | 249 | 274 | 299 | 324 | 349 | 374 | 449 | 624 | S. | | | t <sub>ERR</sub> (10per), | min | | -231 | -244 | -257 | -282 | -308 | -334 | -359 | -385 | -462 | -641 | Ġ | | Culturative effor across 10 cycles | allowed | max | | 231 | 244 | 257 | 282 | 308 | 334 | 359 | 385 | 462 | 641 | S. | | 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | t <sub>ERR</sub> (11per), | min | | -237 | -250 | -263 | -289 | -316 | -342 | -368 | -395 | -474 | -658 | ç | | Culturative effor across 11 cycles | allowed | max | | 237 | 250 | 263 | 289 | 316 | 342 | 368 | 395 | 474 | 658 | S. | | C C COCCO COCCO COCCO | t <sub>ERR</sub> (12per), | min | | -242 | -256 | -269 | -296 | -323 | -350 | -377 | -403 | -484 | -672 | Ġ | | Culturative effor across 12 cycles | allowed | max | | 242 | 256 | 569 | 296 | 323 | 350 | 377 | 403 | 484 | 672 | S. | | Cumulative error across n = 13, 14 | t <sub>ERB</sub> (nper), | min | | | | | t <sub>ERR</sub> (nper) | ),allowed,m | in = (1 + 0 | .68ln(n)) * | $t_{ERR}(nper)$ , allowed, min = (1 + 0.68ln(n)) * $t_{JIT}(per)$ , allowed, min | lowed,min | | | | 49, 50 cydes | allowed | max | | | | | t <sub>ERR</sub> (nper) | ,allowed,m | ax = (1 + 0) | .68ln(n)) * | $t_{ERR}(nper)$ ,allowed,max = (1 + 0.68ln(n)) * $t_{JIT}(per)$ ,allowed,max | owed,max | | S | LPDDR2 AC Timing Table (1,2) | | 2 | Unit | | sn | su | su | su | | Š | sd | sd | sd | sd | sd | sd | t <sub>CK</sub> (avg) | t <sub>CK</sub> (avg) | t <sub>CK</sub> (avg) | sd | t <sub>CK</sub> (avg) | t <sub>CK</sub> (avg) | bs | sd | sd | sd | |------------------------------|--------|-----------|---------------------------|---------------------------------|-----------------------|------------------------|------------------------|---------------------|-----------------------------|--------|----------------------------------|-----------------------------------|---------------------------------|---------------|-----------------------|------------------------------|------------------------------|-----------------------|------------------------------------|------------------------------|-------------------------------|-------------------------------------|---------------------------------------------------|--------------------------------------|-------------------------------------| | | | 200 | | | | | | | | | 1800 | 2100 | - | 200 | 1000 | | | | | | | | | | | | | | 266 | | | | | | | | | 1350 | 2000 | - | 009 | 750 | | | | | | | | | | | | | | 333 | | | | | | | | | 1080 | 1900 | - | 200 | 009 | | | | | | | | (\x | | AX) | | | 2 | 400 | | | | | | | | | 006 | 1800 | 2400 | 400 | 480 | - 0.05 | . 0.05 | tasl) | SHS | | . 0.05 | 1) - 300 | · * tahs(MA) | <sub>ζ)</sub> - 100 | * tpasa(M. | | | LPDDR2 | 466 | | 1 | 360 | 06 | 20 | | 2500 | 2200 | 770 | 1550 | 2100 | 370 | 450 | t <sub>CH</sub> (abs) - 0.05 | t <sub>CL</sub> (abs) - 0.05 | min(tasH, tasL) | tанр - taнs | 0.9 | t <sub>CL</sub> (abs) - 0.05 | tpasck(MIN) - 300 | $^{t_{DQSCK(MIN)}}$ - $^{(1.4~^{*}t_{QHS(MAX)})}$ | tpasck(мах) - 100 | tpasck(MAX) + (1.4 * tpasa(MAX)) | | | | 533 | | | | | | | | | 029 | 1350 | 1800 | 340 | 400 | | | | | | | | toasc | | tpasck | | | | 299 | | | | | | | | | 540 | 1050 | 1400 | 280 | 340 | | | | | | | | | | | | | | 800 | | | | | | | | | 450 | 006 | 1200 | 240 | 280 | | | | | | | | | | | | liming la | | 933 | meters | | | | | rs (3) | | | 380 | 780 | 1050 | 220 | 260 | | | | | | | | | | | | LPUDK2 AC Timing Table (***) | | 1066 | ition Para | | | | | Read Parameters (3) | | | 330 | 089 | 920 | 200 | 230 | | | | | | | | | | | | LPI | | MID t CK | ZQ Calibration Parameters | | 9 | 9 | е | Read | | | | | | | | | | | | | | | | | | | | | mın max | | min | min | min | min | | min | max | max | max | max | max | max | min max | max | | | - | symbol | | tzginiT | tzacı | tzacs | tzareser | | + | DOSCK | togsckbs | фозском | togsckdl | tDQSQ | tons | tasн | tasL | taнр | tон | tRPRE | tRPST | t <sub>LZ(DQS)</sub> | t <sub>LZ(DQ)</sub> | t <sub>HZ(DQS)</sub> | tнZ(DQ) | | | | Parameter | | Initialization Calibration Time | Long Calibration Time | Short Calibration Time | Calibration Reset Time | | DQS output access time from | CK/CK# | DQSCK Delta Short <sup>(4)</sup> | DQSCK Delta Medium <sup>(5)</sup> | DQSCK Delta Long <sup>(6)</sup> | DQS - DQ skew | Data hold skew factor | DQS Output High Pulse Width | DQS Output Low Pulse Width | Data Half Period | DQ / DQS output hold time from DQS | Read preamble <sup>(8)</sup> | Read postamble <sup>(9)</sup> | DQS low-Z from clock <sup>(7)</sup> | DQ low-Z from clock <sup>(7)</sup> | DQS high-Z from clock <sup>(7)</sup> | DQ high-Z from clock <sup>(7)</sup> | LPDDR2 AC Timing Table (1,2) | C | - Codesii C | | + | | | | | | LPDDR2 | OR2 | | | | . <del>.</del> | |-----------------------------------------|-------------|-----|----------------|----------------------|--------|-----|-----|-----|--------------|------|-----|-----|-------|-----------------------| | Paramete | ioamys | | max IIIII L CK | 1066 | 933 | 800 | 299 | 533 | 466 | 400 | 333 | 597 | 200*5 | | | | | | Write Pa | Write Parameters (3) | ·s (3) | | | | | | | | | | | DQ and DM input hold time (Vref based) | ф | min | | 210 | 235 | 270 | 350 | 430 | 450 | 480 | 009 | 750 | 1000 | sd | | DQ and DM input setup time (Vref based) | tos | min | | 210 | 235 | 270 | 350 | 430 | 450 | 480 | 009 | 750 | 1000 | sd | | DQ and DM input pulse width | toIPW | min | | | | | | | 0. | 0.35 | | | | t <sub>CK</sub> (avg) | | Write command to 1st DQS | + | min | | | | | | | 0. | 0.75 | | | | (5/(5)/(-)+ | | latching transition | Dass | max | | | | | | | <del>-</del> | 1.25 | | | | CK(avg) | | DQS input high-level width | tразн | min | | | | | | | 0 | 0.4 | | | | t <sub>CK</sub> (avg) | | DQS input low-level width | tpast | min | | | | | | | 0 | 0.4 | | | | t <sub>CK</sub> (avg) | | DQS falling edge to CK setup time | toss | min | | | | | | | 0 | 0.2 | | | | t <sub>CK</sub> (avg) | | DQS falling edge hold time from CK | tрзн | min | | | | | | | 0 | 0.2 | | | | t <sub>CK</sub> (avg) | | Write postamble | twpst | min | | | | | | | 0 | 0.4 | | | | t <sub>CK</sub> (avg) | | Write preamble | twpre | min | | | | | | | 0. | 0.35 | | | | t <sub>CK</sub> (avg) | LPDDR2 AC Timing Table <sup>(1,2)</sup> | | .d<br>-1 | TIUD<br>O | | t <sub>CK</sub> (avg) | t <sub>CK</sub> (avg) | t <sub>CK</sub> (avg) | | sd | sd | t <sub>CK</sub> (avg) | | C C | 2 | SU | SU | sd | sd | 1 | S | SU | SU | | t <sub>CK</sub> (avg) | t <sub>CK</sub> (avg) | |----------------------------|----------|-----------|----------------------|-------------------------------------------------|-------------------------|-------------------------|--------------------------------------|---------------------------------------------------|--------------------------------------------------|---------------------------------------|---------------------------------------------------------|---------------------|-------------|----------------------|---------------------|------------------------------------|-----------------------------------|-----------------------------|-------------|-----------------------------------------------------------------|-----------------------|--------------------------|------------------------------------|-----------------------------------| | | | 200 | | | | | | 1150 | 1150 | | | | | | | | | | | | | | | | | | | 792 | | | | | | 006 | 006 | | | | | | | | | | | | | | | | | | | 333 | | | | | | 740 | 740 | | | | | | | | | | | | | | | | | | R2 | 400 | | | 55 | 53 | | 009 | 009 | 0 | | 0 | | | 10 | 0 | 0 | | 0: | 0.1 | | | | | | | LPDDR2 | 466 | | 3 | 0.25 | 0.25 | | 520 | 520 | 0.40 | | 100 | 8 | 2.5 | 2.5 | 1150 | 1150 | 2.0 | 10.0 | 1.2 | 1.2 | | 2 | 2 | | | | 533 | | | | | | 460 | 460 | | | | | | | | | | | | | | | | | | | 299 | | | | | | 370 | 370 | | | | | | | | | | | | | | | | | IaDic | | 800 | | | | | ers (3) | 290 | 290 | | (13,14,15) | | | | | | | | | | | | | | | צוווווו | | 933 | eters | | | | aramete | 250 | 250 | | 5 MHz) | | | | | | | | | | | meters | | | | בו טטוזב אל וווווווש ומטופ | | 1066 | ıt Param | | | | lnput P | 220 | 220 | | ) MHz - 5 | | | | | | | | | | | ster Para | | | | ב | ÷ | ¥ 1 | CKE Input Parameters | 3 | | | Command Address Input Parameters (3) | | | | Boot Parameters (10 MHz - 55 MHz) <sup>(13,14,15)</sup> | | | | 1 | | 1 | | | ı | 1 | Mode Register Parameters | 5 | 2 | | | | min max | | min | min | min | Comma | min | min | min | Boot Par | max | min | min | min | min | min | min | max | max | max | | min | min | | | | loguiks | | toke | t <sub>ISCKE</sub> (10) | t <sub>IHCKE</sub> (11) | | t <sub>IS</sub> <sup>(12)</sup> | t <sub>IH</sub> <sup>(12)</sup> | tpw | | | Ö<br>Q<br>Q | tISCKED | фІНСКЕР | tISb | tIHb | + | LDQSCKb | toasab | физь | | tmrw | tmrR | | | | Parameter | | CKE min. pulse width (high and low pulse width) | CKE input setup time | CKE input hold time | | Address and control input setup time (Vref based) | Address and control input hold time (Vref based) | Address and control input pulse width | | Com T. closed Jacob | | CKE Input Setup Time | CKE Input Hold Time | Address & Control Input Setup Time | Address & Control Input Hold Time | DQS Output Data Access Time | from CK/CK# | Data Strobe Edge to<br>Ouput Data Edge t <sub>DQSQb</sub> - 1.2 | Data Hold Skew Factor | | MODE REGISTER Write command period | Mode Register Read command period | LPDDR2 AC Timing Table (1,2) | | | | | | , | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|----------------------------------------------|-----------|---------|------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------|-----------|-----|-----|-----------------------| | S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C S + C | S C | 2 | i ci ca | | | | | LPDDR2 | DR2 | | | • | | : <u>:</u><br>- | | rarameter | oymbol | min max | IIIIII C CK | 1066 | 933 | 800 | 299 | 533 | 466 | 400 | 333 | 566 | 200 | Onit | | | | LPD[ | LPDDR2 SDRAM Core Parameters <sup>(16)</sup> | Core Para | ımeters | (16) | | | | | | | | | | Read Latency | RL | uim | 8 | 8 | 7 | 9 | 2 | 4 | | 3 | 3 | | | $t_{CK}(avg)$ | | Write Latency | ML | min | ~ | 4 | 4 | 3 | 2 | 2 | | - | ~ | | | t <sub>CK</sub> (avg) | | ACTIVE to ACTIVE command period(18) | tRC | uim | | | | | t <sub>RAS</sub><br>tRAS | t <sub>RAS</sub> + t <sub>RPab</sub> (with all-bank Precharge)<br>t <sub>RAS</sub> + t <sub>RPpb</sub> (with per-bank Precharge) | all-bank l<br>oer-bank | <sup>&gt;</sup> recharg<br>Precharg | e)<br>je) | | | Su | | CKE min. pulse width during Self-Refresh (low pulse width during Self-Refresh) | tckesr | min | 3 | | | | 15 | | | | 15 | | | SU | | Self refresh exit to next valid command delay | txsR | uim | 7 | | | | | tRFCa | t <sub>RFCab</sub> + 10 | | | | | SU | | Exit power down to next valid command delay | txp | min | 2 | | | | 7.5 | | | 7 | 7.5 | | | SU | | LPDDR2-S4 CAS to CAS delay | tccD | min | 2 | | | | 2 | | | | 2 | | | t <sub>CK</sub> (avg) | | Internal Read to Precharge command delay | t <sub>RTP</sub> | uim | 7 | | | | 7.5 | | | 7 | 7.5 | | | ns | | (61) ACIPO SV 2 04 SV a | | Fast | 8 | | | | 15 | | | | 15 | | | Su | | | , KCD | dŃ | 8 | | | | 18 | | | 1 | 18 | | | SU | | Row Precharge Time <sup>(19)</sup> | | Fast | 8 | | | | 15 | | | 1 | 15 | | | Su | | (single bank) | dg 1,X | dýT | 8 | | | | 18 | | | | 18 | | | SU | | Row Precharge Time <sup>(19)</sup> | tRPab | Fast | 8 | | | | 18 | | | 1 | 18 | | | SII | | (all banks) | 8-bank | dŃ | ε | | | | 21 | | | 2 | 21 | | | SU | | CwiT cvito V wod | † | min | 3 | | | | 42 | | | 4 | 42 | | | SU | | | TAS | max | - | | | | 70 | | | 2 | 70 | | | sn | | Write Recovery Time | twR | min | 3 | | | | 15 | | | 1 | 15 | | | su | | Internal Write to Read<br>Command Delay | twtr | min | 2 | | | | 7.5 | | | 7 | 10 | | | SU | | Active bank A to Active bank B | tRRD | uim | 2 | | | | 10 | | | 1 | 10 | | | SU | | Four Bank Activate Window | tFAW | min | 8 | | | | 20 | | | 20 | 09 | | | su | | Minimum Deep Power Down Time | фрр | min | | | | | 200 | | | 2( | 500 | | | Sn | | | | | | | | | | | | | | | | | Table 103 — LPDDR2 AC Timing Table | | 71 -1 | | | sd | ns | ns | Su | su | SU | |---|--------|------------|----------------------------------------------|----------------------------------------|---------------------------------|-------------------------------------|------------------------------------|-------------------------------------|--------------------------------------| | | | 200 | | | | | | | | | | | 592 | | | | | | | | | | | 333 | | | | | | | | | | | 400 | | | | | | | | | | LPDDR2 | 466 | | 0009 | <b>t</b> <sub>RCD</sub> + 1.875 | <b>t</b> <sub>RC</sub> + 1.875 | <b>t</b> <sub>RAS</sub> + 1.875 | <b>t</b> <sub>RP</sub> + 1.875 | <b>t</b> <sub>RRD</sub> + 1.875 | | | LPC | 533 | | | t <sub>RCD</sub> - | <b>t</b> RC + | tRAS ⁴ | <b>t</b> RP + | trrp - | | | | 299 | (2 | | | | | | | | • | | 800 | Rating <sup>(17</sup> | | | | | | | | | | 933 | ture De- | | | | | | | | | | 1066 | Tempera | 5620 | | | | | | | | min | <b>t</b> ç | LPDDR2 Temperature De-Rating <sup>(17)</sup> | | | | | | | | | uim | max | | max | min | min | uim | uim | min | | | 1-4 | одшае | | <b>t</b> <sub>DQSCK</sub><br>(Derated) | t <sub>RCD</sub><br>(Derated) | <b>t</b> <sub>RC</sub><br>(Derated) | t <sub>RAS</sub><br>(Derated) | <b>t</b> <sub>RP</sub><br>(Derated) | <b>t</b> <sub>RRD</sub><br>(Derated) | | | | Farameter | | t <sub>DQSCK</sub> De-Rating | | | Core Timings Temperature De-Rating | | | #### Notes: - 1. Frequency values are for reference only. Clock cycle time (tCK) is used to determine device capabilities. - 2. All AC timings assume an input slew rate of 1 V/ns. - 3. READ, WRITE, and input setup and hold values are referenced to VREF. - 4. tDQSCKDS is the absolute value of the difference between any two tDQSCK measurements (in a byte lane) within a contiguous sequence of bursts in a 160ns rolling window. tDQSCKDS is not tested and is guaranteed by design. Temperature drift in the system is < 10°C/s. Values do not include clock jitter. - 5. tDQSCKDM is the absolute value of the difference between any two tDQSCK measurements (in a byte lane) within a 1.6µs rolling window. tDQSCKDM is not tested and is guaranteed by design. Temperature drift in the system is < 10 °C/s. Values do not include clock litter. - 6. tDQSCKDL is the absolute value of the difference between any two tDQSCK measurements (in a byte lane) within a 32ms rolling window. tDQSCKDL is not tested and is guaranteed by design. Temperature drift in the system is < 10 °C/s. Values do not include clock jitter. - 7. For LOW-to-HIGH and HIGH-to-LOW transitions, the timing reference is at the point when the signal crosses the transition threshold (VTT). tHZ and tLZ transitions occur in the same access time (with respect to clock) as valid data transitions. These parameters are not referenced to a specific voltage level but to the time when the device output is no longer driving (for tRPST, tHZ(DQS) and tHZ(DQ)), or begins driving (for tRPRE, tLZ(DQS), tLZ(DQ)). Figure shows a method to calculate the point when device is no longer driving tHZ(DQS) and tHZ(DQ), or begins driving tLZ(DQS), tLZ(DQ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. The parameters tLZ(DQS), tLZ(DQ), tHZ(DQS), and tHZ(DQ) are defined as single-ended. The timing parameters tRPRE and tRPST are determined from the differential signal DQS, /DQS. # Output Transition Timing (Note #7) - 8. Measured from the point when DQS, DQS# begins driving the signal to the point when DQS, DQS# begins driving the first rising strobe edge. - 9. Measured from the last falling strobe edge of DQS, DQS# to the point when DQS, DQS# finishes driving the signal. - 10. CKE input setup time is measured from CKE reaching a HIGH/LOW voltage level to CK, CK# crossing. - 11. CKE input hold time is measured from CK, CK# crossing to CKE reaching a HIGH/LOW voltage level. - 12. Input set-up/hold time for signal (CA[9:0], CS#). - 13. To ensure device operation before the device is configured, a number of AC boot-timing parameters are defined in this table. Boot parameter symbols have the letter b appended (for example, tCK during boot is tCKb). - 14. The LPDDR device will set some mode register default values upon receiving a RESET (MRW) command as specified in Mode Register DefinitionII. - 15. The output skew parameters are measured with default output impedance settings using the reference load. - 16. The minimum tCK column applies only when tCK is greater than 6ns. - 17. Timing derating applies for operation at 85°C to 105°C when the requirement to derate is indicated by mode register 4 opcode. - 18. Use even addressing whenever possible to optimize for long-life. - 19. The parts support the parameter values corresponding to Typical. For parts that support Fast values, contact ISSI. # Command Input Setup and Hold Timing - 1. The setup and hold timing shown applies to all commands. - 2. Setup and hold conditions also apply to the CKE pin. For timing diagrams related to the CKE pin, see Power-Down . # CA and /CS Setup, Hold, and Derating The For all input signals (CA and /CS), the total required setup time (tIS) and hold time (tIH) is calculated by adding the data sheet tIS (base) and tIH (base) values to the tIS and tIH derating values, respectively. Example: tIS (total setup time) = tIS(base) + tIS. Setup (tIS) typical slew rate for a rising signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIH(AC)min. The setup (tIS) typical slew rate for a falling signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIL(AC)max. If the actual signal is always earlier than the typical slew rate line between the shaded VREF(DC)-to-(AC) region, use the typical slew rate for the derating value. If the actual signal is later than the typical slew rate line anywhere between the shaded VREF(DC)-to-AC region, the slew rate of a tangent line to the actual signal from the AC level to the DC level is used for the derating value. The hold (tlH) typical slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC)max and the first crossing of VREF(DC). The hold (tlH) typical slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC)min and the first crossing of VREF(DC). If the actual signal is always later than the typical slew rate line between the shaded DC-to-VREF(DC) region, use the typical slew rate for the derating value. If the actual signal is earlier than the typical slew rate line anywhere between the shaded DC-to-VREF(DC) region, the slew rate of a tangent line to the actual signal from the DC level to VREF(DC) level is used for the derating value. For a valid transition, the input signal must remain above or below VIH/VIL(AC) for a specified time, tVAC. For slow slew rates the total setup time could be a negative value (that is, a valid input signal will not have reached VIH/VIL(AC) at the time of the rising clock transition). A valid input signal is still required to complete the transition and reach VIH/VIL(AC). For slew rates between the values listed, the derating values are obtained using linear interpolation. Slew rate values are not typically subject to production testing. They are verified by design and characterization. CA and /CS Setup and Hold Base Values (> 400 MHz, 1 V/ns slew rate) | | | | Data Ra | ite | | | | |------------------------|------|-----|---------|-----|-----|-----|-----------------------------------------------------| | Parameter | 1066 | 933 | 800 | 667 | 533 | 466 | Reference | | <sup>t</sup> IS (base) | 0 | 30 | 70 | 150 | 240 | 300 | $V_{IH}/V_{IL(AC)} = V_{REF(DC)} \pm 220 \text{mV}$ | | tIH (base) | 90 | 120 | 160 | 240 | 330 | 390 | $V_{IH}/V_{IL(DC)} = V_{REF(DC)} \pm 130 \text{mV}$ | Note: AC/DC referenced for 1 V/ns CA and /CS slew rate and 2 V/ns differential CK, /CK slew rate. # IS43/46LD32128B # Derating Values for AC/DC-based tIS/tIH (AC220) - tIS, tIH derating in [ps], AC/DC-based | | | | | | | | CK, C | :K# Diff | erentia | l Slew F | Rate | | | | | | | |--------------|-----|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------------|----------------|--------------------------|-------------------|--------------------------|-------------------|--------------------------|-------------------|--------------------------|-------------------| | | | 4.0 V | //ns | 3.0 V | //ns | 2.0 V | //ns | 1.8 V | /ns | 1.6 V | //ns | 1.4 V | //ns | 1.2 V | //ns | 1.0 V | //ns | | | | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | Δ <sup>t</sup> IS | Δ <sup>t</sup> IH | <b>∆</b> <sup>t</sup> IS | $\Delta^{t}IH$ | <b>∆</b> <sup>t</sup> IS | Δ <sup>t</sup> IH | <b>∆</b> <sup>t</sup> IS | Δ <sup>t</sup> IH | <b>∆</b> <sup>t</sup> IS | Δ <sup>t</sup> IH | <b>∆</b> <sup>t</sup> IS | Δ <sup>t</sup> IH | | CA, CS# slew | 2.0 | 110 | 65 | 110 | 65 | 110 | 65 | | | | | | | | | | | | rate V/ns | 1.5 | 74 | 43 | 73 | 43 | 73 | 43 | 89 | 59 | | | | | | | | | | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | | | | | | | | | 0.9 | | | -3 | -5 | -3 | -5 | 13 | 11 | 29 | 27 | 45 | 43 | | | | | | | 0.8 | | | | | -8 | -13 | 8 | 3 | 24 | 19 | 40 | 35 | 56 | 55 | | | | | 0.7 | | | | | | | 2 | -6 | 18 | 10 | 34 | 26 | 50 | 46 | 66 | 78 | | | 0.6 | | | | | | | | | 10 | -3 | 26 | 13 | 42 | 33 | 58 | 65 | | | 0.5 | | | | | | | | | | | 4 | -4 | 20 | 16 | 36 | 48 | | | 0.4 | | | | | | | | | | | | | -7 | 2 | 17 | 34 | Note: Shaded cells are not supported. # Required Time for Valid Transition with tVAC Above VIH(AC) and Below VIL(AC) | | tVAC at 300 | mV (ps) | tVAC at 220 | mV (ps) | |------------------|-------------|---------|-------------|---------| | Slew Rate (V/ns) | Min | Max | Min | Max | | >2.0 | 75 | _ | 175 | _ | | 2.0 | 57 | _ | 170 | _ | | 1.5 | 50 | _ | 167 | - | | 1.0 | 38 | _ | 163 | - | | 0.9 | 34 | _ | 162 | _ | | 0.8 | 29 | _ | 161 | - | | 0.7 | 22 | _ | 159 | - | | 0.6 | 13 | _ | 155 | _ | | 0.5 | 0 | _ | 150 | _ | | <0.5 | 0 | _ | 150 | _ | # Typical Slew Rate and tVAC: tIS for CA and /CS Relative to Clock # Typical Slew Rate - tlH for CA and CS# Relative to Clock # Tangent Line: tIS for CA and /CS Relative to Clock # Tangent Line: tlH for CA and /CS Relative to Clock # Data Setup, Hold, and Slew Rate Derating For all input signals (DQ, DM) calculate the total required setup time (tDS) and hold time (tDH) by adding the data sheet tDS(base) and tDH(base) values to the tDS and tDH derating values, respectively . Example: tDS = tDS(base) + tDS. The typical tDS slew rate for a rising signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIH(AC)min. The typical tDS slew rate for a falling signal is defined as the slew rate between the last crossing of VREF(DC) and the first crossing of VIL(AC) max . If the actual signal is consistently earlier than the typical slew rate , the area shaded gray between the VREF(DC) region and the AC region, use the typical slew rate for the derating value. If the actual signal is later than the typical slew rate line anywhere between the shaded VREF(DC) region and the AC region, the slew rate of a tangent line to the actual signal from the AC level to the DC level is used for the derating value . The typical tDH slew rate for a rising signal is defined as the slew rate between the last crossing of VIL(DC)max and the first crossing of VREF(DC). The typical tDH slew rate for a falling signal is defined as the slew rate between the last crossing of VIH(DC)min and the first crossing of VREF(DC) If the actual signal is consistently later than the typical slew rate line between the shaded DC-level-to-VREF(DC) region, use the typical slew rate for the derating value. If the actual signal is earlier than the typical slew rate line anywhere between shaded DC to- VREF(DC) region, the slew rate of a tangent line to the actual signal from the DC level to the VREF(DC) level is used for the derating value . For a valid transition, the input signal must remain above or below VIH/VIL(AC) for the specified time, tVAC. The total setup time for slow slew rates could be negative (that is, a valid input signal may not have reached VIH/VIL(AC) at the time of the rising clock transition). A valid input signal is still required to complete the transition and reach VIH/VIL(AC). For slew rates between the values listed in the tables on the following page, the derating values can be obtained using linear interpolation. Slew rate values are not typically subject to production testing. They are verified by design and characterization. # Data Setup and Hold Base Values (>400 MHz, 1 V/ns slew rate) | | | | Data Rate | | | | | |------------------------|------|-----|-----------|-----|-----|-----|-----------------------------------------------------| | Parameter | 1066 | 933 | 800 | 667 | 533 | 466 | Reference | | <sup>t</sup> DS (base) | -10 | 15 | 50 | 130 | 210 | 230 | $V_{IH}/V_{IL(AC)} = V_{REF(DC)} \pm 220 \text{mV}$ | | <sup>t</sup> DH (base) | 80 | 105 | 140 | 220 | 300 | 320 | $V_{IH}/V_{IL(DC)} = V_{REF(DC)} \pm 130 \text{mV}$ | Note: AC/DC referenced for 1 V/ns DQ, DM slew rate, and 2 V/ns differential DQS/DQS# slew rate. Derating Values for AC/DC-based tDS/tDH (AC220) - tDS, tDH derating in [ps], AC/DC-based | - | | | | | | | DQS, | DQS# D | ifferent | ial Slew | Rate | | | | | | | |--------------|-----|-------------------|----------------|-------------------|----------------|--------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------------------------|------| | | | 4.0 V | //ns | 3.0 V | //ns | 2.0 V | //ns | 1.8 V | //ns | 1.6 V | //ns | 1.4 V | //ns | 1.2 V | //ns | 1.0 V | //ns | | | | Δ <sup>t</sup> DS | $\Delta^{t}DH$ | Δ <sup>t</sup> DS | $\Delta^{t}DH$ | <b>∆</b> <sup>t</sup> DS | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | <b>∆</b> <sup>t</sup> DS | ∆tDH | | DQ, DM | 2.0 | 110 | 65 | 110 | 65 | 110 | 65 | | | | | | | | | | | | slew | 1.5 | 74 | 43 | 73 | 43 | 73 | 43 | 89 | 59 | | | | | | | | | | rate<br>V/ns | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | | | | | | | | V/113 | 0.9 | | | -3 | -5 | -3 | -5 | 13 | 11 | 29 | 27 | 45 | 43 | | | | | | | 0.8 | | | | | -8 | -13 | 8 | 3 | 24 | 19 | 40 | 35 | 56 | 55 | | | | | 0.7 | | | | | | | 2 | -6 | 18 | 10 | 34 | 26 | 50 | 46 | 66 | 78 | | | 0.6 | | | | | | | | | 10 | -3 | 26 | 13 | 42 | 33 | 58 | 65 | | | 0.5 | | | | | | | | | | | 4 | -4 | 20 | 16 | 36 | 48 | | | 0.4 | | | | | | | | | | | | | -7 | 2 | 17 | 34 | Note: Shaded cells are not supported. Derating Values for AC/DC-based tDS/tDH (AC300) - tDS, tDH derating in [ps], AC/DC-based | | | DQS, DQS# Differential Slew Rate | | | | | | | | | | | | | | | | |-----------------------------|-----|----------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------|----------------|----------------|----------------|-----------------|----------------|--------------------------|--------------------------| | | | 4.0 V/ns | | 3.0 V/ns | | 2.0 V/ns | | 1.8 V/ns | | 1.6 V/ns | | 1.4 V/ns | | 1.2 V/ns | | 1.0 V/ns | | | | | Δ <sup>t</sup> DS | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | $\Delta^{t}$ DS | $\Delta^{t}DH$ | $\Delta^{t}DS$ | $\Delta^{t}DH$ | $\Delta^{t}$ DS | $\Delta^{t}DH$ | <b>∆</b> <sup>t</sup> DS | <b>∆</b> <sup>t</sup> DH | | DQ, DM<br>slew<br>rate V/ns | 2.0 | 150 | 100 | 150 | 100 | 150 | 100 | | | | | | | | | | | | | 1.5 | 100 | 67 | 100 | 67 | 100 | 67 | 116 | 83 | | | | | | | | | | | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | | | | | | | | | 0.9 | | | -4 | -8 | -4 | -8 | 12 | 8 | 28 | 24 | 44 | 40 | | | | | | | 0.8 | | | | | -12 | -20 | 4 | -4 | 20 | 12 | 36 | 28 | 52 | 48 | | | | | 0.7 | | | | | | | -3 | -18 | 13 | -2 | 29 | 14 | 45 | 34 | 61 | 66 | | | 0.6 | | | | | | | | | 2 | -21 | 18 | -5 | 34 | 15 | 50 | 47 | | | 0.5 | | | | | | | | | | | -12 | -32 | 4 | -12 | 20 | 20 | | | 0.4 | | | | | | | | | | | | 4 | -35 | -40 | -11 | -8 | Note: Shaded cells are not supported. # Required tVAC Above VIH(AC) or Below VIL(AC) for Valid Transition | | <sup>t</sup> VAC at 300mV (ps) | | tVAC at 220 | mV (ps) | |------------------|--------------------------------|-----|-------------|---------| | Slew Rate (V/ns) | Min | Max | Min | Max | | >2.0 | 75 | _ | 175 | _ | | 2.0 | 57 | _ | 170 | _ | | 1.5 | 50 | _ | 167 | _ | | 1.0 | 38 | _ | 163 | _ | | 0.9 | 34 | _ | 162 | _ | | 0.8 | 29 | _ | 161 | _ | | 0.7 | 22 | _ | 159 | _ | | 0.6 | 13 | _ | 155 | _ | | 0.5 | 0 | _ | 150 | _ | | <0.5 | 0 | _ | 150 | _ | # Typical Slew Rate and tVAC - tDS for DQ Relative to Strobe Typical Slew Rate: tDH for DQ Relative to Strobe # Tangent Line: tDS for DQ with Respect to Strobe # Tangent Line: tDH for DQ with Respect to Strobe ### **IDD Specifications and Conditions** The following definitions and conditions are used in the IDD measurement tables unless stated otherwise: LOW: VIN ≤ VIL(DC)max HIGH: VIN ≥ VIH(DC)min • STABLE: Inputs are stable at a HIGH or LOW level SWITCHING: See Tables bellow ### Switching for CA Input Signal | | CK Rising/<br>CK#Falling | CK Falling/<br>CK# Rising | CK Rising/<br>CK#Falling | CK Falling/<br>CK# Rising | CK Rising/<br>CK#Falling | CK Falling/<br>CK# Rising | CK Rising/<br>CK#Falling | CK Falling/<br>CK# Rising | |-------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------| | Cycle | 1 | V | N + | + 1 | N - | + 2 | N - | + 3 | | CS# | HIG | GH | HIC | GΗ | HIG | GH | HIG | GH | | CA0 | Н | L | L | L | L | Н | Н | Н | | CA1 | Н | Н | Н | L | L | L | L | Н | | CA2 | Н | L | L | L | L | Н | Н | Н | | CA3 | Н | Н | Н | L | L | L | L | Н | | CA4 | Н | L | L | L | L | Н | Н | Н | | CA5 | Н | Н | Н | L | L | L | L | Н | | CA6 | Н | L | L | L | L | Н | Н | Н | | CA7 | Н | Н | Н | L | L | L | L | Н | | CA8 | Н | L | L | L | L | Н | Н | Н | | CA9 | Н | Н | Н | L | L | L | L | Н | <sup>1. /</sup>CS must always be driven HIGH. <sup>2.</sup> For each clock cycle, 50% of the CA bus is changing between HIGH and LOW. <sup>3.</sup> The noted pattern (N, N + 1, N + 2, N + 3...) is used continuously during IDD measurement for IDD values that require switching on the CA bus ### Switching for IDD4R | Clock | CKE | CS# | Clock Cycle<br>Number | Command | CA[2:0] | CA[9:3] | All DQ | |---------|-----|-----|-----------------------|--------------|---------|---------|--------| | Rising | Н | L | N | Read_Rising | HLH | LHLHLHL | L | | Falling | Н | L | N | Read_Falling | LLL | LLLLLLL | L | | Rising | Н | Н | N +1 | NOP | LLL | LLLLLLL | Н | | Falling | Н | Н | N + 1 | NOP | HLH | LHLLHLH | L | | Rising | Н | L | N + 2 | Read_Rising | HLH | LHLLHLH | Н | | Falling | Н | L | N + 2 | Read_Falling | LLL | нннннн | Н | | Rising | Н | Н | N + 3 | NOP | LLL | НННННН | Н | | Falling | Н | Н | N + 3 | NOP | HLH | LHLHLHL | L | #### Notes: - 1. Data strobe (DQS) is changing between HIGH and LOW with every clock cycle. - 2. The noted pattern (N, N + 1...) is used continuously during IDD measurement for IDD4R. # Switching for IDD4W | Clock | CKE | CS# | Clock Cycle<br>Number | Command | CA[2:0] | CA[9:3] | All DQ | |---------|-----|-----|-----------------------|---------------|---------|---------|--------| | Rising | Н | L | N | Write_Rising | LLH | LHLHLHL | L | | Falling | Н | L | N | Write_Falling | LLL | LLLLLLL | L | | Rising | Н | Н | N +1 | NOP | LLL | LLLLLLL | Н | | Falling | Н | Н | N + 1 | NOP | HLH | LHLLHLH | L | | Rising | Н | L | N + 2 | Write_Rising | LLH | LHLLHLH | Н | | Falling | Н | L | N + 2 | Write_Falling | LLL | нннннн | Н | | Rising | Н | Н | N + 3 | NOP | LLL | нннннн | Н | | Falling | Н | Н | N + 3 | NOP | HLH | LHLHLHL | L | - 1. Data strobe (DQS) is changing between HIGH and LOW with every clock cycle. - 2. Data masking (DM) must always be driven LOW. - 3. The noted pattern (N, N + 1...) is used continuously during IDD measurement for IDD4R. # IDD Specification Parameters and Operating Conditions | Parameter/Condition | Symbol | Power Supply | Notes | |-----------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------|-------| | Operating one bank active-precharge current (SDRAM): <sup>t</sup> CK = <sup>t</sup> CKmin; | I <sub>DD01</sub> | V <sub>DD1</sub> | 1 | | <sup>t</sup> RC = <sup>t</sup> RCmin; CKE is HIGH; CS# is HIGH between valid commands; CA bus in- | I <sub>DD02</sub> | V <sub>DD2</sub> | 1 | | puts are switching; Data bus inputs are stable | I <sub>DD0,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Idle power-down standby current: <sup>t</sup> CK = <sup>t</sup> CKmin; CKE is LOW; CS# is HIGH; | I <sub>DD2P1</sub> | V <sub>DD1</sub> | 1 | | All banks are idle; CA bus inputs are switching; Data bus inputs are stable | I <sub>DD2P2</sub> | V <sub>DD2</sub> | 1 | | | I <sub>DD2P,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Idle power-down standby current with clock stop: CK = LOW, CK# = | I <sub>DD2PS1</sub> | V <sub>DD1</sub> | 1 | | HIGH; CKE is LOW; CS# is HIGH; All banks are idle; CA bus inputs are stable; | I <sub>DD2PS2</sub> | V <sub>DD2</sub> | 1 | | Data bus inputs are stable | I <sub>DD2PS,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Idle non-power-down standby current: <sup>t</sup> CK = <sup>t</sup> CKmin; CKE is HIGH; CS# is | I <sub>DD2N1</sub> | V <sub>DD1</sub> | 1 | | HIGH; All banks are idle; CA bus inputs are switching; Data bus inputs are sta- | I <sub>DD2N2</sub> | V <sub>DD2</sub> | 1 | | ble | I <sub>DD2N,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Idle non-power-down standby current with clock stopped: CK = LOW; | I <sub>DD2NS1</sub> | V <sub>DD1</sub> | 1 | | CK# = HIGH; CKE is HIGH; CS# is HIGH; All banks are idle; CA bus inputs are | I <sub>DD2NS2</sub> | V <sub>DD2</sub> | 1 | | stable; Data bus inputs are stable | I <sub>DD2NS,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Active power-down standby current: tCK = tCKmin; CKE is LOW; CS# is | I <sub>DD3P1</sub> | V <sub>DD1</sub> | 1 | | HIGH; One bank is active; CA bus inputs are switching; Data bus inputs are | I <sub>DD3P2</sub> | V <sub>DD2</sub> | 1 | | stable | I <sub>DD3P,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Active power-down standby current with clock stop: CK = LOW, CK# = | I <sub>DD3PS1</sub> | V <sub>DD1</sub> | 1 | | HIGH; CKE is LOW; CS# is HIGH; One bank is active; CA bus inputs are stable; | I <sub>DD3PS2</sub> | V <sub>DD2</sub> | 1 | | Data bus inputs are stable | I <sub>DD3PS,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Active non-power-down standby current: tCK = tCKmin; CKE is HIGH; CS# | I <sub>DD3N1</sub> | V <sub>DD1</sub> | 1 | | is HIGH; One bank is active; CA bus inputs are switching; Data bus inputs are | I <sub>DD3N2</sub> | V <sub>DD2</sub> | 1 | | stable | I <sub>DD3N,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Active non-power-down standby current with clock stopped: CK = | I <sub>DD3NS1</sub> | V <sub>DD1</sub> | 1 | | LOW, CK# = HIGH CKE is HIGH; CS# is HIGH; One bank is active; CA bus inputs | I <sub>DD3NS2</sub> | V <sub>DD2</sub> | 1 | | are stable; Data bus inputs are stable | I <sub>DD3NS,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Operating burst READ current: <sup>t</sup> CK = <sup>t</sup> CKmin; CS# is HIGH between valid | I <sub>DD4R1</sub> | V <sub>DD1</sub> | 1 | | commands; One bank is active; BL = 4; RL = RL (MIN); CA bus inputs are | I <sub>DD4R2</sub> | V <sub>DD2</sub> | 1 | | switching; 50% data change each burst transfer | I <sub>DD4R,in</sub> | V <sub>DDCA</sub> | 1 | | | I <sub>DD4RQ</sub> | $V_{DDQ}$ | 1,5 | | Operating burst WRITE current: <sup>t</sup> CK = <sup>t</sup> CKmin; CS# is HIGH between valid | I <sub>DD4W1</sub> | V <sub>DD1</sub> | 1 | | commands; One bank is active; BL = 4; WL = WLmin; CA bus inputs are switch- | I <sub>DD4W2</sub> | V <sub>DD2</sub> | 1 | | ing; 50% data change each burst transfer | I <sub>DD4W,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | All-bank REFRESH burst current: <sup>t</sup> CK = <sup>t</sup> CKmin; CKE is HIGH between valid | I <sub>DD51</sub> | V <sub>DD1</sub> | 1 | | commands; <sup>t</sup> RC = <sup>t</sup> RFCabmin; Burst refresh; CA bus inputs are switching; Data | I <sub>DD52</sub> | V <sub>DD2</sub> | 1 | | bus inputs are stable | I <sub>DD5,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Parameter/Condition | Symbol | Power Supply | Notes | |-------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------|---------| | All-bank REFRESH average curtrent to KE is HIGH between | I <sub>DD5AB1</sub> | V <sub>DD1</sub> | 1 | | valid commands; <sup>t</sup> RC = <sup>t</sup> REFI; CA bus inputs are switching; Data bus inputs are | I <sub>DD5AB2</sub> | V <sub>DD2</sub> | 1 | | stable | I <sub>DD5AB,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Per-bank REFRESH average curttent: tCKmin; CKE is HIGH between | I <sub>DD5PB1</sub> | V <sub>DD1</sub> | 1 | | valid commands; <sup>t</sup> RC = <sup>t</sup> REFI/8; CA bus inputs are switching; Data bus inputs | I <sub>DD5PB2</sub> | V <sub>DD2</sub> | 1 | | are stable | I <sub>DD5PB,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4 | | Self refresh current (-25°C to +85℃); LOW, CK# = HIGH; CKE is LOW; | I <sub>DD61</sub> | V <sub>DD1</sub> | 1,3,6 | | CA bus inputs are stable; Data bus inputs are stable; Maximum 1x self refresh | I <sub>DD62</sub> | V <sub>DD2</sub> | 1,3,6 | | rate | I <sub>DD6,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,3,4,6 | | Self refresh current (+85°C to +105℃) = LOW, CK# = HIGH; CKE is | I <sub>DD6ET1</sub> | V <sub>DD1</sub> | 1,6,7 | | LOW; CA bus inputs are stable; Data bus inputs are stable | I <sub>DD6ET2</sub> | V <sub>DD2</sub> | 1,6,7 | | | I <sub>DD6ET,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 1,4,6,7 | | Deep power-down current = LOW, CK# = HIGH; CKE is LOW; CA bus in- | I <sub>DD81</sub> | V <sub>DD1</sub> | 7 | | puts are stable; Data bus inputs are stable | I <sub>DD82</sub> | V <sub>DD2</sub> | 7 | | | I <sub>DD8,in</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 4,7 | - 1. Published IDD values are the maximum of the distribution of the arithmetic mean. - 2. IDD current specifications are tested after the device is properly initialized. - 3. The 1x self refresh rate is the rate at which the device is refreshed internally during self refresh, before going into the extended temperature range. - 4. Measured currents are the summation of VDDQ and VDDCA. - 5. Guaranteed by design with output reference load and RON = 40 ohm. - 6. This is the general definition that applies to full-array SELF REFRESH). - 7. IDD6ET and IDD8 are typical values, are sampled only, and are not tested. # IS43/46LD32128B # **IDD SPECIFICATIONS** $V_{DD2}$ , $V_{DDQ}$ , $V_{DDCA} = 1.14-1.30V$ ; $V_{DD1} = 1.70-1.95V$ | | DCA = 1.14=1.30 V, VDD1 = 1.70 | | Speed | l Grade | | |-----------------------|--------------------------------|-----|-------|---------|------| | Parameter | Supply | -18 | -25 | -3 | Unit | | I <sub>DD01</sub> | $V_{DD1}$ | 45 | 45 | 45 | mA | | I <sub>DD02</sub> | $V_{DD2}$ | 110 | 110 | 110 | | | I <sub>DD0,in</sub> | $V_{DDCA} + V_{DDQ}$ | 13 | 13 | 13 | | | I <sub>DD2P1</sub> | $V_{DD1}$ | 3 | 3 | 3 | mA | | I <sub>DD2P2</sub> | $V_{DD2}$ | 8 | 8 | 8 | 1 | | I <sub>DD2P,in</sub> | $V_{DDCA} + V_{DDQ}$ | 0.4 | 0.4 | 0.4 | ] | | I <sub>DD2PS1</sub> | V <sub>DD1</sub> | 3 | 3 | 3 | mA | | I <sub>DD2PS2</sub> | $V_{\mathrm{DD2}}$ | 8 | 8 | 8 | | | I <sub>DD2PS,in</sub> | $V_{DDCA} + V_{DDQ}$ | 0.4 | 0.4 | 0.4 | | | I <sub>DD2N1</sub> | $V_{DD1}$ | 10 | 10 | 10 | mA | | I <sub>DD2N2</sub> | $V_{DD2}$ | 80 | 80 | 80 | | | I <sub>DD2N,in</sub> | $V_{DDCA} + V_{DDQ}$ | 13 | 13 | 13 | | | I <sub>DD2NS1</sub> | $V_{DD1}$ | 10 | 10 | 10 | mA | | I <sub>DD2NS2</sub> | $V_{DD2}$ | 16 | 16 | 16 | | | I <sub>DD2NS,in</sub> | $V_{DDCA} + V_{DDQ}$ | 13 | 13 | 13 | | | I <sub>DD3P1</sub> | V <sub>DD1</sub> | 4 | 4 | 4 | mA | | I <sub>DD3P2</sub> | $V_{DD2}$ | 20 | 20 | 20 | 1 | | I <sub>DD3P,in</sub> | $V_{DDCA} + V_{DDQ}$ | 0.4 | 0.4 | 0.4 | | | I <sub>DD3PS1</sub> | V <sub>DD1</sub> | 4 | 4 | 4 | mA | | I <sub>DD3PS2</sub> | $V_{DD2}$ | 20 | 20 | 20 | | | I <sub>DD3PS,in</sub> | $V_{DDCA} + V_{DDQ}$ | 0.4 | 0.4 | 0.4 | | | I <sub>DD3N1</sub> | $V_{DD1}$ | 35 | 35 | 35 | mA | | I <sub>DD3N2</sub> | $V_{DD2}$ | 80 | 80 | 80 | | | I <sub>DD3N,in</sub> | $V_{DDCA} + V_{DDQ}$ | 13 | 13 | 13 | | | I <sub>DD3NS1</sub> | $V_{DD1}$ | 35 | 35 | 35 | mA | | I <sub>DD3NS2</sub> | $V_{DD2}$ | 20 | 20 | 20 | | | I <sub>DD3NS,in</sub> | $V_{DDCA} + V_{DDQ}$ | 13 | 13 | 13 | | | I <sub>DD4R1</sub> | $V_{DD1}$ | 45 | 45 | 45 | mA | | I <sub>DD4R2</sub> | $V_{DD2}$ | 420 | 360 | 300 | | | I <sub>DD4R,in</sub> | $V_{DDCA}$ | 13 | 13 | 13 | | | I <sub>DD4W1</sub> | $V_{DD1}$ | 45 | 45 | 45 | mA | | I <sub>DD4W2</sub> | $V_{DD2}$ | 440 | 380 | 320 | | | I <sub>DD4W,in</sub> | $V_{DDCA} + V_{DDQ}$ | 73 | 73 | 73 | | | I <sub>DD51</sub> | $V_{DD1}$ | 70 | 70 | 70 | mA | | I <sub>DD52</sub> | $V_{DD2}$ | 286 | 286 | 286 | | | I <sub>DD5,in</sub> | $V_{DDCA} + V_{DDQ}$ | 13 | 13 | 13 | | # **IDD SPECIFICATIONS (Continued)** $V_{DD2}$ , $V_{DDQ}$ , $V_{DDCA}$ = 1.14–1.30V; $V_{DD1}$ = 1.70–1.95V | | | ; | Speed Gra | de | | |-----------------------|--------------------------------------|-----|-----------|-----|------| | Parameter | Supply | -18 | -25 | -3 | Unit | | I <sub>DD5PB1</sub> | V <sub>DD1</sub> | 10 | 10 | 10 | mA | | I <sub>DD5PB2</sub> | $V_{DD2}$ | 100 | 100 | 100 | | | I <sub>DD5PB,in</sub> | $V_{\rm DDCA} + V_{\rm DDQ}$ | 13 | 13 | 13 | | | I <sub>DD5AB1</sub> | $V_{DD1}$ | 10 | 10 | 10 | mA | | I <sub>DD5AB2</sub> | $V_{DD2}$ | 100 | 100 | 100 | | | I <sub>DD5AB,in</sub> | $V_{\rm DDCA} + V_{\rm DDQ}$ | 13 | 13 | 13 | | | I <sub>DD61</sub> | $V_{DD1}$ | 4 | 4 | 4 | mA | | I <sub>DD62</sub> | $V_{DD2}$ | 9 | 9 | 9 | | | I <sub>DD6,in</sub> | $V_{\rm DDCA} + V_{\rm DDQ}$ | 0.2 | 0.2 | 0.2 | | | I <sub>DD6ET1</sub> | V <sub>DD1</sub> | 10 | 10 | 10 | mA | | I <sub>DD6ET2</sub> | V <sub>DD2</sub> | 20 | 20 | 20 | | | I <sub>DD6ET,in</sub> | $V_{\rm DDCA} + V_{\rm DDQ}$ | 0.2 | 0.2 | 0.2 | | | I <sub>DD81</sub> | V <sub>DD1</sub> | 0.2 | 0.2 | 0.2 | mA | | I <sub>DD82</sub> | $V_{DD2}$ | 8 | 8 | 8 | | | I <sub>DD8,in</sub> | V <sub>DDCA</sub> + V <sub>DDQ</sub> | 0.2 | 0.2 | 0.2 | | # **IDD6 Partial-Array Self Refresh Current** $V_{DD2}$ , $V_{DDQ}$ , $V_{DDCA} = 1.14-1.30V$ ; $V_{DD1} = 1.70-1.95V$ | PASR | Supply | -40°C to +85°C | +85°C to +105°C | Unit | |------------|------------------|----------------|-----------------|------| | Full array | V <sub>DD1</sub> | 4 | 10 | | | | $V_{DD2}$ | 9 | 20 | | | | V <sub>DDi</sub> | 0.2 | 0.2 | | | 1/2 array | V <sub>DD1</sub> | 2.7 | 7 | | | | V <sub>DD2</sub> | 7 | 16 | | | | V <sub>DDi</sub> | 0.2 | 0.2 | | | 1/4 array | V <sub>DD1</sub> | 2 | 5 | mA | | | V <sub>DD2</sub> | 6 | 14 | | | | V <sub>DDi</sub> | 0.2 | 0.2 | | | 1/8 array | V <sub>DD1</sub> | 1.5 | 4 | | | | V <sub>DD2</sub> | 5 | 13 | | | | V <sub>DDi</sub> | 0.2 | 0.2 | | #### **VREF** Tolerances The DC tolerance limits and AC noise limits for the reference voltages VREFCA and VREFDQ are illustrated below. This figure shows a valid reference voltage VREF(t) as a function of time. VDD is used in place of VDDCA for VREFCA, and VDDQ for VREFDQ. VREF(DC) is the linear average of VREF(t) over a very long period of time (for example, 1 second) and is specified as a fraction of the linear average of VDDQ or VDDCA, also over a very long period of time (for example, 1 second). This average must meet the MIN/MAX requirements in Table of Single-Ended AC and DC Input Levels for CA and CS\_n Inputs. Additionally, VREF(t) can temporarily deviate from VREF(DC) by no more than ±1% VDD. VREF(t) cannot track noise on VDDQ or VDDCA if doing so would force VREF outside these specifications. The voltage levels for setup and hold time measurements VIH(AC), VIH(DC), VIL(AC), and VIL(DC) are dependent on VREF. VREF DC variations affect the absolute voltage a signal must reach to achieve a valid HIGH or LOW, as well as the time from which setup and hold times are measured. When VREF is outside the specified levels, devices will function correctly with appropriate timing deratings as long as: - VREF is maintained between 0.44 x VDDQ (or VDDCA) and 0.56 x VDDQ (or VDDCA), and - the controller achieves the required single-ended AC and DC input levels from instantaneous VREF. System timing and voltage budgets must account for VREF deviations outside this range. The setup/hold specification and derating values must include time and voltage associated with VREF AC noise. Timing and voltage effects due to AC noise on VREF up to the specified limit $(\pm 1\% \text{ VDD})$ are included in LPDDR2 timings and their associated deratings. # Input Signal LPDDR2 466-1066 Input Signal - 1. Numbers reflect typical values. - 2. For CA[9:0], CK, CK#, and CS# VDD stands for VDDCA. For DQ, DM, DQS, and DQS#, VDD stands for VDDQ. - 3. For CA[9:0], CK, CK#, and CS# VSS stands for VSSCA. For DQ, DM, DQS, and DQS#, VSS stands for VSSQ. # LPDDR2-200 to LPDDR2-400 Input Signal - 1. Numbers reflect typical values. - 2. For CA[9:0], CK, CK#, and CS# VDD stands for VDDCA. For DQ, DM, DQS, and DQS#, VDD stands for VDDQ. - 3. For CA[9:0], CK, CK#, and CS# VSS stands for VSSCA. For DQ, DM, DQS, and DQS#, VSS stands for VSSQ. ### AC and DC Logic Input Measurement Levels for Differential Signals Differential AC Swing Time and tDVAC ### Differential AC and DC Input Levels | | | LPDDR2-1066 to LPDDR2-466 | | LPDDR2-400 to LPDDR2-200 | | | | |--------------------------|-------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|------|-------| | Symbol | Parameter | Min | Max | Min | Max | Unit | Notes | | V <sub>IH,diff(AC)</sub> | Differential input<br>HIGH AC | $2 \times (V_{IH(AC)} - V_{REF})$ | Note 1 | $2 \times (V_{IH(AC)} - V_{REF})$ | Note 1 | V | 2 | | V <sub>IL,diff(AC)</sub> | Differential input<br>LOW AC | Note 1 | $2 \times (V_{REF} - V_{IL(AC)})$ | Note 1 | $2 \times (V_{REF} - V_{IL(AC)})$ | V | 2 | | $V_{IH,diff(DC)}$ | Differential input<br>HIGH | $2 \times (V_{IH(DC)} - V_{REF})$ | Note 1 | $2 \times (V_{IH(DC)} - V_{REF})$ | Note 1 | V | 3 | | V <sub>IL,diff(DC)</sub> | Differential input<br>LOW | Note 1 | $2 \times (V_{REF} - V_{IL(DC)})$ | Note 1 | $2 \times (V_{REF} - V_{IL(DC)})$ | V | 3 | - 1. These values are not defined, however the single-ended signals CK, CK#, DQS, and DQS# must be within the respective limits (VIH(DC)max, VIL(DC)min) for single-ended signals and must comply with the specified limitations for overshoot and undershoot. - 2. For CK and CK#, use VIH/VIL(AC) of CA and VREFCA; for DQS and DQS#, use VIH/VIL(AC) of DQ and VREFDQ. If a reduced - AC HIGH or AC LOW is used for a signal group, the reduced voltage level also applies. - 3. Used to define a differential signal slew rate. ### CK/CK# and DQS/DQS# Time Requirements Before Ringback (tDVAC) | | $^{\rm t}$ DVAC (ps) at V $_{\rm IH}/V_{\rm ILdiff(AC)} = 440 {\rm mV}$ | $^{\rm t}$ DVAC (ps) at V $_{\rm IH}/{\rm V}_{\rm ILdiff(AC)} = 600 {\rm mV}$ | | | |------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--| | Slew Rate (V/ns) | Min | Min | | | | > 4.0 | 175 | 75 | | | | 4.0 | 170 | 57 | | | | 3.0 | 167 | 50 | | | | 2.0 | 163 | 38 | | | | 1.8 | 162 | 34 | | | | 1.6 | 161 | 29 | | | | 1.4 | 159 | 22 | | | | 1.2 | 155 | 13 | | | | 1.0 | 150 | 0 | | | | < 1.0 | 150 | 0 | | | Single-Ended Requirements for Differential Signals Each individual component of a differential signal (CK, CK#, DQS, and DQS#) must also comply with certain requirements for single-ended signals. CK and CK# must meet VSEH(AC)min/VSEL(AC)max in every half cycle. DQS, DQS# must meet VSEH(AC)min/VSEL(AC)max in every half cycle preceding and following a valid transition. The applicable AC levels for CA and DQ differ by speed bin. ### Single-Ended Requirements for Differential Signals Note that while CA and DQ signal requirements are referenced to VREF, the single-ended components of differential signals also have a requirement with respect to VDDQ/2 for DQS, and VD-DCA/2 for CK. The transition of single-ended signals through the AC levels is used to measure setup time. For single-ended components of differential signals, the requirement to reach VSEL(AC)max or VSEH(AC)min has no bearing on timing. This requirement does, however, add a restriction on the common mode characteristics of these signals. ### Single-Ended Levels for CK, CK#, DQS, DQS# | | | LPDDR2-800 to LF | PDDR2-466 | LPDDR2-400 to LPDDR2-200 | | | | |----------------------|----------------------------------------|------------------------|--------------------------------|--------------------------|--------------------------------|------|-------| | Symbol | Parameter | Min | Max | Min | Max | Unit | Notes | | V <sub>SEH(AC)</sub> | Single-ended HIGH level for strobes | $(V_{DDQ}/2) + 0.220$ | Note 1 | $(V_{DDQ}/2) + 0.300$ | Note 1 | V | 2, 3 | | | Single-ended HIGH<br>level for CK, CK# | $(V_{DDCA}/2) + 0.220$ | Note 1 | $(V_{DDCA}/2) + 0.300$ | Note 1 | V | 2, 3 | | V <sub>SEL(AC)</sub> | Single-ended LOW level for strobes | Note 1 | (V <sub>DDQ</sub> /2) - 0.220 | Note 1 | $(V_{DDQ}/2) + 0.300$ | V | 2, 3 | | | Single-ended LOW<br>level for CK, CK# | Note 1 | (V <sub>DDCA</sub> /2) - 0.220 | Note 1 | (V <sub>DDCA</sub> /2) + 0.300 | V | 2, 3 | #### Notes: 3. Used to define a differential signal slew rate. <sup>1.</sup> These values are not defined, however the single-ended signals CK, CK#, DQS, and DQS# must be within the respective limits (VIH(DC)max, VIL(DC)min) for single-ended signals and must comply with the specified limitations for overshoot and undershoot. 2. For CK and CK#, use VIH/VIL(AC) of CA and VREFCA; for DQS and DQS#, use VIH/VIL(AC) of DQ and VREFDQ. If a reduced AC HIGH or AC LOW is used for a signal group, the reduced voltage level also applies. #### Differential Input Crosspoint Voltage To ensure tight setup and hold times as well as output skew parameters with respect to clock and strobe, each crosspoint voltage of differential input signals (CK, CK#, DQS, and DQS#) must meet the specifications in the table "Single-Ended Levels" (page 124). The differential input crosspoint voltage (VIX) is measured from the actual crosspoint of the true signal and complement to the midlevel between VDD and VSS. #### VIX Definition ### Crosspoint Voltage for Differential Input Signals (CK, CK#, DQS, DQS#) | | | LPDDR2-1066 to LPDDR2-200 | | | | |-----------------------|----------------------------------------------------------------------------|---------------------------|-----|------|-------| | Symbol | Parameter | Min | Max | Unit | Notes | | V <sub>IXCA(AC)</sub> | Differential input crosspoint voltage relative to V DDCA /2 for CK and CK# | -120 | 120 | mV | 1, 2 | | V <sub>IXDQ(AC)</sub> | Differential input crosspoint voltage relative to V DDQ/2 for DQS and DQ# | -120 | 120 | mV | 1, 2 | <sup>1.</sup> The typical value of VIX(AC) is expected to be about $0.5 \times VDD$ of the transmitting device, and it is expected to track variations in VDD. VIX(AC) indicates the voltage at which differential input signals must cross. <sup>2.</sup> For CK and CK#, VREF = VREFCA(DC). For DQS and DQS#, VREF = VREFDQ(DC). ### Input Slew Rate # Differential Input Slew Rate Definition | | Measured <sup>1</sup> | | | |---------------------------------------------------------------------|--------------------------|--------------------------|---------------------------------------------------------------------------| | Description | From | То | Defined by | | Differential input slew rate for rising edge (CK/CK# and DQS/DQS#) | V <sub>IL,diff,max</sub> | V <sub>IH,diff,min</sub> | $[V_{IH,diff,min} - V_{IL,diff,max}] / \Delta TR_{diff}$ | | Differential input slew rate for falling edge (CK/CK# and DQS/DQS#) | V <sub>IH,diff,min</sub> | V <sub>IL,diff,max</sub> | [V <sub>IH,diff,min</sub> -V <sub>IL,diff,max</sub> ]/ΔTF <sub>diff</sub> | Note: The differential signals (CK/CK# and DQS/DQS#) must be linear between these thresholds. # Differential Input Slew Rate Definition for CK, CK#, DQS, and DQS# # **Output Characteristics and Operating Conditions** ### Single-Ended AC and DC Output Levels | Symbol | Parameter | | Value | Unit | Notes | |---------------------|------------------------------------------------------------|-------------------------|-------------------------|------|-------| | V <sub>OH(AC)</sub> | AC output HIGH measurement level (for output slew rate) | | V <sub>REF</sub> + 0.12 | V | | | V <sub>OL(AC)</sub> | AC output LOW measurement level (for output slew rate) | V <sub>REF</sub> - 0.12 | V | | | | V <sub>OH(DC)</sub> | DC output HIGH measurement level (for I-V curve linearity) | | 0.9 x V <sub>DDQ</sub> | V | 1 | | V <sub>OL(DC)</sub> | DC output LOW measurement level (for I-V curve linearity) | | 0.1 x V <sub>DDQ</sub> | V | 2 | | I <sub>OZ</sub> | Output leakage current (DQ, DM, DQS, DQS#); DQ, | MIN | -5 | μΑ | | | | DQS, DQS# are disabled; $0V \le V_{OUT} \le V_{DDQ}$ | MAX | +5 | μΑ | | | MMpupd | upd Delta output impedance between pull-up and pull- | MIN | -15 | % | | | | down for DQ/DM | MAX | +15 | % | | #### Notes: 1. IOH = -0.1mA. 2. IOL = 0.1 mA. ### Differential AC and DC Output Levels | Symbol | Parameter | Value | Unit | |-------------------------|---------------------------------------------------------------|--------------------------|------| | V <sub>OHdiff(AC)</sub> | AC differential output HIGH measurement level (for output SR) | + 0.2 x V <sub>DDQ</sub> | V | | V <sub>OLdiff(AC)</sub> | AC differential output LOW measurement level (for output SR) | - 0.2 x V <sub>DDQ</sub> | V | ## Single-Ended Output Slew Rate With the reference load for timing measurements, the output slew rate for falling and rising edges is defined and measured between VOL(AC) and VOH(AC) for single-ended signals. ### Differential Input Slew Rate Definition | | Measured | | | |------------------------------------------------|---------------------|---------------------|----------------------------------------------| | Description | From | То | Defined by | | Single-ended output slew rate for rising edge | V <sub>OL(AC)</sub> | V <sub>OH(AC)</sub> | $[V_{OH(AC)} - V_{OL(AC)}] / \Delta TR_{SE}$ | | Single-ended output slew rate for falling edge | V <sub>OH(AC)</sub> | V <sub>OL(AC)</sub> | $[V_{OH(AC)} - V_{OL(AC)}] / \Delta TF_{SE}$ | Note: Output slew rate is verified by design and characterization and may not be subject to production testing. # Single-Ended Output Slew Rate Definition #### Single-Ended Output Slew Rate | | | | Valu | ie | | |--------------------------------------------------------|---------|-------------------|------|-----|------| | Parameter | | Symbol | Min | Max | Unit | | Single-ended output slew rate (output impedance = 40 | Ω ±30%) | SRQ <sub>SE</sub> | 1.5 | 3.5 | V/ns | | Single-ended output slew rate (output impedance = 60 | Ω ±30%) | SRQ <sub>SE</sub> | 1.0 | 2.5 | V/ns | | Output slew-rate-matching ratio (pull-up to pull-down) | | | 0.7 | 1.4 | - | #### Notes: - 1. Definitions: SR = slew rate; Q = output (similar to DQ = data-in, data-out); SE = singleended signals - 2. Measured with output reference load. - 3. The ratio of pull-up to pull-down slew rate is specified for the same temperature and voltage over the entire temperature and voltage range. For a given output, the ratio represents the maximum difference between pull-up and pull-down drivers due to process variation. - 4. The output slew rate for falling and rising edges is defined and measured between VOL(AC) and VOH(AC). - 5. Slew rates are measured under typical simultaneous switching output (SSO) conditions, with one-half of DQ signals per data byte driving HIGH and one-half of DQ signals per data byte driving LOW. #### Differential Output Slew Rate With the reference load for timing measurements, the output slew rate for falling and rising edges is defined and measured between VOL,diff(AC) and VOH,diff(AC) for differential signals. ### Differential Output Slew Rate Definition | | | | Value | | | |------------------------------------------------------|---------|---------------------|-------|-----|------| | Parameter | | Symbol | Min | Max | Unit | | Differential output slew rate (output impedance = 40 | Ω ±30%) | SRQ <sub>diff</sub> | 3.0 | 7.0 | V/ns | Note: Output slew rate is verified by design and characterization and may not be subject to production testing. ### Differential Output Slew Rate Definition | | | | Value | | | |------------------------------------------------------|---------|---------------------|-------|-----|------| | Parameter | | Symbol | Min | Max | Unit | | Differential output slew rate (output impedance = 40 | Ω ±30%) | SRQ <sub>diff</sub> | 3.0 | 7.0 | V/ns | | Differential output slew rate (output impedance = 60 | Ω ±30%) | SRQ <sub>diff</sub> | 2.0 | 5.0 | V/ns | - 1. Definitions: SR = slew rate; Q = output (similar to DQ = data-in, data-out); SE = singleended signals. - 2. Measured with output reference load. - 3. The output slew rate for falling and rising edges is defined and measured between VOL(AC) and VOH(AC). - 4. Slew rates are measured under typical simultaneous switching output (SSO) conditions, with one-half of DQ signals per data byte driving HIGH and one-half of DQ signals per data byte driving LOW. ### AC Overshoot/Undershoot Specification ### Applies for CA[9:0], CS#, CKE, CK, CK#, DQ, DQS, DQS#, DM | Parameter | 1066 | 933 | 800 | 667 | 533 | 400 | 333 | Unit | |-----------------------------------------------------|------|------|------|------|------|------|------|------| | Maximum peak amplitude provided for overshoot area | 0.35 | 0.35 | 0.35 | 0.35 | 0.35 | 0.35 | 0.35 | V | | Maximum peak amplitude provided for undershoot area | 0.35 | 0.35 | 0.35 | 0.35 | 0.35 | 0.35 | 0.35 | V | | Maximum area above V <sub>DD</sub> <sup>1</sup> | 0.15 | 0.17 | 0.20 | 0.24 | 0.30 | 0.40 | 0.48 | V/ns | | Maximum area below V <sub>SS</sub> <sup>2</sup> | 0.15 | 0.17 | 0.20 | 0.24 | 0.30 | 0.40 | 0.48 | V/ns | #### Notes: - 1. VDD stands for VDDCA for CA[9:0], CK, CK#, CS#, and CKE. VDD stands for VDDQ for DQ, DM, DQS, and DQS#. - 2. VSS stands for VSSCA for CA[9:0], CK, CK#, CS#, and CKE. VSS stands for VSSQ for DQ, DM, DQS, and DQS#. #### Overshoot and Undershoot Definition #### Notes: - 1. VDD stands for VDDCA for CA[9:0], CK, CK#, CS#, and CKE. VDD stands for VDDQ for DQ, DM, DQS, and DQS#. - 2. VSS stands for VSSCA for CA[9:0], CK, CK#, CS#, and CKE. VSS stands for VSSQ for DQ, DM, DQS, and DQS#. #### HSUL\_12 Driver Output Timing Reference Load The timing reference loads are not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally with one or more coaxial transmission lines terminated at the tester electronics. ### HSUL\_12 Driver Output Reference Load for Timing and Slew Rate **Note**: All output timing parameter values (tDQSCK, tDQSQ, tQHS, tHZ, tRPRE etc.) are reported with respect to this reference load. This reference load is also used to report slew rate. ### **Output Driver Impedance** The output driver impedance is selected by a mode register during initialization. The selected value is able to maintain the tight tolerances specified if proper ZQ calibration is performed. Output specifications refer to the default output driver unless specifically stated otherwise. A functional representation of the output buffer is shown in bellow. The output driver impedance RON is defined by the value of the external reference resistor RZQ as follows: RONPU = (VDDQ - VOUT) / ABS(IOUT) When RONPD is turned off. RONPD = VOUT / ABS(IOUT) When RONPU is turned off. **Output Driver** Chip in drive mode ### **Output Driver Impedance Characteristics with ZQ Calibration** Output driver impedance is defined by the value of the external reference resistor RZQ. Typical RZQ is 240 ohms. # Output Driver DC Electrical Characteristics with ZQ Calibration | R <sub>ONnom</sub> | Resistor | V <sub>OUT</sub> | Min | Тур | Max | Unit | Notes | |----------------------------------------|----------------------|-------------------------------|--------|------|--------|--------------------|-------| | 34.3Ω | R <sub>ON34PD</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /7 | | | | R <sub>ON34PU</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /7 | | | 40.0Ω | R <sub>ON40PD</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /6 | | | | R <sub>ON40PU</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /6 | | | 48.0Ω | R <sub>ON48PD</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /5 | | | | R <sub>ON48PU</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /5 | | | 60.0Ω | R <sub>ON60PD</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /4 | | | | R <sub>ON60PU</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /4 | | | 80.0Ω | R <sub>ON80PD</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /3 | | | | R <sub>ON80PU</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /3 | | | 120.0Ω | R <sub>ON120PD</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /2 | | | | R <sub>ON120PU</sub> | $0.5 \times V$ <sub>DDQ</sub> | 0.85 | 1.00 | 1.15 | R <sub>ZQ</sub> /2 | | | Mismatch between pull-up and pull-down | MM <sub>PUPD</sub> | | -15.00 | | +15.00 | % | 5 | #### Notes: - 1. Applies across entire operating temperature range after calibration. - 2. RZQ = 240Ω. - 3. The tolerance limits are specified after calibration, with fixed voltage and temperature. For behavior of the tolerance limits if temperature or voltage changes after calibration. - 4. Pull-down and pull-up output driver impedances should be calibrated at 0.5 x VDDQ. - 5. Measurement definition for mismatch between pull-up and pull-down, MMPUPD: Measure RONPU and RONPD, both at 0.5 × VDDQ: MMPUPD = ((RONPU - RONPD)/RON, nom) × 100 For example, with MMPUPD (MAX) = 15% and RONPD = 0.85, RONPU must be less than 1.0. Output Driver Temperature and Voltage Sensitivity If temperature and/or voltage change after calibration, the tolerance limits widen ### Output Driver Sensitivity Definition | Symbol | Parameter | Min | Max | Unit | |-------------------|-----------------------------------------|------|------|------| | R <sub>ONPD</sub> | R <sub>ON</sub> temperature sensitivity | 0.00 | 0.75 | %/°C | | R <sub>ONPU</sub> | R <sub>ON</sub> voltage sensitivity | 0.00 | 0.20 | %/mV | #### Notes: #### Output Driver Temperature and Voltage Sensitivity | Symbol | Parameter | Min | Max | Unit | |-------------------|-----------------------------------------|------|------|------| | R <sub>ONPD</sub> | R <sub>ON</sub> temperature sensitivity | 0.00 | 0.75 | %/°C | | R <sub>ONPU</sub> | R <sub>ON</sub> voltage sensitivity | 0.00 | 0.20 | %/mV | Output Impedance Characteristics Without ZQ Calibration Output driver impedance is defined by design and characterization as the default setting. ### Output Driver DC Electrical Characteristics Without ZQ Calibration | RON nom | Resistor | V <sub>OUT</sub> | Min | Тур | Max | Unit | |---------|----------------------|------------------------|------|------|------|--------------------| | 34.3Ω | R <sub>ON34PD</sub> | 0.5 × V <sub>DDQ</sub> | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /7 | | | R <sub>ON34PU</sub> | 0.5 × V <sub>DDQ</sub> | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /7 | | 40.0Ω | R <sub>ON40PD</sub> | 0.5 × V <sub>DDQ</sub> | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /6 | | | R <sub>ON40PU</sub> | 0.5 × V <sub>DDQ</sub> | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /6 | | 48.0Ω | R <sub>ON48PD</sub> | $0.5 \times V$ DDQ | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /5 | | | R <sub>ON48PU</sub> | $0.5 \times V$ DDQ | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /5 | | 60.0Ω | R <sub>ON60PD</sub> | $0.5 \times V$ DDQ | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /4 | | | R <sub>ON60PU</sub> | $0.5 \times V$ DDQ | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /4 | | 80.0Ω | R <sub>ON80PD</sub> | $0.5 \times V$ DDQ | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /3 | | | R <sub>ON80PU</sub> | $0.5 \times V$ DDQ | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /3 | | 120.0Ω | R <sub>ON120PD</sub> | 0.5 × V <sub>DDQ</sub> | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /2 | | | R <sub>ON120PU</sub> | $0.5 \times V_{DDQ}$ | 0.70 | 1.00 | 1.30 | R <sub>ZQ</sub> /2 | <sup>1.</sup> $\Delta T = T - T$ (at calibration). $\Delta V = V - V$ (at calibration). <sup>2.</sup> dRONdT and dRONdV are not subject to production testing; they are verified by design and characterization. <sup>1.</sup> Applies across entire operating temperature range, without calibration. <sup>2.</sup> RZQ = $240\Omega$ # I-V Curves | | | | | $R_{ON} = 2$ | <b>40Ω</b> (R <sub>ZQ</sub> ) | $\mathbf{\Omega}$ (R $_{\mathrm{ZQ}}$ ) | | | | |-------------|----------------------------|--------------------------------|----------------------------|------------------|-------------------------------|-----------------------------------------|----------|------------------|--| | | | Pull-D | own | | | Pull-Up | | | | | | Current (mA) / R ON (ohms) | | Current (mA) / R ON (ohms) | | | | | | | | | | Default Value after<br>ZQRESET | | With Calibration | | Default Value after<br>ZQRESET | | With Calibration | | | Voltage (V) | Min (mA) | Max (mA) | Min (mA) | Max (mA) | Min (mA) | Max (mA) | Min (mA) | Max (mA) | | | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | 0.00 | | | 0.05 | 0.19 | 0.32 | 0.21 | 0.26 | -0.19 | -0.32 | -0.21 | -0.26 | | | 0.10 | 0.38 | 0.64 | 0.40 | 0.53 | -0.38 | -0.64 | -0.40 | -0.53 | | | 0.15 | 0.56 | 0.94 | 0.60 | 0.78 | -0.56 | -0.94 | -0.60 | -0.78 | | | 0.20 | 0.74 | 1.26 | 0.79 | 1.04 | -0.74 | -1.26 | -0.79 | -1.04 | | | 0.25 | 0.92 | 1.57 | 0.98 | 1.29 | -0.92 | -1.57 | -0.98 | -1.29 | | | 0.30 | 1.08 | 1.86 | 1.17 | 1.53 | -1.08 | -1.86 | -1.17 | -1.53 | | | 0.35 | 1.25 | 2.17 | 1.35 | 1.79 | -1.25 | -2.17 | -1.35 | -1.79 | | | 0.40 | 1.40 | 2.46 | 1.52 | 2.03 | -1.40 | -2.46 | -1.52 | -2.03 | | | 0.45 | 1.54 | 2.74 | 1.69 | 2.26 | -1.54 | -2.74 | -1.69 | -2.26 | | | 0.50 | 1.68 | 3.02 | 1.86 | 2.49 | -1.68 | -3.02 | -1.86 | -2.49 | | | 0.55 | 1.81 | 3.30 | 2.02 | 2.72 | -1.81 | -3.30 | -2.02 | -2.72 | | | 0.60 | 1.92 | 3.57 | 2.17 | 2.94 | -1.92 | -3.57 | -2.17 | -2.94 | | | 0.65 | 2.02 | 3.83 | 2.32 | 3.15 | -2.02 | -3.83 | -2.32 | -3.15 | | | 0.70 | 2.11 | 4.08 | 2.46 | 3.36 | -2.11 | -4.08 | -2.46 | -3.36 | | | 0.75 | 2.19 | 4.31 | 2.58 | 3.55 | -2.19 | -4.31 | -2.58 | -3.55 | | | 0.80 | 2.25 | 4.54 | 2.70 | 3.74 | -2.25 | -4.54 | -2.70 | -3.74 | | | 0.85 | 2.30 | 4.74 | 2.81 | 3.91 | -2.30 | -4.74 | -2.81 | -3.91 | | | 0.90 | 2.34 | 4.92 | 2.89 | 4.05 | -2.34 | -4.92 | -2.89 | -4.05 | | | 0.95 | 2.37 | 5.08 | 2.97 | 4.23 | -2.37 | -5.08 | -2.97 | -4.23 | | | 1.00 | 2.41 | 5.20 | 3.04 | 4.33 | -2.41 | -5.20 | -3.04 | -4.33 | | | 1.05 | 2.43 | 5.31 | 3.09 | 4.44 | -2.43 | -5.31 | -3.09 | -4.44 | | | 1.10 | 2.46 | 5.41 | 3.14 | 4.52 | -2.46 | -5.41 | -3.14 | -4.52 | | | 1.15 | 2.48 | 5.48 | 3.19 | 4.59 | -2.48 | -5.48 | -3.19 | -4.59 | | | 1.20 | 2.50 | 5.55 | 3.23 | 4.65 | -2.50 | -5.55 | -3.23 | -4.65 | | # Output Impedance = 240 Ohms, I-V Curves After ZQRESET # Output Impedance = 240 Ohms, I-V Curves After Calibration # **Clock Specification** The specified clock jitter is a random jitter with Gaussian distribution. Input clocks violating minimum or maximum values may result in device malfunction. ### **Definitions and Calculations** | Symbol | Description | Calculation | Notes | |------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------| | <sup>t</sup> CK(avg) and<br>nCK | The average clock period across any consecutive 200-cycle window. Each clock period is calculated from rising clock edge to rising clock edge. Unit <sup>t</sup> CK(avg) represents the actual clock average <sup>t</sup> CK(avg)of the input clock under operation. Unit nCK represents one clock cycle of the input clock, counting from actual clock edge to actual clock edge. <sup>t</sup> CK(avg)can change no more than ±1% within a 100-clock-cycle window, provided that all jitter and timing specifications are met. | $t_{CK(avg)} = \left(\sum_{j=1}^{N} t_{CK_j}\right)/N$ Where N = 200 | | | <sup>t</sup> CK(abs) | The absolute clock period, as measured from one rising clock edge to the next consecutive rising clock edge. | | 1 | | <sup>t</sup> CH(avg) | The average HIGH pulse width, as calculated across any 200 consecutive HIGH pulses. | $t_{CH(avg)} = \left(\sum_{j=1}^{N} t_{CH_j}\right) / (N \times t_{CK(avg)})$ Where N = 200 | | | <sup>t</sup> CL(avg) | The average LOW pulse width, as calculated across any 200 consecutive LOW pulses. | $t_{CL(avg)} = \left(\sum_{j=1}^{N} t_{CL_j}\right) / (N \times t_{CK(avg)})$ Where N = 200 | | | tJIT(per) | The single-period jitter defined as the largest deviation of any signal tCK from tCK(avg). | $t_{JIT(per)} = min/max \text{ of } \begin{bmatrix} t_{CK_i} - t_{CK(avg)} \end{bmatrix}$ Where i = 1 to 200 | 1 | | <sup>t</sup> JIT(per),act | The actual clock jitter for a given system. | | | | <sup>t</sup> JIT(per),<br>allowed | The specified clock period jitter allowance. | | | | <sup>t</sup> JIT(cc) | The absolute difference in clock periods between two consecutive clock cycles. †JIT(cc) defines the cycle-to-cycle jitter. | $t_{JIT(cc)} = max \text{ of } \left[t_{CK_{i+1}} - t_{CK_i}\right]$ | 1 | | <sup>t</sup> ERR(nper) | The cumulative error across n multiple consecutive cycles from <sup>t</sup> CK(avg). | $t_{ERR(nper)} = \left(\sum_{j=i}^{i+n-1} t_{CK_j}\right) - (n \times t_{CK(avg)})$ | 1 | | <sup>t</sup> ERR(nper),act | The actual cumulative error over n cycles for a given system. | | | | <sup>t</sup> ERR(nper),<br>allowed | The specified cumulative error allowance over n cycles. | | | | tERR(nper),min | The minimum <sup>t</sup> ERR(nper). | tERR(nper),min = (1 + 0.68LN(n)) × $t$ JIT(per),min | 2 | | Symbol | Description | Calculation | Notes | |------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------| | tERR(nper),max | The maximum term(nper). | $^{t}$ ERR(nper),max = (1 + 0.68LN(n)) × $^{t}$ JIT(per),max | 2 | | <sup>t</sup> JIT(duty) | Defined with absolute and average specifications for <sup>t</sup> CH and <sup>t</sup> CL, respectively. | $^{t}$ JIT(duty),min = MIN( ( $^{t}$ CH(abs),min - $^{t}$ CH(avg),min), ( $^{t}$ CL(abs),min - $^{t}$ CL(avg),min)) $\times$ $^{t}$ CK(avg) | | | | | $eq:linear_to_to_to_to_to_to_to_to_to_to_to_to_to_$ | | #### Notes: - 1. Not subject to production testing. - 2. Using these equations, tERR(nper) tables can be generated for each tJIT(per),act value. ### tCK(abs), tCH(abs), and tCL(abs) These parameters are specified with their average values; however, the relationship between the average timing and the absolute instantaneous timing (defined in the following table) is applicable at all times. ### tCK(abs), tCH(abs), and tCL(abs) Definitions | Parameter | Symbol | Minimum | Unit | |---------------------------------|----------|----------------------------------------------------------------------------------------------|----------------------| | Absolute clock period | tCK(abs) | <sup>t</sup> CK(avg),min + <sup>t</sup> JIT(per),min | ps <sup>1</sup> | | Absolute clock HIGH pulse width | tCH(abs) | <sup>t</sup> CH(avg),min + <sup>t</sup> JIT(duty),min <sup>2</sup> / <sup>t</sup> CK(avg)min | tCK(avg) | | Absolute clock LOW pulse width | tCL(abs) | <sup>t</sup> CL(avg),min + <sup>t</sup> JIT(duty),min <sup>2</sup> / <sup>t</sup> CK(avg)min | <sup>t</sup> CK(avg) | - 1. tCK(avg), min is expressed in ps for this table. - 2. tJIT(duty),min is a negative value #### **Clock Period Jitter** LPDDR2 devices can tolerate some clock period jitter without core timing parameter derating. This section describes device timing requirements with clock period jitter (tJIT(per)) in excess of the values found in the AC Timing section. Calculating cycle time derating and clock cycle derating are also described. #### **Clock Period Jitter Effects on Core Timing Parameters** Core timing parameters (tRCD, tRP, tRTP, tWR, tWRA, tWTR, tRC, tRAS, tRRD, tFAW) extend across multiple clock cycles. Clock period jitter impacts these parameters when measured in numbers of clock cycles. Within the specification limits, the device is characterized and verified to support tnPARAM = RU[tPARAM/tCK(avg)]. During device operation where clock jitter is outside specification limits, the number of clocks or tCK(avg), may need to be increased based on the values for each core timing parameter. ### **Cycle Time Derating for Core Timing Parameters** For a given number of clocks (tnPARAM), when tCK(avg) and tERR(tnPARAM) exceed tERR(tnPARAM), allowed, cycle time derating may be required for core timing parameters. $$CycleTimeDerating = max \quad \left\{ \underbrace{\frac{^tPARAM + \ ^tERR(\ ^tnPARAM), act \ \ - \ ^tERR(\ ^tnPARAM), allowed}{^tnPARAM}}_{} - \ ^tCK(avg) \ \right\}, \ 0 \\$$ Conduct cycle time derating analysis for each core timing parameter. The amount of cycle time derating required is the maximum of the cycle time deratings determined for each individual core timing parameter. ## **Clock Cycle Derating for Core Timing Parameters** For each core timing parameter and a given number of clocks (tnPARAM), clock cycle derating should be specified with tJIT(per). For a given number of clocks (tnPARAM), when tCK(avg) and (tERR(tnPARAM),act) exceed the supported cumulative tERR(tnPARAM),allowed, if the equation below results in a positive value for a core timing parameter (tCORE), the required clock cycle derating (in clocks) will be that positive value. $$\label{eq:clockCycleDerating} \textit{ClockCycleDerating} = & \textit{RU} \left\{ \frac{t_{PARAM} + \ t_{ERR(} \ t_{nPARAM}), act - \ t_{ERR(} \ t_{nPARAM}), allowed}{t_{CK(avg)}} \right\} - t_{nPARAM} + t_{error} \left\{ t_{nPARAM} + t_{nPARA$$ Conduct cycle-time derating analysis for each core timing parameter. #### **Clock Jitter Effects on Command/Address Timing Parameters** Command/address timing parameters (tIS, tIH, tISCKE, tIHCKE, tISb, tIHb, tISCKEb, tIHCKEb) are measured from a command/address signal (CKE, CS, or CA[9:0]) transition edge to its respective clock signal (CK/CK#) crossing. The specification values are not affected by the tJIT(per) applied, as the setup and hold times are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values must be met. ### **Clock Jitter Effects on READ Timing Parameters** #### **tRPRE** When the device is operated with input clock jitter, tRPRE must be derated by the tJIT(per),act,max of the input clock that exceeds tJIT(per),allowed,max. Output deratings are relative to the input clock. $${}^{t}RPRE(min,derated) = 0.9 - \left[ \frac{{}^{t}JIT(per),act,max - {}^{t}JIT(per),allowed,max}{{}^{t}CK(avg)} \right]$$ For example, if the measured jitter into a LPDDR2-800 device has tCK(avg) = 2500ps, tJIT(per), act, min = -172ps, and JIT(per), act, max = +193ps, then tRPRE, min, derated = 0.9 - (tJIT(per), act, max - tJIT(per), allowed, max)/tCK(avg) = 0.9 - (193 - 100)/2500 = 0.8628 tCK(avg). tLZ(DQ), tHZ(DQ), tDQSCK, tLZ(DQS), tHZ(DQS) These parameters are measured from a specific clock edge to a data signal transition (DMn or DQm, where: n = 0, 1, 2, or 3; and m = DQ[31:0]), and specified timings must be met with respect to that clock edge. Therefore, they are not affected by tJIT(per). #### tQSH, tQSL These parameters are affected by duty cycle jitter, represented by tCH(abs)min and tCL(abs)min. Therefore tQSH(abs)min and tQSL(abs)min can be specified with tCH(abs)min and tCL(abs)min. tQSH(abs)min = tCH(abs)min - 0.05 tQSL(abs)min = tCL(abs)min - 0.05. These parameters determine the absolute data-valid window at the device pin. The absolute minimum data-valid window at the device pin = min [(tQSH(abs)min × tCK(avg)min - tDQSQmax - tQHSmax), (tQSL(abs)min × tCK(avg)min - tDQSQmax - tQHSmax)]. This minimum data-valid window must be met at the target frequency regardless of clock jitter. #### **tRPST** tRPST is affected by duty cycle jitter, represented by tCL(abs). Therefore, tRPST(abs)min can be specified by tCL(abs)min. tRPST(abs)min = tCL(abs)min - 0.05 = tQSL(abs)min. # Clock Jitter Effects on WRITE Timing Parameters tDS, tDH These parameters are measured from a data signal (DMn or DQm, where n = 0, 1, 2, 3; and m = DQ[31:0]) transition edge to its respective data strobe signal (DQSn, DQSn#: n = 0,1,2,3) crossing. The specification values are not affected by the amount of tJIT(per) applied, because the setup and hold times are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values must be met. #### tDSS, tDSH These parameters are measured from a data strobe signal crossing (DQSx, DQSx#) to its clock signal crossing (CK/CK#). The specification values are not affected by the amount of tJIT(per)) applied, because the setup and hold times are relative to the clock signal crossing that latches the command/address. Regardless of clock jitter values, these values must be met. #### **tDQSS** This parameter is measured from the clock signal (CK, /CK) crossing to the first latching data strobe signal (DQSx, /DQSx) crossing. When the device is operated with input clock jitter, this parameter must be derated by the actual tJIT(per),act of the input clock in excess of tJIT(per),allowed. $$t_{DQSS(min,derated)} = 0.75 - \underbrace{ \begin{bmatrix} t_{JIT(per),act,min} - & t_{JIT(per),allowed,min} \\ t_{CK(avg)} \end{bmatrix} }_{t_{DQSS(max,derated)} = 1.25 - \underbrace{ \begin{bmatrix} t_{JIT(per),act,max} - & t_{JIT(per),allowed,max} \\ t_{CK(avg)} \end{bmatrix} }_{t_{DQSS(max,derated)} = 1.25 - \underbrace{ \begin{bmatrix} t_{JIT(per),act,max} - & t_{JIT(per),allowed,max} \\ t_{CK(avg)} \end{bmatrix} }_{t_{DQSS(max,derated)}}$$ For example, if the measured jitter into an LPDDR2-800 device has tCK(avg) = 2500ps, tJIT(per), act, min = -172ps, and tJIT(per), act, max = +193ps, then: $tDQSS, (min, derated) = 0.75 - (tJIT(per), act, min - tJIT(per), allowed, min)/tCK(avg) = 0.75 - (-172 + 100)/2500 = 0.7788 \ tCK(avg), \ and \ tDQSS, (max, derated) = 1.25 - (tJIT(per), act, max - tJIT(per), allowed, max)/tCK(avg) = 1.25 - (193 - 100)/2500 = 1.2128 \ tCK(avg).$ #### **ORDERING INFORMATION** Industrial Range: Tc = -40°C to +85°C | Clock | Speed Grade | Order Part No. | Organization | Package | |---------|-------------|---------------------|-----------------------|-----------------------------| | 400 MHz | -25 | IS43LD32128B-25BLI | 128Mb x 32, LPDDR2-S4 | 134 ball BGA, lead free | | | | IS43LD32128B-25BPLI | 128Mb x 32, LPDDR2-S4 | 168 ball PoP BGA, lead free | | 533 MHz | -18 | IS43LD32128B-18BLI | 128Mb x 32, LPDDR2-S4 | 134 ball BGA, lead free | | | | IS43LD32128B-18BPLI | 128Mb x 32, LPDDR2-S4 | 168 ball PoP BGA, lead free | Automotive, A1 Range: Tc = -40°C to +85°C | Clock | Speed Grade | Order Part No. | Organization | Package | |---------|-------------|----------------------|-----------------------|-----------------------------| | 400 MHz | -25 | IS46LD32128B-25BLA1 | 128Mb x 32, LPDDR2-S4 | 134 ball BGA, lead free | | | | IS46LD32128B-25BPLA1 | 128Mb x 32, LPDDR2-S4 | 168 ball PoP BGA, lead free | | 533 MHz | -18 | IS46LD32128B-18BLA1 | 128Mb x 32, LPDDR2-S4 | 134 ball BGA, lead free | | | | IS46LD32128B-18BPLA1 | 128Mb x 32, LPDDR2-S4 | 168 ball PoP BGA, lead free | Automotive, A2 Range: Tc = -40°C to +105°C | Clock | Speed Grade | Order Part No. | Organization | Package | |---------|-------------|----------------------|-----------------------|-----------------------------| | 400 MHz | -25 | IS46LD32128B-25BLA2 | 128Mb x 32, LPDDR2-S4 | 134 ball BGA, lead free | | | | IS46LD32128B-25BPLA2 | 128Mb x 32, LPDDR2-S4 | 168 ball PoP BGA, lead free | | 533 MHz | -18 | IS46LD32128B-18BLA2 | 128Mb x 32, LPDDR2-S4 | 134 ball BGA, lead free | | | | IS46LD32128B-18BPLA2 | 128Mb x 32, LPDDR2-S4 | 168 ball PoP BGA, lead free | Automotive, A25 Range: Tc = -40°C to +115°C | Clock | Speed Grade | Order Part No. | Organization | Package | |---------|-------------|-----------------------|-----------------------|-----------------------------| | 400 MHz | -25 | IS46LD32128B-25BLA25 | 128Mb x 32, LPDDR2-S4 | 134 ball BGA, lead free | | | | IS46LD32128B-25BPLA25 | 128Mb x 32, LPDDR2-S4 | 168 ball PoP BGA, lead free | | 533 MHz | -18 | IS46LD32128B-18BLA25 | 128Mb x 32, LPDDR2-S4 | 134 ball BGA, lead free | | | | IS46LD32128B-18BPLA25 | 128Mb x 32, LPDDR2-S4 | 168 ball PoP BGA, lead free |