

Product Discontinuance Notice – Last Time Buy Expires on (12/7/2013)

### DATASHEET

## 1:6 PCI Clock Generator/ Fanout Buffer

The MPC905 is a six output clock generation device targeted to provide the clocks required in a 3.3 V or 5.0 V PCI environment. The device operates from a 3.3 V supply and can interface to either a TTL input or an external crystal. The inputs to the device can be driven with 5.0 V when the V<sub>CC</sub> is at 3.3 V. The outputs of the MPC905 meet all of the specifications of the PCI standard.

### Features

- Six Low Skew Outputs
- · Synchronous Output Enables for Power Management
- Low Voltage Operation
- XTAL Oscillator Interface
- 16-Lead SOIC Package
- 5.0 V Tolerant Enable Inputs
- Replacement part: ICS83905

### **Functional Description**

The MPC905 device is targeted for PCI bus or processor bus environments with up to 12 clock loads. Each of the six outputs on the MPC905 can drive two series terminated  $50\Omega$  transmission lines. This capability effectively makes the MPC905 a 1:12 fanout buffer.

The MPC905 offers two synchronous enable inputs to allow users flexibility in

developing power management features for their designs. Both enable signals are active HIGH inputs. A logic '0' on the ENABLE1 will pull outputs 0 to 4 into the logic '0' state. A logic '1' on the ENABLE1 input will result in outputs 0 to 4 to be toggling. A logic '0' on ENABLE2 will cause output BLK5 to a logic '0' state, whereas a logic '1' on ENABLE2 will cause output BLK5 to toggle. The oscillator remains on.

The ENABLE2 input can be used to disable any high power device for system power savings during periods of inactivity. Both enable inputs are synchronized internal to the chip so that the output disabling will happen only when the outputs are already LOW. This feature guarantees no runt pulses will be generated during enabling and disabling.





### Table 1. Pin Configurations

| Pin               | I/O    | Туре   | Function                     |
|-------------------|--------|--------|------------------------------|
| XTAL_IN, XTAL_OUT | Input  | Analog | Crystal Oscillator Terminals |
| ENABLE1, ENABLE2  | Input  | LVCMOS | Output Enable                |
| BCLK0-BCLK5       | Output | LVCMOS | Clock Outputs                |
| V <sub>DD</sub>   |        | Supply | Positive Power Supply        |
| GND               |        | Supply | Negative Power Supply        |

### Table 2. Function Table

| ENABLE1 | ENABLE2 | Outputs 0 to 4 | Output 5 | OSC (On/Off) |
|---------|---------|----------------|----------|--------------|
| 0       | 0       | Low            | Low      | ON           |
| 0       | 1       | Low            | Toggling | ON           |
| 1       | 0       | Toggling       | Low      | ON           |
| 1       | 1       | Toggling       | Toggling | ON           |

### Table 3. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol             | Parameter                            | Min  | Max                   | Unit |
|--------------------|--------------------------------------|------|-----------------------|------|
| V <sub>DD</sub>    | Supply Voltage                       | -0.5 | 4.6                   | V    |
| V <sub>IN</sub>    | Input Voltage                        | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| T <sub>oper</sub>  | Operating Temperature Range          | 0    | +70                   | °C   |
| T <sub>stg</sub>   | Storage Temperature Range            | -65  | +150                  | °C   |
| T <sub>sol</sub>   | Soldering Temperature Range (10 Sec) |      | +260                  | °C   |
| Тj                 | Junction Temperature Range           |      | +125                  | °C   |
| ESD                | Static Discharge Voltage             | 1500 |                       | V    |
| I <sub>Latch</sub> | Latch Up Current                     | 50   |                       | mA   |

1. Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

| Symbol             | Parameter                                                                   | Min                                          | Max                                          | Unit       |
|--------------------|-----------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|------------|
| T <sub>A</sub>     | Ambient Temperature Range                                                   | 0                                            | 70                                           | °C         |
| V <sub>CC</sub>    | Positive Supply Voltage (Functional Range)                                  | 3.0                                          | 3.6                                          | V          |
| t <sub>DC</sub> in | T <sub>high</sub> (at XTAL_IN Input)<br>T <sub>Iow</sub> (at XTAL_IN Input) | 0.44T <sup>(1)</sup><br>0.44T <sup>(1)</sup> | 0.56T <sup>(1)</sup><br>0.56T <sup>(1)</sup> | T = Period |

#### Table 4. Recommended Operating Conditions

1. When using External Source for reference, requirement to meet PCI clock duty cycle requirement on the output.

### Table 5. DC Characteristics (T<sub>A</sub> = 0–70°C; V<sub>DD</sub> = 3.3 V $\pm$ 0.3 V)

| Symbol          | Characteristic            |                        | Min | Тур            | Max                | Unit           | Condition                               |
|-----------------|---------------------------|------------------------|-----|----------------|--------------------|----------------|-----------------------------------------|
| V <sub>IH</sub> | High Level Input Voltage  |                        | 2.0 |                | 5.5 <sup>(2)</sup> | V              |                                         |
| V <sub>IL</sub> | Low Level Input Voltage   |                        |     |                | 0.8                | V              |                                         |
| V <sub>OH</sub> | High Level Output Voltage |                        | 2.4 |                |                    | V              | I <sub>OH</sub> = -36 mA <sup>(1)</sup> |
| V <sub>OL</sub> | Low Level Output Voltage  |                        |     |                | 0.4                | V              | I <sub>OL</sub> = 36 mA <sup>(1)</sup>  |
| I <sub>IH</sub> | Input High Current        |                        |     |                | 2.5 <sup>(2)</sup> | μΑ             |                                         |
| I <sub>IL</sub> | Input Low Current         |                        |     |                | 2.5                | μΑ             |                                         |
| I <sub>CC</sub> | Power Supply Current      | DC<br>33 MHz<br>66 MHz |     | 20<br>37<br>78 | 45<br>95           | μA<br>mA<br>mA |                                         |
| C <sub>IN</sub> | Input Capacitance         | XTAL_IN<br>Others      |     |                | 9.0<br>4.5         | pF             |                                         |

1. The MPC905 can drive  $50\Omega$  transmission lines on the incident edge. Each output drives one  $50\Omega$  parallel terminated transmission line to  $V_{TT} = V_{CC}/2$ . Alternately, the device drives up to two  $50\Omega$  series terminated transmission lines per output.

 XTAL\_IN input will sink up to 10mA when driven to 5.5 V. There are no reliability concerns associated with the condition. Note that the ENABLE1 input must be a logic HIGH. Do not take the ENABLE1 input to a logic LOW with >V<sub>CC</sub> volts on the XTAL\_IN input.

### Table 6. AC Characteristics (T<sub>A</sub> = 0–70°C; V<sub>DD</sub> = 3.3 V $\pm$ 0.3 V)

| Symbol                          | Char                           | acteristic                                                                         | Min                                                                                          | Тур | Max                                                                                          | Unit         | Condition                                     |
|---------------------------------|--------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------|--------------|-----------------------------------------------|
| F <sub>max</sub>                | Maximum Operating<br>Frequency | Using External Crystal<br>Using External Clock Source                              | <br>DC                                                                                       |     | 50<br>100                                                                                    | MHz          |                                               |
| t <sub>pw</sub>                 | Output Pulse Width             | HIGH (Above 2.0 V)<br>LOW (Below 0.8 V)<br>HIGH (Above 2.0 V)<br>LOW (Below 0.8 V) | 0.40T <sup>(1)</sup><br>0.40T <sup>(1)</sup><br>0.45T <sup>(2)</sup><br>0.45T <sup>(2)</sup> |     | 0.60T <sup>(1)</sup><br>0.60T <sup>(1)</sup><br>0.55T <sup>(2)</sup><br>0.55T <sup>(2)</sup> |              | T = Periods                                   |
| t <sub>per</sub>                | Output Period                  |                                                                                    | T - 400 ps                                                                                   |     |                                                                                              |              | T = Desired<br>Period                         |
| t <sub>os</sub>                 | Output-to-Output Skew          | Rising Edges<br>Falling Edges                                                      |                                                                                              |     | 400<br>500                                                                                   | ps           |                                               |
| t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Times (Slew Rate     | 9)                                                                                 | 1.0                                                                                          |     | 4.0                                                                                          | V/ns         | Series<br>Terminated<br>Transmission<br>Lines |
| t <sub>EN</sub>                 | Enable Time                    | ENABLE1<br>ENABLE2                                                                 |                                                                                              |     | 5.0<br>4.0                                                                                   | ms<br>Cycles |                                               |
| t <sub>DIS</sub>                | Disable Time                   | ENABLE1<br>ENABLE2                                                                 |                                                                                              |     | 4.0<br>4.0                                                                                   | Cycles       |                                               |
| A <sub>osc</sub>                | XTAL_IN to XTAL_OUT O          | scillator Gain                                                                     | 6.0                                                                                          |     |                                                                                              | dB           |                                               |
| Phase                           | Loop Phase Shift Modulo 3      | 360° +                                                                             | 30                                                                                           |     |                                                                                              | Degrees      |                                               |

1. Assuming input duty cycle specs from Recommended Operating Conditions table are met.

2. Assuming external crystal or 50% duty cycle external reference is used.



## Figure 3. Crystal Oscillator Interface (Fundamental)



# Figure 4. Crystal Oscillator Interface (3rd Overtone)

### Table 7. Crystal Specifications

| Parameter                          | Value                    |
|------------------------------------|--------------------------|
| Crystal Cut                        | Fundamental AT Cut       |
| Resonance                          | Parallel Resonance       |
| Frequency Tolerance                | ±75 ppm at 25°C          |
| Frequency/Temperature Stability    | ±150 pm 0 to 70°C        |
| Operating Range                    | 0 to 70°C                |
| Shunt Capacitance                  | 5-7 pF                   |
| Equivalent Series Resistance (ESR) | 50 to 80Ω                |
| Correlation Drive Level            | 100 μW                   |
| Aging                              | 5 ppm/Yr (First 3 Years) |



### Figure 5. Enable Timing Diagram

### **APPLICATIONS INFORMATION**

### DRIVING TRANSMISSION LINES

The MPC905 clock driver was designed to drive high speed signals in a terminated transmission line environment. To provide the optimum flexibility to the user the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of approximately  $10\Omega$  the drivers can drive either parallel or series terminated transmission lines. For more information on transmission lines the reader is referred to application note AN1091 in the Timing Solutions data book (DL207/D).

In most high performance clock networks point-to-point distribution of signals is the method of choice. In a point-to-point scheme either series terminated or parallel terminated transmission lines can be used. The parallel technique terminates the signal at the end of the line with a  $50\Omega$  resistance to V<sub>CC</sub>/2. This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the MPC905 clock driver. For the series terminated case however there is no DC current draw, thus the outputs can drive multiple series terminated lines. Figure 6 illustrates an output driving a single series terminated line vs two series terminated lines in parallel. When taken to its extreme the fanout of the MPC905 clock driver multiple lines.



Figure 6. Single versus Dual Transmission Lines

The waveform plots of Figure 7 show the simulation results of an output driving a single line vs two lines. In both cases the drive capability of the MPC905 output buffers is more than sufficient to drive  $50\Omega$  transmission lines on the incident edge.

Note from the delay measurements in the simulations a delta of only 43 ps exists between the two differently loaded outputs. The output waveform in Figure 7 shows a step in the waveform, this step is caused by the impedance mismatch

seen looking into the driver. The parallel combination of the  $40\Omega$  series resistor plus the output impedance does not match the parallel combination of the line impedances. The voltage wave launched down the two lines will equal:

VL = VS (Zo / Rs + Ro + Zo) = 3.0 (25/55) = 1.36 V

At the load end the voltage will double, due to the near unity reflection coefficient, to 2.73 V. It will then increment towards the quiescent 3.0 V in steps separated by one round trip delay (in this case 4.0 ns).





Since this step is well above the threshold region it will not cause any false clock triggering, however designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines the situation in Figure 8 should be used. In this case the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance the line impedance is perfectly matched.



Figure 8. Optimized Dual Line Termination



### PACKAGE DIMENSIONS

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA    | L OUTLINE                     | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------|-------------------------------|------------------|-------------|
| TITLE:                                                  |              | DOCUMENT NO                   | : 98ASB42566B    | REV: L      |
| 16LD SOIC N/B, 1.27 PITCH                               |              | CASE NUMBER: 751B-05 11 APR 2 |                  | 11 APR 2005 |
|                                                         | CASE-OUTLINE |                               |                  |             |

PAGE 1 OF 2

7° 0°

SECTION A-A

### CASE 751B-05 **ISSUE L** PLASTIC SOIC PACKAGE

### PACKAGE DIMENSIONS

NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 6. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | LOUTLINE                 | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|-----------|--------------------------|------------------|-------------|
| TITLE:                                                  |           | DOCUMENT NO              | : 98ASB42566B    | REV: L      |
| 16LD SOIC N/B, 1.27 PITCH,<br>Case outline              |           | CASE NUMBER: 751B-05     |                  | 11 APR 2005 |
| CASE OUTEINE                                            |           | STANDARD: JEDEC MS-012AC |                  |             |

### CASE 751B-05 ISSUE L PLASTIC SOIC PACKAGE

PAGE 2 OF 2

## We've Got Your Timing Solution



6024 Silver Creek Valley Road San Jose, California 95138 Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT **Technical Support** 

netcom@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.