# 8 Mbit (1Mb x 8) UV EPROM and OTP EPROM #### **Features** ■ 5 V ± 10% supply voltage in Read operation ■ Access time: 55 ns ■ low Power Consumption: - Active current: 35 mA at 5 MHz Standby current: 100 μA ■ Programming voltage: 12.75 V ± 0.25 V ■ Programming time: 50 µs/word ■ Electronic signature - Manufacturer code: 20h - Device code: 42h ■ ECOPACK® packages available Obsolete Product(s) Contents M27C801 # **Contents** | 1 | Desc | ription | 5 | |-----|-------|------------------------------------------------------------|------| | 2 | Devi | ce description | 8 | | | 2.1 | Read mode | 8 | | | 2.2 | Standby mode | 8 | | | 2.3 | Two-line output control | 8 | | | 2.4 | System considerations | 9 | | | 2.5 | System considerations | 9 | | | 2.6 | Presto IIB programming algorithm | 9 | | | 2.7 | Program Inhibit | 10 | | | 2.8 | Program Verify | 10 | | | 2.9 | Program Inhibit | 10 | | | 2.10 | Erasure operation (applies to UV FFROM) | 11 | | 3 | | mum ratings | | | 4 | DC a | nd AC characteristics | . 13 | | 5 | Pack | age mechanical data | 19 | | | 5.1 | 22-pin ceramic frit-seal DIP, with round window (FDIP32WA) | | | | 5.2 | 32-pin plastic DIP, 600 mils width (PDIP32) | | | | 5.3 | 32-lead rectangular plastic leaded chip carrier (PLCC32) | | | 250 | Part | numbering | . 22 | | 7 | Revie | sion history | 23 | M27C801 List of tables # List of tables | | Table 1. | Signal descriptions | . 6 | |---|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | Table 2. | Operating modes | . 8 | | | Table 3. | Electronic signature | 11 | | | Table 4. | Absolute maximum ratings | 12 | | | Table 5. | AC measurement conditions | 13 | | | Table 6. | Capacitance | 14 | | | Table 7. | Read mode DC characteristics | 14 | | | Table 8. | Programming mode DC characteristics | 15 | | | Table 9. | Read mode AC characteristics | 16 | | | Table 10. | Margin mode AC characteristics | 17 | | | Table 11. | Programming mode AC characteristics | 18 | | | Table 12. | FDIP32WA package mechanical data | 19 | | | Table 13. | PDIP32 package mechanical data | 20 | | | Table 14. | PLCC32 package mechanical data | 21 | | | Table 15. | Ordering information scheme | 22 | | | Table 16. | Document revision history | 23 | | | | Signal descriptions Operating modes Electronic signature Absolute maximum ratings AC measurement conditions. Capacitance Read mode DC characteristics Programming mode DC characteristics Read mode AC characteristics Margin mode AC characteristics Programming mode AC characteristics FDIP32WA package mechanical data PDIP32 package mechanical data PLCC32 package mechanical data Ordering information scheme Document revision history | | | ( | 2/02 | | | List of figures M27C801 # **List of figures** | Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. | DIP connections | 7 2 3 | |----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | Figure 7. Figure 8. Figure 9. Figure 10. Figure 11. Figure 12. | Read mode AC waveforms | 3<br>7<br>3<br>1 | | ga 0 | i ate Produce | - | | | Obsole | | | | product(s) | | | Obsoli | Logic diagram DIP connections PLCC connections Programming flowchart AC testing input output waveform AC testing load circuit Read mode AC waveforms Margin mode AC waveforms Programming and verify modes AC waveforms FDIP32WA package outline PDIP32 package outline PLCC32 package outline 2 | | M27C801 Description ### 1 Description The M27C801 is an 8 Mbit EPROM offered in the two ranges UV (ultra violet erase) and OTP (one time programmable). It is ideally suited for applications where fast turn-around and pattern experimentation are important requirements and is organized as 1,048,576 by 8 bits. The FDIP32W (window ceramic frit-seal package) has transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M27C801 is offered in PDIP32 and PLCC32 packages. In order to meet environmental requirements, ST offers the M27C801 in ECOPACK® packages. ECOPACK packages are Lead-free. The category of second-level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK® specifications are available at: www.st.com. See Figure 1: Logic diagram and Table 1: Signal descriptions for a brief overview of the signals connected to this device. Description M27C801 Table 1. Signal descriptions | Signal | Description | |--------------------------|--------------------------------| | A0-A19 | Address inputs | | Q0-Q7 | Data outputs | | Ē | Chip Enable | | <b>G</b> V <sub>PP</sub> | Output enable / program supply | | V <sub>CC</sub> | Supply voltage | | V <sub>SS</sub> | Ground | Figure 2. DIP connections M27C801 Description Figure 3. PLCC connections M27C801 **Device description** #### **Device description** 2 The operating modes of the M27C801 are listed in the Operating Modes table. A single power supply is required in Read mode. All inputs are TTL levels except for GV<sub>PP</sub> and 12V on A9 for Electronic Signature and Margin Mode Set or Reset. Operating modes (1) Table 2. | Mode | Ē | ŪV <sub>pp</sub> | A9 | Q7-Q0 | | | | | |-----------------------------------------------------------|-----------------------|------------------|-----|----------|--|--|--|--| | Read | $V_{IL}$ | V <sub>IL</sub> | Х | Data Out | | | | | | Output Disable | V <sub>IL</sub> | V <sub>IH</sub> | Х | Hi-Z | | | | | | Program | V <sub>IL</sub> Pulse | V <sub>PP</sub> | Х | Data Ir. | | | | | | Program Inhibit | V <sub>IH</sub> | V <sub>PP</sub> | Х | Hi-Z | | | | | | Standby | V <sub>IH</sub> | Х | X | Hi-Z | | | | | | Electronic signature | $V_{IL}$ | V <sub>IL</sub> | VIC | Codes | | | | | | 1. $X = V_{IH}$ or $V_{IL}$ , $V_{ID} = 12 V \pm 0.5 V$ . | | | | | | | | | | Read mode | | | | | | | | | <sup>1.</sup> $X = V_{IH}$ or $V_{IL}$ , $V_{ID} = 12 V \pm 0.5 V$ . #### 2.1 Read mode The M27C801 has two control functions in one of which must be logically active in order to obtain data at the outputs. Chip Enable (L) is the power control and should be used for device selection. Output Enable $(\overline{G})$ is trie output control and should be used to gate data to the output pins, independent or device selection. Assuming that the addresses are stable, the address access time $({}^{t}_{AVOV})$ is equal to the delay from $\overline{E}$ to output $(t_{ELQV})$ . Data is available at the output after a delay of t<sub>GLOV</sub> from the falling edge of G, assuming that E has been low and the addresses have been stable for at least $t_{AVOV}$ $t_{GLOV}$ . #### 2.2 Standoy mode The M27C801 has a standby mode which reduces the supply current from 35mA to 100uA. The M27C801 is placed in the standby mode by applying a CMOS high signal to the E input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\mathsf{G}}\mathsf{V}_{\mathsf{PP}}$ input. #### 2.3 Two-line output control Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows: - the lowest possible memory power dissipation, - complete assurance that output bus contention will not occur. For the most efficient use of these two control lines, E should be decoded and used as the primary device selecting function, while $\overline{G}$ should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This M27C801 Device description ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device. #### 2.4 System considerations The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1\mu F$ ceramic capacitor be used on every device between $V_{CC}$ and $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7\mu F$ bulk electrolytic capacitor should be used between $V_{CC}$ and $V_{SS}$ for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to ever come the voltage drop caused by the inductive effects of PCB traces. #### 2.5 Programming When delivered (and after each erasure for U'v EPROM), all bits of the M27C801 are in the '1' state. Data is introduced by selectively pregramming '0's into the desired bit locations. Although only '0' will be programmed, both '1's and '0's can be present in the data word. The only way to change a '0' to a '1' is by die exposure to ultraviolet light (UV EPROM). The M27C801 is in the programming mode when $V_{PP}$ input is at 12.75V and $\overline{E}$ is pulsed to $V_{IL}$ . The data to be programmed is applied to 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{CC}$ is specified to be 6.25V $\pm$ 0.25V. ### 2.6 Presto 13 programming algorithm Presto IiB Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of 52.5 seconds. This can be achieved with STMicroelectronics M27C801 due to several design innovations to improve programming efficiency and to provide adequate margin for reliability. Before starting the programming the internal Margin Mode circuit is set in order to guarantee that each cell is programmed with enough margin. Then a sequence of 50 µs program pulses are applied to each byte until a correct Verify occurs (see *Figure 4*). No overprogram pulses are applied since the Verify in Margin Mode provides the necessary margin. Device description M27C801 Figure 4. Programming flowchart ### 2.7 Program Inhibit Programming of multiple M27C801s in parallel with different data is also easily accomplished. Except for $\overline{E}$ , all like inputs including $\overline{G}V_{PP}$ of the parallel M27C801 may be common. A TTL low level pulse applied to a M27C801's $\overline{E}$ input, with $V_{PP}$ at 12.75V, will brogram that M27C801. A high level $\overline{E}$ input inhibits the other M27C801s from being programmed. ### 2.3 Program Verify A Verify (Read) should be performed on the programmed bits to determine that they were correctly programmed. The Verify is accomplished with $\overline{G}$ at $V_{IL}$ . Data should be verified with $t_{ELOV}$ after the falling edge of $\overline{E}$ . ### 2.9 Electronic Signature The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the $25^{\circ}$ C $\pm$ $5^{\circ}$ C ambient temperature range that is required when programming the M27C801. To activate M27C801 Device description the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27C801. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from $V_{IL}$ to $V_{IH}$ . All other address lines must be held at $V_{IL}$ during Electronic Signature mode. Byte 0 (A0 = $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 = $V_{IH}$ ) the device identifier code. For the STMicroelectronics M27C801, these two identifier bytes are given in *Table 3* and can be read-out on outputs Q7 to Q0. Table 3. Electronic signature | Identifier | <b>A</b> 0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data | |-------------------|-----------------|----|----|----|----|----|----|----|----|----------| | Manufacturer code | $V_{IL}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h | | Device code | V <sub>IH</sub> | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 42h | #### 2.10 Erasure operation (applies to UV EPROM) The erasure characteristics of the M27C801 is such that erasure bedir's when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelength in the 3000-4000 Å range. Research shows that constant exposure to room lovel fluorescent lighting could erase a typical M27C801 in about 3 years, while it would also approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C801 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C801 window to prevent unintentional erasure. The recommended erasure procedure for the M27C801 is exposure to short wave ultraviolet light which has wavelength 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 30 W-zec/cm². The erasure time with this dosage is approximately 30 to 40 minutes using an ultraviolet lamp with 12000 µW/cm² power rating. The M27C801 should be placed within 2 5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their ulbos which should be removed before erasure. **Maximum ratings** M27C801 #### **Maximum ratings** 3 Stressing the device outside the ratings listed in Table 4 may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the Operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 4. **Absolute maximum ratings** | Symbol | Parameter | Value | Unit | |---------------------|-------------------------------------|------------|------| | T <sub>A</sub> | Ambient operating temperature (1) | -40 to 125 | Siç | | T <sub>BIAS</sub> | Temperature under bias | –50 to 1≥5 | °C | | T <sub>STG</sub> | Storage temperature | −60 to 150 | °C | | V <sub>IO</sub> (2) | Input or output voltage (except A9) | -2 to 7 | V | | V <sub>CC</sub> | Supply voltage | –2 to 7 | V | | V <sub>A9</sub> (2) | A9 voltage | –2 to 13.5 | V | | V <sub>PP</sub> | Program supply voltage | –2 to 14 | V | <sup>1.</sup> Depends on range. Minimum DC voltage on Input or Output is -0.5 V :: A possible undershoot to -2.0 V for a period less than 20 ns. Maximum DC voltage on Output is $\sqrt{20} + 3.5 \text{ V}$ with possible overshoot to $\sqrt{20} + 2 \text{ V}$ for a period less than 20 ns. Obsolete Product(s) #### 4 DC and AC characteristics This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristic tables that follow are derived from tests performed under the measurement conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 5. AC measurement conditions | Parameter | High Speed | Standard | |---------------------------------------|------------|--------------------| | Input rise and fall times | ≤10ns | ≤20ns (10% to 90%) | | Input pulse voltages | 0 to 3V | 0.4 to 2.47 | | Input and output timing ref. voltages | 1.5V | ો.8 and 2V | Figure 5. AC testing input output waveform Figure 6. AC testing load circuit Table 6. Capacitance<sup>(1)</sup> (2) | Symbol | Parameter | Test condition | Min. | Max. | Unit | |------------------|--------------------|-------------------------------------|------|------|------| | C <sub>IN</sub> | Input capacitance | V <sub>0</sub> , = 0 V | | 6 | pF | | C <sub>OUT</sub> | Output capacitance | ν <sub>:</sub> <sub>OUT</sub> = 0 V | | 12 | pF | <sup>1.</sup> $T_A = 25$ °C, f = 1 MHz. Table 7. Read mcde DC characteristics<sup>(1)</sup> (2) | | Symbol | Parameter | Test condition | Min. | Max. | Unit | |---------|--------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------|-----------------------|---------------------|------| | | ILI | 'n put leakage current | $0V \leq V_{IN} \leq V_{CC}$ | | ±10 | μΑ | | | I <sub>LO</sub> | Output leakage current | $0V \leq V_{OUT} \leq V_{CC}$ | | ±10 | μΑ | | 2/6 | Icc | Supply current | $\overline{E} = V_{IL}, \overline{G}V_{PP} = V_{IL},$ $I_{OUT} = 0 \text{ mA, } f = 5 \text{ MHz}$ | | 35 | mA | | -105016 | I <sub>CC1</sub> | Supply current (Standby) TTL | $\overline{E} = V_{IH}$ | | 1 | mA | | Op | I <sub>CC2</sub> | Supply current (Standby)<br>CMOS | $\overline{E} > V_{CC} - 0.2V$ | | 100 | μΑ | | | I <sub>PP</sub> | Program current | $V_{PP} = V_{CC}$ | | 10 | μΑ | | | $V_{IL}$ | Input low voltage | | -0.3 | 0.8 | ٧ | | | V <sub>IH</sub> <sup>(3)</sup> | Input high voltage | | 2 | V <sub>CC</sub> + 1 | ٧ | | | $V_{OL}$ | Output low voltage | $I_{OL} = 2.1 \text{ mA}$ | | 0.4 | V | | | V <sub>OH</sub> | Output high voltage TTL | $I_{OH} = -1 \text{ mA}$ | 3.6 | | ٧ | | | VOH | Output high voltage CMOS | $I_{OH} = -100 \mu A$ | V <sub>CC</sub> – 0.7 | | V | <sup>1.</sup> $T_A = 0$ to 70 °C or -40 to 85 °C; $V_{CC} = 5$ V $\pm$ 10%. <sup>2.</sup> Sampled only, not 100% tested. <sup>2.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . <sup>3.</sup> Maximum DC voltage on Output is $V_{CC}$ +0.5V. Programming mode DC characteristics<sup>(1)</sup> (2) Table 8. | Symbol | Parameter | Parameter Test condition | | Max. | Unit | |-----------------|-------------------------|----------------------------------|------|-----------------------|------| | I <sub>LI</sub> | Input leakage current | $V_{IL} \leq V_{IN} \leq V_{IH}$ | | ±10 | μΑ | | I <sub>CC</sub> | Supply current | | | 50 | mA | | I <sub>PP</sub> | Program current | $\overline{E} = V_{IL}$ | | 50 | mA | | V <sub>IL</sub> | Input low voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input high voltage | | 2 | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output high voltage TTL | $I_{OH} = -1 \text{mA}$ | 3.6 | | V | | V <sub>ID</sub> | A9 voltage | | 11.5 | 12.5 | 61 | <sup>1.</sup> $T_A = 25$ °C; $V_{CC} = 6.25V \pm 0.25V$ ; $V_{PP} = 12.75V \pm 0.25V$ multaneously obsolete Product(s). Obsolete Product(s). 2. $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or at $v_{PP}$ . Table 9. Read mode AC characteristics<sup>(1)</sup> (2) | Symbol | Alt | Parameter | Test | -55 <sup>(3)</sup> | | -80/-90 | | -100 | | Unit | |----------------------------------|------------------|-----------------------------------------|-------------------------------------------------------------------|--------------------|------|---------|------|------|------|-------| | | | | condition | Min. | Max. | Min. | Max. | Min | Max. | Offic | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address valid to output valid | $\overline{E} = V_{IL},$<br>$\overline{G}V_{PP} = V_{IL}$ | | 55 | | 80 | | 100 | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable low to output valid | $\overline{G}V_{PP} = V_{IL}$ | | 55 | | 80 | | 100 | ns | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable low to output valid | $\overline{E} = V_{IL}$ | | 30 | | 40 | | 50 | ns | | t <sub>EHQZ</sub> <sup>(4)</sup> | t <sub>DF</sub> | Chip Enable high to output Hi-Z | $\overline{G}V_{PP} = V_{IL}$ | 0 | 25 | 0 | 35 | 0 | 40 | ns | | t <sub>GHQZ</sub> <sup>(4)</sup> | t <sub>DF</sub> | Output Enable high to output Hi-Z | $\overline{E} = V_{IL}$ | 0 | 25 | 0 | 35 | 0 | 40 | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | Address transition to output transition | $\overline{\overline{G}} = V_{IL},$ $\overline{G}V_{PP} = V_{IL}$ | 0 | | 0 | | 0 | 16 | ns | - 1. $T_A = 0$ to 70 °C or -40 to 85 °C; $V_{CC} = 5$ V $\pm$ 10%. - 2. $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . - 3. Speed obtained with High Speed AC measurement conditions. - 4. Sampled only, not 100% tested. Figure 7. Read mode AC waveforms Table 10. Margin mode AC characteristics<sup>(1)</sup> (2) | Symbol | Alt | Parameter | Test condition | Min | Max | Unit | |---------------------|-------------------|------------------------------------------------------------|----------------|-----|-----|------| | t <sub>A9HVPH</sub> | t <sub>AS9</sub> | V <sub>A9</sub> high to V <sub>PP</sub> high | | 2 | | μs | | t <sub>VPHEL</sub> | t <sub>VPS</sub> | V <sub>PP</sub> high to Chip Enable low | | 2 | | μs | | t <sub>A10HEH</sub> | t <sub>AS10</sub> | V <sub>A10</sub> high to Chip Enable high (Set) | 1 | | μs | | | t <sub>A10LEH</sub> | t <sub>AS10</sub> | V <sub>A10</sub> low to Chip Enable high (Reset) | | 1 | | μs | | t <sub>EXA10X</sub> | t <sub>AH10</sub> | Chip Enable transition to V <sub>A10</sub> transition | | 1 | | μs | | t <sub>EXVPX</sub> | $t_{VPH}$ | Chip Enable transition to V <sub>PP</sub> transition | | 2 | | μs | | t <sub>VPXA9X</sub> | t <sub>AH9</sub> | V <sub>PP</sub> transition to V <sub>A9</sub> transition 2 | | | | | <sup>1.</sup> $T_A = 25$ °C; $V_{CC} = 6.25$ V $\pm$ 0.25 V; $V_{PP} = 12.75$ V $\pm$ 0.25 V Figure 8. Margin mode AC waveforms <sup>2.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . Table 11. Programming mode AC characteristics (1) | Symbol | Alt | Parameter | Test condition | Min. | Max. | Unit | | |-----------------------|------------------|------------------------------------------------|-----------------------------------------|------|----------|------|--| | t <sub>AVEL</sub> | t <sub>AS</sub> | Address valid to Chip Enable low | | 2 | | μs | | | t <sub>QVEL</sub> | t <sub>DS</sub> | Input valid to Chip Enable low | 2 | | μs | | | | t <sub>VCHEL</sub> | t <sub>VCS</sub> | V <sub>CC</sub> high to Chip Enable low | V <sub>CC</sub> high to Chip Enable low | | | | | | t <sub>VPHEL</sub> | t <sub>OES</sub> | V <sub>PP</sub> high to Chip Enable low | | μs | | | | | t <sub>VPLVPH</sub> | t <sub>PRT</sub> | V <sub>PP</sub> rise time | | 50 | | ns | | | t <sub>ELEH</sub> | t <sub>PW</sub> | Chip Enable program pulse width (initial) | | 45 | 55 | μs | | | t <sub>EHQX</sub> | t <sub>DH</sub> | Chip Enable high to Input transition | | 2 | | μs | | | t <sub>EHVPX</sub> | t <sub>OEH</sub> | Chip Enable high to V <sub>PP</sub> transition | | 2 | .10 | us | | | t <sub>VPLEL</sub> | t <sub>VR</sub> | V <sub>PP</sub> low to Chip Enable low | | 2 | | μs | | | t <sub>ELQV</sub> | t <sub>DV</sub> | Chip Enable low to output valid | | Al | <u> </u> | μs | | | t <sub>EHQZ</sub> (2) | t <sub>DFP</sub> | Chip Enable high to output Hi-Z | | 60 | 130 | ns | | | t <sub>EHAX</sub> | t <sub>AH</sub> | Chip Enable high to address transition | | 0 | | ns | | <sup>1.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously vitaneously with or before $V_{PP}$ . Figure 9. Programming and verify modes AC waveforms <sup>2.</sup> Sampled only, not 100% tested. # 5 Package mechanical data ### 5.1 32-pin ceramic frit-seal DIP, with round window (FDIP32WA) Figure 10. FDIP32WA package outline Table 12. FDIP32WA package mechanical data | | Symbol | millimeters | | | inches | | | | |--------|--------|-------------|-------|-------|--------|-------|-------|--| | | Symbol | Min | Тур | Max | Min | Тур | Max | | | | Α | | | 5.72 | | | 0.225 | | | | A1 | 0.51 | (2) | 1.40 | 0.020 | | 0.055 | | | | A2 | 3.91 | | 4.57 | 0.154 | | 0.180 | | | | A3 | 3.33 | | 4.50 | 0.153 | | 0.177 | | | | В | 0.41 | | 0.56 | 0.016 | | 0.022 | | | | Bi | | 1.45 | | | 0.057 | | | | ٠. ٥ | C | 0.23 | | 0.30 | 0.009 | | 0.012 | | | Obsole | D | 41.73 | | 42.04 | 1.643 | | 1.655 | | | -1050 | D2 | | 38.10 | | | 1.500 | | | | Oh | е | | 2.54 | | | 0.100 | | | | | Е | | 15.24 | | | 0.600 | | | | | E1 | 13.06 | | 13.36 | 0.514 | | 0.526 | | | | eA | | 14.99 | | | 0.590 | | | | | eB | 16.18 | | 18.03 | 0.637 | | 0.710 | | | | L | 3.18 | | 4.10 | 0.125 | | 0.161 | | | | N | | 32 | | | 32 | | | | | S | 1.52 | | 2.49 | 0.060 | | 0.098 | | | | Ø | | 7.11 | | | 0.280 | | | | | α | 4° | | 11° | 4° | | 11° | | # 5.2 32-pin plastic DIP, 600 mils width (PDIP32) Figure 11. PDIP32 package outline Table 13. PDIP32 package mechanical data | | Cumbal | | millimeters | | 40 | inches | | |-----|--------|--------------|-------------|-------|-------|--------|-------| | | Symbol | | Тур | Max | Min | Тур | Max | | | Α | | | 4.50 | | | 0.190 | | | A1 | 0.38 | | 76 | 0.015 | | | | | A2 | | 3.81 | | | 0.150 | | | | b | 0.41 | 5 | 0.53 | 0.016 | | 0.021 | | | b1 | 1.14 | | 1.65 | 0.045 | | 0.065 | | | С | <u>C 2</u> : | | 0.38 | 0.009 | | 0.015 | | | D | 1.78 | | 42.29 | 1.645 | | 1.665 | | | Ľ5 | | 38.10 | | | 1.500 | | | | eA | | 15.24 | | | 0.600 | | | 16 | e | | 2.54 | | | 0.100 | | | 601 | E | 15.24 | | 15.88 | 0.600 | | 0.625 | | 003 | E1 | 13.46 | | 13.97 | 0.530 | | 0.550 | | OF | S | 1.65 | | 2.21 | 0.065 | | 0.087 | | | L | 3.05 | | 3.56 | 0.120 | | 0.140 | | | α | 0° | | 15° | 0° | | 15° | | | N | | 32 | | | 32 | | # 5.3 32-lead rectangular plastic leaded chip carrier (PLCC32) Figure 12. PLCC32 package outline Table 14. PLCC32 package mechanical data | | Symbol | millimeters | | | inches | | | | |------|--------|-------------|-------|-------|--------|-------|-------|--| | | Symbol | Min | Тур | Max | Min | Тур | Max | | | | А | 3.18 | | 3.56 | 0.125 | | 0.140 | | | | A1 | 1.53 | (5) | 2.41 | 0.060 | | 0.095 | | | | A2 | 0.38 | | - | 0.015 | | _ | | | | В | 7.33 | | 0.53 | 0.013 | | 0.021 | | | | B1 | 0.66 | | 0.81 | 0.026 | | 0.032 | | | | Cł | | | 0.10 | | | 0.004 | | | | D | 12.32 | | 12.57 | 0.485 | | 0.495 | | | | D1 | 11.35 | | 11.51 | 0.447 | | 0.453 | | | 1050 | D2 | 4.78 | | 5.66 | 0.188 | | 0.223 | | | Oh, | D3 | | 7.62 | | | 0.300 | | | | | E | 14.86 | | 15.11 | 0.585 | | 0.595 | | | | E1 | 13.89 | | 14.05 | 0.547 | | 0.553 | | | | E2 | 6.05 | | 6.93 | 0.238 | | 0.273 | | | | E3 | | 10.16 | | | 0.400 | | | | | е | | 1.27 | | | 0.050 | | | | | F | 0.00 | | 0.13 | 0.000 | | 0.005 | | | | R | | 0.89 | | | 0.035 | | | | | N | | 32 | • | | 32 | | | Part numbering M27C801 # 6 Part numbering Table 15. Ordering information scheme 1 = 0 to 70 °C 3 = -40 to 85 °C . High Speed, see *DC and AC characteristics* section for further information. For a list of available options (speed, package, etc...) or for further information on any aspect of this device, please contact the nearest STMicroelectronics sales office. M27C801 Revision history # 7 Revision history Table 16. Document revision history | | Date | Revision | Changes | | |--------|--------------|----------|--------------------------------------------------------------------------------------------------------------------|--| | | 10-Sept-1998 | 1 | First Issue | | | | 21-Mar-2000 | 2 | FDIP32W Package changed | | | | 25-Sep-2000 | 3 | AN620 Reference removed | | | | 12-Jul-2002 | 4 | 55ns speed class added PLCC32 Package mechanical drawing and data clarified | | | | 12-Apr-2006 | 5 | Converted to new template. Added ECOPACK® information. Removed Tape & Reel Packing option. | | | | 24-Sep-2007 | 6 | TSOP32 (N) package removed. 45 ns, 60 ns, 70 ns, 120 ns and 150 ns speed classes removed, 90 ns speed class added. | | | Obsole | ie Pro | ductl | s) Obsolete F | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidia, 'ea' ('ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and sen ices described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and solvices described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property Liquis is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a trainant covering the use in any manner whatsoever of such third party products or services or any intellectual property containe 2 to 3 in 3 in 3. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE ANCION BALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNE'SE FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN VIRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCT'S OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PF OP ENTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of S. p. or ucts with provisions different from the statements and/or technical features set forth in this document shall immediately void any war and granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liabi. To T. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com