## SY88289AL # 3.3V, 3.2Gbps CML Low-Power Limiting Post Amplifier with TTL Loss-of-Signal ### **General Description** The SY88289AL low-power limiting post amplifier is designed for use in fiber-optic receivers. The device connects to typical transimpedance amplifiers (TIAs). The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88289AL quantizes these signals and outputs CML-level waveforms. The SY88289AL operates from a single +3.3V power supply, over temperatures ranging from $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ . With its wide bandwidth and high gain, signals with data rates up to 3.2Gbps, and as small as $10\text{mV}_{P-P}$ , can be amplified to drive devices with CML inputs or AC-coupled CML/PECL inputs. The SY88289AL generates a loss-of-signal (LOS) open-collector TTL output. A programmable loss-of-signal level-set pin (LOS $_{\text{LVL}}$ ) sets the sensitivity of the input amplitude detection. LOS asserts high if the input amplitude falls below the threshold set by LOS $_{\text{LVL}}$ and de-asserts low otherwise. The enable bar input (/EN) de-asserts the true output signal without removing the input signal. The LOS output can be fed back to the /EN input to maintain output stability under a loss-of-signal condition. Typically, 3.5dB LOS hysteresis is provided to prevent chattering. All support documentation can be found on Micrel's web site at <a href="https://www.micrel.com">www.micrel.com</a>. ### **Features** - Single 3.3V power supply - 125Mbps to 3.2Gbps operation - · Low-noise CML data outputs - Chatter-free open-collector TTL Loss-of-signal (LOS) output with internal 4.75kΩ pull-up resistor - TTL /EN input - Internal 50Ω input termination - Programmable LOS level set (LOS<sub>LVL</sub>) - · Ideal for multi-rate applications - Available in a tiny 3mmx3mm 16-pin QFN package ### **Applications** - APON, BPON, EPON, GEPON, and GPON - Gigabit Ethernet - Fibre Channel - SONET/SDH:OC-3/12/24/48 STM 1/4/8/16 - · High-gain line driver and line receiver #### **Markets** - · Optical transceivers - Datacom/telecom # **Typical Application** Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com # **Ordering Information** | Part Number | Package Type | Operating Range | Package Marking | Lead Finish | |------------------------------|--------------|-----------------|-----------------------------------------|-------------------| | SY88289ALMG | QFN-16 | Industrial | 289A with<br>Pb-Free bar line indicator | NiPdAu<br>Pb-Free | | SY88289ALMGTR <sup>(1)</sup> | QFN-16 | Industrial | 289A with<br>Pb-Free bar line indicator | NiPdAu<br>Pb-Free | #### Note: 1. Tape and Reel. # **Pin Configuration** # **Pin Description** | Pin Number | Pin Name | Туре | Pin Function | | |---------------|----------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1, 12 | VCC | Power Supply | Positive power supply. | | | 2 | DIN | Data Input | True data input. | | | 3 | /DIN | Data Input | Complementary data input. | | | 4, 9 | GND | Ground | Device ground. | | | 5 | VREF | | Reference voltage: Placing a capacitor here to VCC helps stabilize LOS <sub>LVL</sub> . | | | 6 | LOSLVL | Input | Loss-of-signal Level Set: a resistor from this pin to $V_{\text{CC}}$ sets threshold for the data input amplitude at which LOS will be asserted. | | | 7, 14, 15, 16 | N/C | | No connect. | | | 8 | LOS | Open-collector TTL output w/internal 4.75kΩ pull-up resistor | Loss-of-signal: asserts high when the data input amplitude rises below the threshold sets by LOS <sub>LVL</sub> . | | | 10 | /DOUT | CML Output | Complementary data output. | | | 11 | DOUT | CML Output | True data output. | | | 13 | /EN | TTL Input: Default is HIGH. | /Enable: This input enables the outputs when it is LOW. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to a logic HIGH state if left open. | | # **Absolute Maximum Ratings**(1) | Supply Voltage (V <sub>CC</sub> ) | 0V to +4.0V | |---------------------------------------|-------------------------------------| | Input Voltage (DIN, /DIN) | 0 to V <sub>CC</sub> | | Output Current (I <sub>OUT</sub> ) | <u>+</u> 25mA | | /EN Voltage | 0 to V <sub>CC</sub> | | V <sub>REF</sub> Current | 800uA to + 500uA | | LOS <sub>LVL</sub> Voltage | V <sub>REF</sub> to V <sub>CC</sub> | | Lead Temperature (soldering, 20sec. | .)260°C | | Storage Temperature (T <sub>s</sub> ) | 65°C to +150°C | # Operating Ratings<sup>(2)</sup> | Supply Voltage (V <sub>CC</sub> ) | +3.0V to +3.6V | |----------------------------------------|----------------| | Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°C | | Junction Temperature (T <sub>J</sub> ) | 40°C to +125°C | | Junction Thermal Resistance | | | QFN ( $\theta_{JA}$ ) | | | Still-air | 60°C/W | | QFN ( $\Psi_{JB}$ ) | | | .lunction-to-board | 38°C/W | #### **DC Electrical Characteristics** $V_{CC}$ = 3.0V to 3.6V; $R_L$ = 50 $\Omega$ to $V_{CC}$ ; $T_A$ = -40°C to +85°C. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------|-------------------------------|----------------|------------------------|------------------------|------------------------|-------| | Icc | Power Supply Current | No output load | | 42 | 65 | mA | | LOS <sub>LVL</sub> | LOS <sub>LVL</sub> Voltage | | $V_{REF}$ | | V <sub>cc</sub> | V | | V <sub>OH</sub> | CML Output HIGH Voltage | | V <sub>CC</sub> -0.020 | V <sub>CC</sub> -0.005 | V <sub>cc</sub> | V | | V <sub>OL</sub> | CML Output LOW Voltage | Vcc =3.3V | V <sub>CC</sub> -0.475 | V <sub>CC</sub> -0.400 | V <sub>CC</sub> -0.350 | V | | V <sub>OFFSET</sub> | Differential Output Offset | | | | ±80 | mV | | Zo | Single-Ended Output Impedance | | 40 | 50 | 60 | Ω | | Z <sub>I</sub> | Single-Ended Input Impedance | | 40 | 50 | 60 | Ω | | $V_{REF}$ | Reference Voltage | | | V <sub>CC</sub> -1.28 | | V | ### **TTL DC Electrical Characteristics** $V_{CC}$ = 3.0V to 3.6V; $R_L$ = 50 $\Omega$ to $V_{CC}$ ; $T_A$ = -40°C to +85°C. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|------------------------|-----------------------------------------------------|------|-----|-----|-------| | V <sub>IH</sub> | /EN Input HIGH Voltage | | 2.0 | | | | | V <sub>IL</sub> | /EN Input LOW Voltage | | | | 0.8 | V | | I <sub>IH</sub> | /EN Input HIGH Current | V <sub>IN</sub> = 2.7V | | | 20 | uA | | | | $V_{IN} = V_{CC}$ | | | 100 | uA | | I <sub>IL</sub> | /EN Input LOW Current | V <sub>IN</sub> = 0.5V | -300 | | | uA | | V <sub>OH</sub> | LOS Output HIGH Level | V <sub>CC</sub> ≥ 3.3V, I <sub>OH-MAX</sub> < 160uA | 2.4 | | | V | | | | V <sub>CC</sub> < 3.3V, I <sub>OH-MAX</sub> < 160uA | 2.0 | | | V | | V <sub>OL</sub> | LOS Output LOW Level | Sinking 2mA | | | 0.5 | V | #### Notes: - 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential (GND) on the PCB. $\Psi_{JB}$ uses 4-layer ( $\theta_{JA}$ ) in still-air number, unless otherwise stated. ### **AC Electrical Characteristics** $V_{CC}$ = 3.0V to 3.6V; $R_L$ = 50 $\Omega$ to $V_{CC}$ ; $T_A$ = -40°C to +85°C. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|---------------------------------------|-------------------------------------------------|-----|-----|------|-------------------| | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time<br>(20% to 80%) | Note 4 | | 60 | 120 | ps | | t <sub>JITTER</sub> | Deterministic | Note 5 | | 15 | | ps <sub>PP</sub> | | | Random | Note 6 | | 5 | | ps <sub>RMS</sub> | | $V_{ID}$ | Differential Input Voltage Swing | Figure 1 | 10 | | 1800 | $mV_{PP}$ | | V <sub>OD</sub> | Differential Output Voltage Swing | V <sub>ID</sub> ≥ 18mV <sub>PP</sub> , Figure 1 | 700 | 800 | 950 | $mV_{PP}$ | | T <sub>OFF</sub> | LOS Release Time | | | 2 | 10 | μs | | T <sub>ON</sub> | LOS Assert Time | | | 2 | 10 | μs | | LOS <sub>AL</sub> | Low LOS Assert Level | $R_{LOSLVL} = 15k\Omega$ , Note 8 | | 7.8 | | $mV_{PP}$ | | LOS <sub>DL</sub> | Low LOS De-assert Level | $R_{LOSLVL} = 15k\Omega$ , Note 8 | | 12 | | $mV_{PP}$ | | HYSL | Low LOS Hysteresis | $R_{LOSLVL} = 15k\Omega$ , Note 7 | | 3.7 | | dB | | LOS <sub>AM</sub> | Medium LOS Assert Level | $R_{LOSLVL} = 5k\Omega$ , Note 8 | 10 | 17 | | $mV_{PP}$ | | LOS <sub>DM</sub> | Medium LOS De-assert Level | $R_{LOSLVL} = 5k\Omega$ , Note 8 | | 25 | 40 | $mV_{PP}$ | | HYS <sub>M</sub> | Medium LOS Hysteresis | $R_{LOSLVL} = 5k\Omega$ , Note 7 | 2 | 3.3 | 4.5 | dB | | LOS <sub>AH</sub> | High LOS Assert Level | $R_{LOSLVL} = 100\Omega$ , Note 8 | 30 | 45 | | $mV_{PP}$ | | LOS <sub>DH</sub> | High LOS De-assert Level | $R_{LOSLVL} = 100\Omega$ , Note 8 | | 69 | 95 | $mV_{PP}$ | | HYS <sub>H</sub> | High LOS Hysteresis | $R_{LOSLVL} = 100\Omega$ , Note 7 | 2 | 3.7 | 4.5 | dB | | B <sub>-3dB</sub> | 3dB Bandwidth | | | 2 | | GHz | | $A_{V(Diff)}$ | Differential Voltage Gain | | 32 | 38 | | dB | | S <sub>21</sub> | Single-ended Small-Signal Gain | | 26 | 32 | | dB | #### Notes: - 4. Amplifier in limiting mode. Input is a 200MHz square wave. - 5. Deterministic jitter measured using 3.2Gbps K28.5 pattern, $V_{ID} = 10 \text{mV}_{PP}$ . - 6. Random jitter measured using 3.2Gbps K28.7 pattern, $V_{ID} = 10 \text{mV}_{PP}$ . - 7. This specification defines electrical hysteresis as 20log (LOS De-assert/LOS Assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2, depending upon the level of received optical power and ROSA characteristics. Based upon that ratio, the optical hysteresis corresponding to the electrical hysteresis range 2dB-4.5 dB, shown in the AC characteristics table, will be 1dB-3dB. - 8. See "Typical Operating Characteristics" for a graph showing how to choose a particular RLOSLVL for a particular LOS assert and its associated de-assert amplitude. # **Typical Operating Characteristics** ### **Functional Block Diagram** ### **Detailed Description** The SY88289AL low-power limiting post amplifier operates from a single +3.3V power supply, over temperatures from $-40^{\circ}\text{C}$ to +85°C. Signals with data rates of up to 3.2Gbps and as small as $10\text{mV}_{PP}$ can be amplified. Figure 1 shows the allowed input voltage swing. The SY88289AL generates a LOS output. LOS<sub>LVL</sub> sets the sensitivity of the input amplitude detection. #### Input Amplifier/Buffer Figure 2 shows a simplified schematic of the SY88289AL's input stage. The high-sensitivity of the input amplifier allows signals as small as 10mV<sub>PP</sub> to be detected and amplified. The input amplifier also allows input signals as large as 1800mV<sub>PP</sub>. Input signals are linearly amplified with a typical 38dB differential voltage gain. Since it is a limiting amplifier, the SY88289AL outputs typically 800mV<sub>PP</sub> voltage-limited waveforms for input signals that are greater than 12mV<sub>PP</sub>. Applications requiring the SY88289AL to operate with high gain should have the upstream TIA placed as close as possible to the SY88289AL's input pins to ensure the best performance of the device. #### **Output Buffer** The SY88289AL's CML output buffer is designed to drive $50\Omega$ lines. The output buffer requires appropriate termination for proper operation. An extern $\mathfrak A$ 50 resistor to $V_{CC}$ for each output pin provides this. Figure 3 shows a simplified schematic of the output stage. #### Loss-of-signal The SY88289AL generates a chatter-free LOS open-collector TTL output with an internal 4.73kpull -up resistor as shown in Figure 4. LOS is used to determine that the input amplitude is large enough to be considered a valid input. LOS asserts high if the input amplitude falls below the threshold sets by LOS<sub>LVL</sub> and de-asserts low otherwise. LOS can be fed back to the enable bar (/EN) input to maintain output stability under a loss of signal condition. /EN deasserts the true output signal without removing the input signals. Typically, 3.5dB LOS hysteresis is provided to prevent chattering. #### Loss-of-signal Level Set A programmable LOS level-set (LOS<sub>LVL</sub>) pin sets the threshold of the input amplitude detection. Connecting an external resistor between $V_{CC}$ and LOS<sub>LVL</sub> sets the voltage at LOS<sub>LVL</sub>. This voltage ranges from $V_{REF}$ to $V_{CC}$ . The external resistor creates a voltage divider between $V_{CC}$ and $V_{REF}$ as shown in Figure 5. #### **Hysteresis** The SY88289AL provides typically 3.5dB LOS electrical hysteresis. By definition, a power ratio measured in dB is 10log (power ratio). Power is calculated as $V^2_{\,\,\text{IN}}/R$ for an electrical signal. Hence, the same ratio can be stated as 20log (voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power and therefore, the ratios change linearly. Thus, the optical hysteresis in dB is half the electrical hysteresis in dB given in the data sheet. Since the SY88289AL is an electrical device, this data sheet refers to hysteresis in electrical terms. With 3.5dB LOS hysteresis, a voltage factor of 1.5 is required to assert or de-assert LOS. Figure 1. $V_{\text{IS}}$ and $V_{\text{ID}}$ Definition Figure 2. Input Structure Figure 3. Output Structure Figure 4. Input Structure Figure 5. LOS<sub>LVL</sub> Setting Circuit # **Package Information** TOP VIEW BOTTOM VIEW SIDE VIEW - NOTE: 1. ALL DIMENSIONS ARE IN MILLIMETERS. 2. MAX. PACKAGE WARPAGE IS 0.05 mm. 3. MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS. 4. PIN #1 ID ON TOP WILL BE LASER/INK MARKED. 5. DIMENSION APPLIES TO METALIZED TERMINAL AND IS MEASURED BETVEEN 0.20 AND 0.25 mm FROM TERMINAL TIP. 5. APPLIED DNLY FOR TERMINALS. 6. APPLIED DNLY FOR TERMINALS. - APPLIED ONLY FOR TERMINALS. APPLIED FOR EXPOSED PAD AND TERMINALS. 16-Pin (3mm x3mm) QFN PCB Thermal Consideration for 16-Pin QFN Package #### **Package Notes:** - 1. Package meets Level 2 qualification. - 2. All parts are dry-packaged before shipment. - 3. Exposed pad must be soldered to a ground for proper thermal management. #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2006 Micrel, Incorporated.