



PAM8106

### 10W Stereo Class-D Audio Power Amplifier With NCPL & SSM

## **Description**

The PAM8106 is a 10W/CH stereo class-D audio amplifier with Spread-Spectrum modulation, which offers high-quality low THD+N, low EMI, and high PSRR.

PAM8106 runs off of a 4.5V to 15V supply with high efficiency up to 92% to eliminate the heat-sink. With advanced EMI suppression by Spread-Spectrum Modulation (SSM) technology, PAM8106 requires only inexpensive ferrite bead filters for audio outputs while meeting EMC requirements for overall system cost reduction.

PAM8106 integrates Non-Clipping Power Limit (NCPL) technology which adjusts the gain and eliminate the output signal clip due to the over-level input signal. PAM8106 also offers low THD+N and protects the speaker from damage.

PAM8106 is fully protected against faults with short circuit protection and thermal shutdown as well as undervoltage and DC input protection.

The PAM8106 is available in a W-QFN5050-32 (Standard) package.

#### **Features**

- 4.5V to 15V Operation
- 10Wx2 into a 8Ω speaker with 12V Supply
- 4Ω Impedance Driving Capability
- Built-In Non-Clipping Power Limit (NCPL)
- High SNR, High PSRR,
- Over 92% Efficiency
- Low Noise, Low THD+N
- Low Quiescent Current
- Pop Noise Suppression
- Spread Spectrum Modulation (SSM)
- . OCP, OTP, OVP, UVLO, Short-Circuit and DC input Protection
- Lead-Free Finish; RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)

### **Pin Assignments**



## **Applications**

- Flat Monitor & LCD TVs
- Multi-Media Speaker System
- DVD Players, Game Machines
- Boom Box & Consumer Electronics Related Application
- Music Instruments

Notes:

- 1. EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant. All applicable RoHS exemptions applied.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.



# **Typical Applications Circuit**



## **Pin Descriptions**

| Pin Number | Package Name | Function                                                                                                                                                                                                                               |  |
|------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1, 8, 24   | NC           | No Connect, floating or connect to GND on PCB                                                                                                                                                                                          |  |
| 2          | RINN         | Negative differential audio input for right channel.                                                                                                                                                                                   |  |
| 3          | RINP         | Positive differential audio input for right channel.                                                                                                                                                                                   |  |
| 4          | MUTE         | A logic-high on this pin disables the outputs and a logic low enables the outputs.                                                                                                                                                     |  |
| 5          | AVDD         | 5V Analog Supply (internally generated)                                                                                                                                                                                                |  |
| 6          | LINP         | Positive differential audio input for left channel.                                                                                                                                                                                    |  |
| 7          | LINN         | Negative differential audio input for left channel.                                                                                                                                                                                    |  |
| 9, 16      | PGNDL        | Power ground for left channel H-bridge.                                                                                                                                                                                                |  |
| 10, 15     | PVCCL        | Power supply for left channel H-bridge, not connected to PVCCR or AVCC.                                                                                                                                                                |  |
| 11         | LOUTN        | Class-D H-bridge negative output for left channel.                                                                                                                                                                                     |  |
| 12         | BSLN         | Bootstrap I/O for left channel, negative high-side FET.                                                                                                                                                                                |  |
| 13         | BSLP         | Bootstrap I/O for left channel, positive high-side FET.                                                                                                                                                                                |  |
| 14         | LOUTP        | Class-D H-bridge positive output for left channel.                                                                                                                                                                                     |  |
| 17         | SSMCTL       | SSM ON/OFF Control. A Logic-Low enable SSM feature and a Logic-High disable SSM feature. (Logic-High level complies to AVDD).  SSM mode will be turned ON if this pin is left floating after power-up, due to pu up resistor embedded. |  |
| 18         | PL           | Reference voltage for power-limit function.                                                                                                                                                                                            |  |
| 19         | V2P5         | 2.5V Reference for analog cells.                                                                                                                                                                                                       |  |
| 20         | AGND         | Analog Ground                                                                                                                                                                                                                          |  |
| 21         | VCLAMP       | Internally generated voltage supply for bootstrap capacitors.                                                                                                                                                                          |  |
| 22         | AVCC         | High-voltage analog power supply (4.5V to 15V)                                                                                                                                                                                         |  |
| 23         | SD           | Shutdown signal for IC (low= shutdown, high = operational). Compliance to AVCC.                                                                                                                                                        |  |
| 25, 32     | PGNDR        | Power ground for right channel H-bridge.                                                                                                                                                                                               |  |
| 26, 31     | PVCCR        | Power supply for right channel H-bridge, not connected to PVCCL or AVCC.                                                                                                                                                               |  |
| 27         | ROUTP        | Class-D H-bridge positive output for right channel.                                                                                                                                                                                    |  |
| 28         | BSRP         | Bootstrap I/O for right channel, positive high-side FET.                                                                                                                                                                               |  |
| 29         | BSRN         | Bootstrap I/O for right channel, negative high-side FET.                                                                                                                                                                               |  |
| 30         | ROUTN        | Class-D H-bridge negative output for right channel.                                                                                                                                                                                    |  |
| 33         | Thermal Pad  | Connect to ground. Thermal pad should be soldered down on all applications to secure the device properly to the printed wiring board.                                                                                                  |  |



## **Functional Block Diagram**



Notes: Gain:  $R_i$  = 15k,  $R_f$  = 60k; MAX Setting Power Limit Function: Set by  $R_I$  and  $R_F$ 



## Absolute Maximum Ratings (@TA = +25°C, unless otherwise specified.)

These are stress ratings only and functional operation is not implied. Exposure to absolute maximum ratings for prolonged time periods may affect device reliability. All voltages are with respect to ground.

| Symbol           | Parameter                                                                | Rating            | Unit |
|------------------|--------------------------------------------------------------------------|-------------------|------|
| PVCC/AVCC        | Supply Voltage                                                           | -0.3 to +18       | V    |
| Vı               | Input voltages for RINN, RINP, LINN, LINP, MUTE, PL                      | (GND-0.3) to 5.5  | V    |
| SD               | Input voltage for SD                                                     | (GND-0.3) to AVCC | V    |
| TJ               | Junction Temperature Range                                               | -40 to +150       | °C   |
| T <sub>STG</sub> | Storage Temperature                                                      | -65 to +150       | °C   |
| T <sub>SDR</sub> | Maximum soldering Temperature Range - Lead Temperature 1, 6mm (1/16inch) | 260 (5sec)        | °C   |

## Recommended Operating Conditions (@T<sub>A</sub> = +25°C, unless otherwise specified.)

| Symbol         | Parameter                                                          | Rating                | Unit      |
|----------------|--------------------------------------------------------------------|-----------------------|-----------|
| PVCC/AVCC      | Supply Voltage                                                     | 4.5 to 15             | V         |
|                | Input voltages for RINN, RINP, LINN, LINP                          | (GND-0.3) to 5.5      | V         |
| VI             | Input voltages for RINN-RINP, LINN-LINP                            | 0 to 2                | $V_{RMS}$ |
| SD             | High-Level Input voltage for SD Low-Level Input voltage for SD     | 3 to AVCC<br>0 to 0.5 | V         |
| MUTE           | High-Level Input voltage for MUTE Low-Level Input voltage for MUTE | 3 to 5.5<br>0 to 0.5  | V         |
| T <sub>A</sub> | Operating Free-Air Temperature range                               | -40 to +85            | °C        |
| TJ             | Operating Junction Temperature range                               | -40 to +150           | °C        |

## **Thermal Information**

| Symbol        | Parameter                                | Package                 | Maximum | Unit |
|---------------|------------------------------------------|-------------------------|---------|------|
| $\theta_{JC}$ | Thermal Resistance (Junction to Case)    | W-QFN5050-32 (Standard) | 5.0     | °C/W |
| $\theta_{JA}$ | Thermal Resistance (Junction to Ambient) | W-QFN5050-32 (Standard) | 33      | °C/W |

<sup>\*</sup> The exposed PAD must be soldered to a thermal land on the PCB.

<sup>\*</sup> Measured data by PAM test jig setup condition.



## **Electrical Characteristics** (@ $T_A = +25$ °C, $V_{CC} = 12$ V, $R_L = 8\Omega$ , MAX Gain, unless otherwise specified.)

| Symbol              | Parameter                                       | Conditions                                                        | Min | Тур  | Max | Units |
|---------------------|-------------------------------------------------|-------------------------------------------------------------------|-----|------|-----|-------|
| AVCC                | Supply Voltage                                  | _                                                                 | 4.5 | _    | 15  | V     |
|                     |                                                 | THD+N = 0.12%, f = 1kHz, $R_L$ = 8Ω                               | _   | 6    | _   | W     |
| Po                  | Continuous Output Power                         | THD+N = 1%, f = 1kHz, $R_L = 8\Omega$                             | _   | 8.4  | _   |       |
|                     |                                                 | THD+N = 10%, f = 1kHz, $R_L$ = 8Ω                                 | _   | 10.4 | _   |       |
| THD+N               | Total Harmonic Distortion plus Noise            | $P_O = 5W$ , $f = 1kHz$ , $R_L = 8\Omega$                         | _   | 0.05 | _   | %     |
| I <sub>DD</sub>     | Quiescent Current                               | (No Load)                                                         | _   | 15   | 30  | mA    |
| I <sub>SD</sub>     | Supply Quiescent Current in Shutdown Mode       | Shutdown = 0V                                                     | _   | 15   | 25  | μΑ    |
| I <sub>MUTE</sub>   | Mute Current                                    | (No Load)                                                         | _   | 11   | _   | mA    |
|                     |                                                 | High Side                                                         | _   | 210  | _   |       |
| R <sub>DS(ON)</sub> | Drain-Source On-State Resistance                | I <sub>O</sub> = 0.5A<br>T <sub>J</sub> = +25°C Low Side          | _   | 210  | _   | mΩ    |
|                     |                                                 | Total                                                             | _   | 420  | _   |       |
| η                   | Efficiency                                      | Po=10W                                                            | _   | 92   | _   | %     |
| PSRR                | Power Supply Ripple Rejection Ratio             | 1V <sub>PP</sub> Ripple, f = 1kHz,<br>Inputs AC-Coupled to Ground | _   | -70  | _   | dB    |
| T <sub>ON</sub>     | Turn-on Time                                    | SD from "L" to "H"                                                | _   | 25   | _   | ms    |
| fosc                | Oscillator frequency                            | _                                                                 | _   | 300  | _   | kHz   |
| V <sub>N</sub>      | Output Integrated Noise                         | 20Hz to 22kHz, A-Weighting, SSM OFF,<br>Gain = 32dB               | _   | 170  | _   | μVrms |
| CS                  | Crosstalk                                       | $P_O = 3W$ , $R_L = 8\Omega$ , $f = 1kHz$                         | _   | -90  | _   | dB    |
| SNR                 | Signal to Noise Ratio                           | Maximum Output at THD+N < 0.5%,<br>f = 1kHz                       | _   | 95   | _   | dB    |
| G <sub>V</sub>      | Closed Loop Gain                                | _                                                                 | _   | 32   | _   | dB    |
| Vos                 | Output Offset Voltage (measured differentially) | INN and INP Connected Together                                    | _   | _    | 50  | mV    |
| V2P5                | 2.5V Bias Voltage                               | No Load                                                           | _   | 2.5  | _   | V     |
| AVDD                | Internal Analog Supply Voltage                  | V <sub>CC</sub> = 6V to 15V                                       | _   | 5.2  | 5.7 | V     |
| V <sub>IH</sub>     | Input High Level                                | _                                                                 | 3   | _    | _   | V     |
| V <sub>IL</sub>     | Input Low Level                                 | _                                                                 | _   | _    | 0.5 | V     |
| OTS                 | Over-Temperature Shutdown                       | _                                                                 | _   | 160  | _   | °C    |
| OTH                 | Thermal Hysteresis                              | _                                                                 | _   | 45   | _   | °C    |



## **Typical Performance Characteristics**

 $(V_{CC}$  = 12, R<sub>L</sub> = 8 $\Omega$ , G<sub>V</sub> = 32dB, T<sub>A</sub> = +25°C, V<sub>CC</sub> = 15V, R<sub>L</sub> =8 $\Omega$ , unless otherwise specified.)

1. THD+N vs Power (Vcc=12V)



2. THD+N vs Power (Vcc=15V)



3. THD+N vs Frequency (Vcc=12V)



4. THD+N vs Frequency (Vcc=15V)



5. Frequency Response(Vcc=12V,Gv=32dB,Rl=8Ω)



6. Crosstalk(Vcc=12V,RI=8Ω)





### 7. PSRR(Vcc=12V,Gv=32dB,RI=8Ω)



#### 8. Noise Floor(Vcc=12V,Gv=32dB,RI=8Ω)



### 9. Efficiency vs Output Power(Vcc=12V)



#### 11. PL voltage vs output Power



#### $PSRR(Vcc=15V,Gv=32dB,RI=8\Omega)$



#### Noise Floor(Vcc=15V,Gv=32dB,RI=8 $\Omega$ )



### Efficiency vs Output Power(Vcc=15V)



#### 12. Quiescent Current vs Supply Voltage





## **Application Information**

#### **Test Setup for Performance Testing**



Notes:

- 4. The AP AUX-0025 low pass filter is necessary for class-D amplifier measurement with AP analyzer.
- 5. Two 22µH inductors are used in series with load resistor to emulate the small speaker for efficiency measurement.

#### **MUTE Operation**

The MUTE pin is an input for controlling the output state of the PAM8106. A Logic-High on this pin disables the outputs and Logic-Low enables the outputs. This pin may be used as a quick disable or enable of the outputs without a volume fade.

#### **Shutdown Operation**

The PAM8106 employs a shutdown operation mode to reduce supply current to the absolute minimum level during periods of non-use to save power. The  $\overline{SD}$  input terminal should be held high during normal operation when the amplifier is in use. Pulling  $\overline{SD}$  low causes the outputs to mute and the amplifier to enter a low-current state.  $\overline{SD}$  should never be left unconnected to prevent the amplifier from unpredictable operation.

For the best power-off pop performance, the amplifier should be set in shutdown mode prior to removing the power supply voltage.

#### **Internal 2.5V Bias Generator Capacitor Selection**

The internal 2.5V bias generator (V2P5) provides the internal bias for the preamplifier stage. The external input capacitors and this internal reference allow the inputs to be biased within the optimal common-mode range of the input preamplifiers.

The selection of the capacitor value on the V2P5 terminal is critical for achieving the best device performance. During startup or recovery from shutdown state, the V2P5 capacitor determines the rate at which the amplifier starts up. When the voltage on the V2P5 capacitor equals 0.75 x V2P5, or 75% of its final value, the device turns on and the Class-D outputs start switching. The startup time is not critical for the best de-pop performance since any heard pop sound is the result of the Class-D output switching-on other than that of the startup time. However, at least a 0.47µF capacitor is recommended for the V2P5 capacitor.

Another function of the V2P5 capacitor is to filter high frequency noise on the internal 2.5V bias generator.

#### Power Supply Decoupling, Cs

The PAM8106 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) as low as possible. Power supply decoupling also prevents ringing oscillations caused by long lead between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series resistance (ESR) ceramic capacitor, typically X7R type  $1\mu$ F, is recommended, placing as close as possible to the device's  $V_{CC}$  lead. To filter lower frequency noises, a large aluminum electrolytic capacitor of  $10\mu$ F or greater is recommended, placing near the audio power amplifier. The  $10\mu$ F capacitor also serves as a local storage capacitor for supplying current during large signal transients on the amplifier outputs.

### **BSN and BSP Capacitors**

The full H-bridge output stages use NMOS transistors only. They therefore require bootstrap capacitors for the high side of each output to turn on correctly. An at least 220nF ceramic capacitor, rated for at least 25V, must be connected from each output to its corresponding bootstrap input. Specifically, one 220nF capacitor must be connected from xOUTP to xBSP, and another 220nF capacitor from xOUTN to xBSN. It is recommended to use 1µF BST capacitor to replace 220nF or lower than 100Hz applications.



### **Application Information (Continued)**

#### **VCLAMP Capacitors**

To ensure that the maximum gate-to-source voltage for the NMOS output transistors not exceeded, an internal regulators are used to clamp the gate voltage. A 1µF capacitors must be connected from VCLAMP to ground and must be rated for at least 25V. The voltages at the VCLAMP terminals vary with V<sub>CC</sub> and may not be used to power any other circuitry.

#### Internal Regulated 5-V Supply (AVDD)

The AVDD terminal is the output of an internally generated 5V supply, used for the oscillator, amplifier, power limit circuitry and logic control circuitry. It requires a  $0.1\mu\text{F}$  to  $1\mu\text{F}$  capacitor, placed very close to the pin to ground to keep the regulator stable. The regulator may not be used to power any external circuitry.

#### **Differential Input Power Limit**

The differential input stage of the amplifier eliminates noises that appear on the two input lines of the channel. To use the PAM8106 with a differential source, connect the positive lead of the audio source to the INP input and the negative lead from the audio source to the INN input. To use the PAM8106 with a single-ended source, AC ground the INP input through a capacitor equal in value to the input capacitor on INN and apply the audio source to the INN input. In a single-ended input application, the INP input should be AC grounded at the audio source other than at the device input for best noise performance.

#### **Using Low-ESR Capacitors**

Low-ESR capacitors are recommended throughout this application section. A real (with respect to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves as an ideal capacitor.

#### **Short-Circuit Protection**

The PAM8106 has short circuit protection circuitry on the outputs to prevent damage to the device when output-to-output shorts, output-to-GND shorts, or output-to-VCC shorts occur. Once a short-circuit is detected on the outputs, the output drive is immediately disabled. This is a latched fault and must be reset by cycling the voltage on the SD pin to a logic low and back to the logic high state for normal operation. This will clear the short-circuit flag and allow for normal operation if the short was removed. If the short was not removed, the protection circuitry will again activate.

#### **Thermal Protection**

Thermal protection on the PAM8106 prevents damage to the device when the internal die temperature exceeds 160°C. There is a ±15 degree tolerance on this trip point from device to device. Once the die temperature exceeds the set thermal point, the device enters into the shutdown state and the outputs are disabled. This is not a latched fault. The thermal fault is cleared once the temperature of the die is reduced by 50°C. The device begins normal operation at this point without external system intervention.

#### **Spread Spectrum Modulation**

The PAM8106 has built in Spread spectrum modulation control of the oscillator frequency to improve EMI performance, while removing the need to use expensive inductance in the audio output path. The spread spectrum feature can be enabled by setting a Logic-Low to SSMCTL pin, or disabled by setting a Logic-High to SSMCTL pin.

#### **Power Limit**

The voltage at PL pin can used to limit the power to levels below that which is possible based on the supply rail. Add a resistor from PL to ground to set the voltage at the PLIMIT pin. An external reference may also be used if tighter tolerance is required. Also add a 1µF capacitor from PL pin to ground. The PLIMIT circuit sets a limit on the output peak-to-peak voltage. The gain of Class-D amplifier will automatic reduced if the output power higher than setting value to make output power less than limited value and also provide good sound quality.

The output power setting by the resistor value (R10, R11) of PL pin is described as below.

System test set up:  $V_{CC}$  = 12V,  $R_{LOAD}$  = 8 $\Omega$ , sine wave 1Khz, AVdd=5.2V



Hard Clip



| R11 (Ω) | R10 (Ω) | PL (V) | PL (W) |
|---------|---------|--------|--------|
| 10K     | 3K      | 1.2026 | 1.873  |
| 10K     | 3.6K    | 1.3819 | 2.515  |
| 10K     | 4.3K    | 1.5704 | 3.281  |
| 10K     | 5.6K    | 1.877  | 4.738  |
| 10K     | 6.8K    | 2.1087 | 6.07   |
| 10K     | 8.2K    | 2.3453 | 7.554  |
| 10K     | 9.1K    | 2.4884 | 8.562  |





#### Power Up/Down Sequence

The PAM8106 employs a shutdown operation mode to reduce supply current to the absolute minimum level during periods of non-use to save power. The  $\overline{SD}$  input terminal should be held high during normal operation when the amplifier is in use. Pulling  $\overline{SD}$  low causes the outputs to mute and the amplifier to enter a low-current state.  $\overline{SD}$  should never be left unconnected to prevent the amplifier from unpredictable operation. Suggest PL starting voltage is greater than 4.5V.

Minput.



Power-down and Start-up sequences as recommended.



## **Ordering Information**



| Part Number | Part Marking        | Package Type               | Standard Package        |
|-------------|---------------------|----------------------------|-------------------------|
| PAM8106TVR  | PAM8106<br>XXXYWWLL | W-QFN5050-32<br>(Standard) | 3,000 Units/Tape & Reel |

## **Marking Information**





## **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### W-QFN5050-32 (Standard)



| W-QFN5050-32         |           |        |      |  |  |
|----------------------|-----------|--------|------|--|--|
|                      | (Sta      | ndard) | )    |  |  |
| Dim                  | Min       | Max    | Тур  |  |  |
| Α                    | 0.55      | 0.80   | 0.75 |  |  |
| A1                   | 0.00      | 0.05   |      |  |  |
| A3                   | 0.203 REF |        |      |  |  |
| b                    | 0.20      | 0.30   | 0.25 |  |  |
| D                    | 4.95      | 5.05   | 5.00 |  |  |
| D2                   | 3.65      | 3.75   | 3.70 |  |  |
| Е                    | 4.95      | 5.05   | 5.00 |  |  |
| E2                   | 3.65      | 3.75   | 3.70 |  |  |
| e                    | 0.50 BSC  |        |      |  |  |
| e1                   | 3.50 REF  |        |      |  |  |
| L                    | 0.35      | 0.45   | 0.40 |  |  |
| All Dimensions in mm |           |        |      |  |  |

## **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### W-QFN5050-32 (Standard)



| Dimensions | Value<br>(in mm) |  |
|------------|------------------|--|
| С          | 0.500            |  |
|            |                  |  |
| G1         | 0.150            |  |
| G2         | 0.150            |  |
| Х          | 0.350            |  |
| X1         | 3.800            |  |
| X2         | 3.850            |  |
| Х3         | 5.300            |  |
| Y          | 0.600            |  |
| Y1         | 3.800            |  |
| Y2         | 3.850            |  |
| Y3         | 5.300            |  |



#### **IMPORTANT NOTICE**

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

#### **LIFE SUPPORT**

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body, or
  - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2018, Diodes Incorporated

www.diodes.com