## Synchronous Step-Down Switching Regulator Controller ### **FEATURES** - Wide V<sub>IN</sub> Range: 4V to 38V Operation - R<sub>SENSE</sub> or DCR Current Sensing - ±1% Output Voltage Accuracy - Phase-Lockable Fixed Frequency: 250kHz to 750kHz - Dual N-Channel MOSFET Synchronous Drive - Very Low Dropout Operation: 99% Duty Cycle - Adjustable Output Voltage Soft-Start or Tracking - Output Current Foldback Limiting - Output Overvoltage Protection - 5V Internal Regulator - OPTI-LOOP® Compensation Minimizes Collt - Selectable Continuous, Pulse-Skipping or Burst Mode® Operation at Light Loads - Low Shutdown I<sub>Ω</sub>: 20μA - V<sub>OUT</sub> Range: 0.8V to 5.5V - Thermally Enhanced 16-Lead MSOP, 16-Lead Narrow SSOP or 3mm × 3mm QFN Package ## **APPLICATIONS** - Automotive Systems - Telecom Systems - Industrial Equipment - Distributed DC Power Systems ## DESCRIPTION The LTC®3851 is a high performance synchronous step-down switching regulator controller that drives an all N-channel synchronous power MOSFET stage. A constant frequency current mode architecture allows a phase-lockable frequency of up to 750kHz. OPTI-LOOP compensation allows the transient response to be optimized over a wide range of output capacitance and ESR values. The LTC3851 features a precision 0.8V reference that is compatible with a wide 4V to 38V input supply range. The TK/SS pin ramps the output voltage during start-up. Current foldback limits MOSFET heat dissipation during short-circuit conditions. The MODE/PLLIN pin selects among Burst Mode operation, pulse skipping mode or continuous inductor current mode at light loads and allows the IC to be synchronized to an external clock. The LTC3851-1 is a version with a power good output signal instead of adjustable current limit. **Δ7**, LT, LTC, LTM, Burst Mode and OPTI-LOOP are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 5408150, 5481178, 5705919, 5929620, 6304066, 6498466, 6580258, 6511121 ## TYPICAL APPLICATION High Efficiency Synchronous Step-Down Converter ## Efficiency and Power Loss vs Load Current ## **ABSOLUTE MAXIMUM RATINGS** (Note 1) | Input Supply Voltage (V <sub>IN</sub> ) | 40V to -0.3V | |-----------------------------------------|-------------------------------| | Topside Driver Voltage (BOOST) | 46V to -0.3V | | Switch Voltage (SW) | 40V to -5V | | INTV <sub>CC</sub> , (BOOST – SW), RUN | 6V to -0.3V | | TK/SS, I <sub>LIM</sub> | $INTV_{CC}$ to $-0.3V$ | | SENSE+, SENSE | 6V to -0.3V | | MODE/PLLIN, FREQ/PLLFLTR | INTV <sub>CC</sub> to $-0.3V$ | | I <sub>TH</sub> , V <sub>FB</sub> Voltages3V to | -0.3V | |-------------------------------------------------|-------| | INTV <sub>CC</sub> Peak Output Current | .50mA | | Operating Temperature Range (Note 2)40°C to | 125°C | | Junction Temperature (Note 3) | 125°C | | Storage Temperature Range65°C to | 150°C | | Lead Temperature (Soldering, 10 sec) | | | GN/MSE | 300°C | ## PIN CONFIGURATION ## ORDER INFORMATION | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |------------------|-------------------|---------------|---------------------------------|-------------------| | LTC3851EGN#PBF | LTC3851EGN#TRPBF | 3851 | 16-Lead Plastic SSOP | -40°C to 85°C | | LTC3851IGN#PBF | LTC3851IGN#TRPBF | 3851 | 16-Lead Plastic SSOP | -40°C to 125°C | | LTC3851EMSE#PBF | LTC3851EMSE#TRPBF | 3851 | 16-Lead Plastic MSOP | -40°C to 85°C | | LTC3851IMSE#PBF | LTC3851IMSE#TRPBF | 3851 | 16-Lead Plastic MSOP | -40°C to 125°C | | LTC3851EUD#PBF | LTC3851EUD#TRPBF | LCXN | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 85°C | | LTC3851IUD#PBF | LTC3851IUD#TRPBF | LCXN | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 125°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{IN} = 15V$ , $V_{RUN} = 5V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|----------------|----------------|----------------| | Main Control | Loops | | , | | | | | | V <sub>IN</sub> | Operating Input Voltage Range | | • | 4 | | 38 | V | | $\overline{V_{FB}}$ | Regulated Feedback Voltage | I <sub>TH</sub> = 1.2V (Note 4) | • | 0.792 | 0.800 | 0.808 | V | | I <sub>FB</sub> | Feedback Current | (Note 4) | | | -10 | -50 | nA | | V <sub>REFLNREG</sub> | Reference Voltage Line Regulation | V <sub>IN</sub> = 6V to 38V (Note 4) | | | 0.002 | 0.02 | %/V | | V <sub>LOADREG</sub> | Output Voltage Load Regulation | (Note 4) Measured in Servo Loop, $\Delta I_{TH} = 1.2V$ to 0.7V | • | | 0.01 | 0.1 | % | | | | (Note 4) Measured in Servo Loop, $\Delta I_{TH} = 1.2V$ to 1.6V | • | | -0.01 | -0.1 | % | | 9 <sub>m</sub> | Transconductance Amplifier g <sub>m</sub> | I <sub>TH</sub> = 1.2V, Sink/Source = 5μA (Note 4) | | | 2 | | mmho | | g <sub>m</sub> GBW | Transconductance Amp Gain Bandwidth | I <sub>TH</sub> = 1.2V | | | 3 | | MHz | | IQ | Input DC Supply Current<br>Normal Mode<br>Shutdown | (Note 5)<br>V <sub>RUN</sub> = 5V<br>V <sub>RUN</sub> = 0V | | | 1.2<br>20 | 35 | mA<br>μA | | UVLO | Undervoltage Lockout on INTV <sub>CC</sub> | V <sub>INTVCC</sub> Ramping Down | | | 3.25 | | V | | UVLO Hys | UVLO Hysteresis | | | | 0.4 | | V | | $\overline{V_{\text{OVL}}}$ | Feedback Overvoltage Lockout | Measured at V <sub>FB</sub> | • | 0.86 | 0.88 | 0.90 | V | | I <sub>SENSE</sub> | SENSE Pins Current | | | | ±1 | ±2 | μА | | I <sub>TK/SS</sub> | Soft-Start Charge Current | V <sub>TK/SS</sub> = 0V | | 0.6 | 1 | 2 | μА | | $V_{RUN}$ | RUN Pin On Threshold | V <sub>RUN</sub> Rising | • | 1.10 | 1.25 | 1.35 | V | | V <sub>RUNHYS</sub> | RUN Pin On Hysteresis | | | | 130 | | mV | | V <sub>SENSE(MAX)</sub> | Maximum Current Sense Threshold | V <sub>FB</sub> = 0.7V, V <sub>SENSE</sub> = 3.3V, I <sub>LIM</sub> = 0V<br>V <sub>FB</sub> = 0.7V, V <sub>SENSE</sub> = 3.3V, I <sub>LIM</sub> = Float<br>V <sub>FB</sub> = 0.7V, V <sub>SENSE</sub> = 3.3V, I <sub>LIM</sub> = INTV <sub>CC</sub> | • | 20<br>40<br>65 | 30<br>50<br>75 | 40<br>65<br>90 | mV<br>mV<br>mV | | TG R <sub>UP</sub> | TG Driver Pull-Up On-Resistance | TG High | | | 2.6 | | Ω | | TG R <sub>DOWN</sub> | TG Driver Pull-Down On-Resistance | TG Low | | | 1.5 | | Ω | | BG R <sub>UP</sub> | BG Driver Pull-Up On-Resistance | BG High | | | 2.4 | | Ω | | BG R <sub>DOWN</sub> | BG Driver Pull-Down On-Resistance | BG Low | | | 1.1 | | Ω | | TG t <sub>r</sub> | TG Transition Time<br>Rise Time<br>Fall Time | (Note 6)<br>C <sub>LOAD</sub> = 3300pF<br>C <sub>LOAD</sub> = 3300pF | | | 25<br>25 | | ns<br>ns | | BG tr<br>BG tf | BG Transition Time<br>Rise Time<br>Fall Time | (Note 6)<br>C <sub>LOAD</sub> = 3300pF<br>C <sub>LOAD</sub> = 3300pF | | | 25<br>25 | | ns<br>ns | | TG/BG t <sub>1D</sub> | Top Gate Off to Bottom Gate On Delay<br>Bottom Switch-On Delay Time | C <sub>LOAD</sub> = 3300pF Each Driver<br>(Note 6) | | | 30 | | ns | | BG/TG t <sub>2D</sub> | Bottom Gate Off to Top Gate On Delay<br>Top Switch-On Delay Time | C <sub>LOAD</sub> = 3300pF Each Driver<br>(Note 6) | | | 30 | | ns | | t <sub>ON(MIN)</sub> | Minimum On-Time | (Note 7) | | | 90 | | ns | | INTV <sub>CC</sub> Linea | r Regulator | | | | | | | | V <sub>INTVCC</sub> | Internal V <sub>CC</sub> Voltage | 6V < V <sub>IN</sub> < 38V | | 4.8 | 5 | 5.2 | V | | V <sub>LDO</sub> INT | INTV <sub>CC</sub> Load Regulation | I <sub>CC</sub> = 0mA to 50mA | | | 0.5 | 2 | % | ## **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . $V_{IN} = 15 \,\text{V}$ , $V_{RUN} = 5 \,\text{V}$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------|--|-----|------------|-----|------------| | Oscillator and | Oscillator and Phase-Locked Loop | | | | | | | | f <sub>NOM</sub> | Nominal Frequency | R <sub>FREQ</sub> = 60k | | 480 | 500 | 530 | kHz | | $f_{LOW}$ | Lowest Frequency | R <sub>FREQ</sub> = 160k | | 220 | 250 | 280 | kHz | | f <sub>HIGH</sub> | Highest Frequency | R <sub>FREQ</sub> = 36k | | 710 | 750 | 790 | kHz | | R <sub>MODE/PLLIN</sub> | MODE/PLLIN Input Resistance | | | | 100 | | kΩ | | f <sub>MODE</sub> | MODE/PLLIN Minimum Input Frequency<br>MODE/PLLIN Maximum Input Frequency | V <sub>MODE</sub> = External Clock<br>V <sub>MODE</sub> = External Clock | | | 250<br>750 | | kHz<br>kHz | | I <sub>FREQ</sub> | Phase Detector Output Current<br>Sinking Capability<br>Sourcing Capability | fmode > fosc<br>fmode < fosc | | | -10<br>10 | | μΑ<br>μΑ | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTC3851E is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3851I is guaranteed to meet specifications over the -40°C to 125°C operating temperature range. **Note 3:** $T_J$ is calculated from the ambient temperature $T_A$ and power dissipation $P_D$ according to the following formulas: LTC3851GN: $T_J = T_A + (P_D \cdot 110^{\circ}C/W)$ LTC3851UD: $T_J = T_A + (P_D \cdot 68^{\circ}C/W)$ LTC3851MSE: $T_J = T_A + (P_D \cdot 40^{\circ}C/W)$ **Note 4:** The LTC3851 is tested in a feedback loop that servos $V_{\text{ITH}}$ to a specified voltage and measures the resultant $V_{\text{FB}}$ . **Note 5:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See Applications Information. **Note 6:** Rise and fall times are measured using 10% and 90% levels. Delay times are measured using 50% levels. **Note 7:** The minimum on-time condition is specified for an inductor peak-to-peak ripple current ~40% of I<sub>MAX</sub> (see Minimum On-Time Considerations in the Applications Information section). ## TYPICAL PERFORMANCE CHARACTERISTICS ## Efficiency vs Output Current and Mode ## Efficiency vs Output Current and Mode ## TYPICAL PERFORMANCE CHARACTERISTICS ## TYPICAL PERFORMANCE CHARACTERISTICS ## Ratiometric Tracking with Master Supply ## Input DC Supply Current vs Input Voltage INTV<sub>CC</sub> Line Regulation ## Maximum Current Sense Threshold vs Common Mode Voltage #### Maximum Peak Current Sense Threshold vs I<sub>TH</sub> Voltage Burst Mode Peak Current Sense Threshold vs I<sub>TH</sub> Voltage #### Maximum Current Sense Threshold vs Duty Cycle #### Maximum Current Sense Threshold vs Feedback Voltage (Current Foldback) ## TK/SS Pull-Up Current vs Temperature 3851fb 3851 G16 ## TYPICAL PERFORMANCE CHARACTERISTICS #### Shutdown Input DC Supply Current vs Temperature ### Maximum Current Sense Threshold vs INTV<sub>CC</sub> Voltage ## PIN FUNCTIONS (GN and MSE/UD) **MODE/PLLIN (Pin 1/Pin 15):** Forced Continuous Mode, Burst Mode or Pulse-Skipping Mode Selection Pin and External Synchronization Input to Phase Detector Pin. Connect this pin to $INTV_{CC}$ to force continuous conduction mode of operation. Connect to GND to enable pulse-skipping mode of operation. To select Burst Mode operation, tie this pin to $INTV_{CC}$ through a resistor no less than 50k, but no greater than 250k. A clock on the pin will cause the controller to operate in forced continuous mode of operation and synchronize the internal oscillator. **FREQ/PLLFLTR (Pin 2/Pin 16):** The phase-locked loop's lowpass filter is tied to this pin. Alternatively, a resistor can be connected between this pin and GND to vary the frequency of the internal oscillator. **RUN (Pin 3/Pin 1):** Run Control Input. A voltage above 1.25V on this pin turns on the IC. However, forcing this pin below 1.1V causes the IC to shut down the IC. There is a $2\mu A$ pull-up current on this pin. **TK/SS (Pin 4/Pin 2):** Output Voltage Tracking and Soft-Start Input. A capacitor to ground at this pin sets the ramp rate for the output voltage. An internal soft-start current of of 1µA charges this capacitor. **I**<sub>TH</sub> (**Pin 5/Pin 3**): Current Control Threshold and Error Amplifier Compensation Point. The current comparator tripping threshold increases with its I<sub>TH</sub> control voltage. **FB** (**Pin 6/Pin 4**): Error Amplifier Feedback Input. This pin receives the remotely sensed feedback voltage from an external resistive divider across the output. **SENSE**<sup>-</sup> (Pin 7/Pin 5): Current Sense Comparator Inverting Input. The (–) input to the current comparator is connected to the output. **SENSE+** (**Pin 8/Pin 6**): Current Sense Comparator Non-inverting Input. The (+) input to the current comparator is normally connected to the DCR sensing network or current sensing resistor. **I**<sub>LIM</sub> (**Pin 9/Pin 7**): Current Comparator Sense Voltage Range Input. Tying this pin to GND, FLOAT or INTV<sub>CC</sub> selects the maximum current sense threshold from three different levels. **GND (Pin 10/Pin 8):** Ground. All small-signal components and compensation components should be Kelvin connected to this ground. The (–) terminal of $CV_{CC}$ and the (–) terminal of $CV_{IN}$ should be closely connected to this pin. **BG** (Pin 11/Pin 9): Bottom Gate Driver Output. This pin drives the gate of the bottom N-channel MOSFET between GND and $INTV_{CC}$ . **INTV**<sub>CC</sub> (**Pin 12/Pin 10**): Internal 5V Regulator Output. The control circuit is powered from this voltage. Decouple this pin to GND with a minimum $2.2\mu F$ low ESR tantalum or ceramic capacitor. **V**<sub>IN</sub> (**Pin 13/Pin 11**): Main Input Supply. Decouple this pin to GND with a capacitor. **BOOST (Pin 14/Pin 12):** Boosted Floating Driver Supply. The (+) terminal of the boost-strap capacitor is connected to this pin. This pin swings from a diode voltage drop below $INTV_{CG}$ up to $V_{IN}$ + $INTV_{CG}$ . **TG** (Pin 15/Pin 13): Top Gate Driver Output. This is the output of a floating driver with a voltage swing equal to $INTV_{CC}$ superimposed on the switch node voltage. **SW** (Pin 16/Pin 14): Switch Node Connection to the Inductor. Voltage swing at this pin is from a Schottky diode (external) voltage drop below ground to $V_{\rm IN}$ . **Exposed Pad (Pin 17, UD and MSE Packages Only):** Ground. Must be soldered to PCB, providing a local ground for the IC. ## **FUNCTIONAL DIAGRAM** ### **OPERATION** ### **Main Control Loop** The LTC3851 is a constant frequency, current mode stepdown controller. During normal operation, the top MOSFET is turned on when the clock sets the RS latch, and is turned off when the main current comparator, I<sub>CMP</sub>, resets the RS latch. The peak inductor current at which I<sub>CMP</sub> resets the RS latch is controlled by the voltage on the I<sub>TH</sub> pin, which is the output of the error amplifier EA. The $V_{FR}$ pin receives the voltage feedback signal, which is compared to the internal reference voltage by the EA. When the load current increases, it causes a slight decrease in V<sub>FR</sub> relative to the 0.8V reference, which in turn causes the I<sub>TH</sub> voltage to increase until the average inductor current matches the new load current. After the top MOSFET has turned off, the bottom MOSFET is turned on until either the inductor current starts to reverse, as indicated by the reverse current comparator, I<sub>REV</sub>, or the beginning of the next cycle. ### INTV<sub>CC</sub> Power Power for the top and bottom MOSFET drivers and most other internal circuitry is derived from the $INTV_{CC}$ pin. An internal 5V low dropout linear regulator supplies $INTV_{CC}$ power from $V_{IN}$ . The top MOSFET driver is biased from the floating bootstrap capacitor, $C_B$ , which normally recharges during each off cycle through an external diode when the top MOSFET turns off. If the input voltage, $V_{IN}$ , decreases to a voltage close to $V_{OUT}$ , the loop may enter dropout and attempt to turn on the top MOSFET continuously. The dropout detector detects this and forces the top MOSFET off for about 1/10 of the clock period every tenth cycle to allow $C_B$ to recharge. However, it is recommended that there is always a load present during the drop-out transition to ensure $C_B$ is recharged. ### Shutdown and Start-Up (RUN and TK/SS) The LTC3851 can be shut down using the RUN pin. Pulling this pin below 1.1V disables the controller and most of the internal circuitry, including the INTV<sub>CC</sub> regulator. Releasing the RUN pin allows an internal $2\mu A$ current to pull up the pin and enable that controller. Alternatively, the RUN pin may be externally pulled up or driven directly by logic. Be careful not to exceed the absolute maximum rating of 6V on this pin. The start-up of the controller's output voltage, $V_{OLIT}$ , is controlled by the voltage on the TK/SS pin. When the voltage on the TK/SS pin is less than the 0.8V internal reference, the LTC3851 regulates the V<sub>FB</sub> voltage to the TK/SS pin voltage instead of the 0.8V reference. This allows the TK/SS pin to be used to program a soft-start by connecting an external capacitor from the TK/SS pin to GND. An internal 1µA pull-up current charges this capacitor creating a voltage ramp on the TK/SS pin. As the TK/SS voltage rises linearly from 0V to 0.8V (and beyond), the output voltage V<sub>OUT</sub> rises smoothly from zero to its final value. Alternatively, the TK/SS pin can be used to cause the start-up of V<sub>OUT</sub> to "track" another supply. Typically, this requires connecting to the TK/SS pin an external resistor divider from the other supply to ground (see the Applications Information section). When the RUN pin is pulled low to disable the controller, or when $INTV_{CC}$ drops below its undervoltage lockout threshold of 3.2V, the TK/SS pin is pulled low by an internal MOSFET. When in undervoltage lockout, the controller is disabled and the external MOSFETs are held off. ## Light Load Current Operation (Burst Mode Operation, Pulse-Skipping or Continuous Conduction) The LTC3851 can be enabled to enter high efficiency Burst Mode operation, constant frequency pulse-skipping mode or forced continuous conduction mode. To select forced continuous operation, tie the MODE/PLLIN pin to INTV $_{\rm CC}$ . To select pulse-skipping mode of operation, float the MODE/PLLIN pin or tie it to GND. To select Burst Mode operation, tie MODE/PLLIN to INTV $_{\rm CC}$ through a resistor no less than 50k, but no greater than 250k. When the controller is enabled for Burst Mode operation, the peak current in the inductor is set to approximately one-forth of the maximum sense voltage even though the voltage on the $I_{TH}$ pin indicates a lower value. If the average inductor current is higher than the load current, TECHNOLOGY TECHNOLOGY ## **OPERATION** the error amplifier, EA, will decrease the voltage on the $I_{TH}$ pin. When the $I_{TH}$ voltage drops below 0.4V, the internal sleep signal goes high (enabling "sleep" mode) and both external MOSFETs are turned off. In sleep mode, the load current is supplied by the output capacitor. As the output voltage decreases, the EA's output begins to rise. When the output voltage drops enough, the sleep signal goes low, and the controller resumes normal operation by turning on the top external MOSFET on the next cycle of the internal oscillator. When a controller is enabled for Burst Mode operation, the inductor current is not allowed to reverse. The reverse current comparator, I<sub>REV</sub>, turns off the bottom external MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the controller operates in discontinuous operation. In forced continuous operation, the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined by the voltage on the I<sub>TH</sub> pin, just as in normal operation. In this mode the efficiency at light loads is lower than in Burst Mode operation. However, continuous mode has the advantages of lower output ripple and less interference to audio circuitry. When the MODE/PLLIN pin is connected to GND, the LTC3851 operates in PWM pulse-skipping mode at light loads. At very light loads the current comparator, I<sub>CMP</sub>, may remain tripped for several cycles and force the external top MOSFET to stay off for the same number of cycles (i.e., skipping pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference as compared to Burst Mode operation. It provides higher low current efficiency than forced continuous mode, but not nearly as high as Burst Mode operation. ## Frequency Selection and Phase-Locked Loop (FREQ/PLLFLTR and MODE/PLLIN Pins) The selection of switching frequency is a trade-off between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductance and/or capacitance to maintain low output ripple voltage. The switching frequency of the LTC3851 can be selected using the FREQ/PLLFLTR pin. If the MODE/PLLIN pin is not being driven by an external clock source, the FREQ/PLLFLTR pin can be used to program the controller's operating frequency from 250kHz to 750kHz. A phase-locked loop (PLL) is available on the LTC3851 to synchronize the internal oscillator to an external clock source that is connected to the MODE/PLLIN pin. The controller operates in forced continuous mode of operation when it is synchronized. A series RC should be connected between the FREQ/PLLFLTR pin and GND to serve as the PLL's loop filter. It is suggested that the external clock be applied before enabling the controller unless a second resistor is connected in parallel with the series RC network. The second resistor prevents very low switching frequency operation if the controller is enabled before the clock. ### **Output Overvoltage Protection** An overvoltage comparator, OV, guards against transient overshoots (>10%) as well as other more serious conditions that may overvoltage the output. In such cases, the top MOSFET is turned off and the bottom MOSFET is turned on until the overvoltage condition is cleared. The Typical Application on the first page of this data sheet is a basic LTC3851 application circuit. The LTC3851 can be configured to use either DCR (inductor resistance) sensing or low value resistor sensing. The choice of the two current sensing schemes is largely a design trade-off between cost, power consumption and accuracy. DCR sensing is becoming popular because it saves expensive current sensing resistors and is more power efficient, especially in high current applications. However, current sensing resistors provide the most accurate current limits for the controller. Other external component selection is driven by the load requirement, and begins with the selection of R<sub>SENSE</sub> (if R<sub>SENSE</sub> is used) and the inductor value. Next, the power MOSFETs and Schottky diodes are selected. Finally, input and output capacitors are selected. The circuit shown on the first page can be configured for operation up to 38V at V<sub>IN</sub>. ### **Current Limit Programming** The $I_{LIM}$ pin is a tri-level logic input to set the maximum current limit of the controller. When $I_{LIM}$ is grounded, the maximum current limit threshold of the current comparator is programmed to be 30mV. When $I_{LIM}$ is floated, the maximum current limit threshold is 50mV. When $I_{LIM}$ is tied to $INTV_{CC}$ , the maximum current limit threshold is set to 75mV. #### SENSE+ and SENSE- Pins The SENSE+ and SENSE- pins are the inputs to the current comparators. The common mode input voltage range of the current comparators is 0V to 5.5V. Both SENSE pins are high impedance inputs with small base currents of less than 1 $\mu$ A. When the SENSE pins ramp up from 0V to 1.4V, the small base currents flow out of the SENSE pins. When the SENSE pins ramp down from 5V to 1.1V, the small base currents flow into the SENSE pins. The high impedance inputs to the current comparators allow accurate DCR sensing. However, care must be taken not to float these pins during normal operation. ### **Low Value Resistors Current Sensing** A typical sensing circuit using a discrete resistor is shown in Figure 1. $R_{SENSE}$ is chosen based on the required output current. Figure 1. Using a Resistor to Sense Current with the LTC3851 The current comparator has a maximum threshold, $V_{MAX}$ , determined by the $I_{LIM}$ setting. The current comparator threshold sets the maximum peak of the inductor current, yielding a maximum average output current, $I_{MAX}$ , equal to the maximum peak value less half the peak-to-peak ripple current, $\Delta I_L$ . Allowing a margin of 20% for variations in the IC and external component values yields: $$R_{SENSE} = 0.8 \bullet \frac{V_{MAX}}{I_{MAX} + \Delta I_L/2}$$ ### Inductor DCR Sensing For applications requiring the highest possible efficiency, the LTC3851 is capable of sensing the voltage drop across the inductor DCR, as shown in Figure 2. The DCR of the inductor represents the small amount of DC winding resistance of the copper, which can be less than $1 \text{m}\Omega$ for today's low value, high current inductors. If the external R1||R2 • C1 time constant is chosen to be exactly equal to the L/DCR time constant, the voltage drop across the external capacitor is equal to the voltage drop across the inductor DCR multiplied by R2/(R1 + R2). Therefore, R2 may be used to scale the voltage across the sense terminals when the DCR is greater than the target sense resistance. Check the manufacturer's data sheet for specifications regarding the inductor DCR, in order to properly dimension the external filter components. The DCR of the inductor can also be measured using a good RLC meter. Figure 2. Current Mode Control Using the Inductor DCR ### Slope Compensation and Inductor Peak Current Slope compensation provides stability in constant frequency architectures by preventing sub-harmonic oscillations at high duty cycles. It is accomplished internally by adding a compensating ramp to the inductor current signal. Normally, this results in a reduction of maximum inductor peak current for duty cycles > 40%. However, the LTC3851 uses a novel scheme that allows the maximum inductor peak current to remain unaffected throughout all duty cycles. #### **Inductor Value Calculation** The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. A higher frequency generally results in lower efficiency because of MOSFET gate charge losses. In addition to this basic trade-off, the effect of inductor value on ripple current and low current operation must also be considered. The inductor value has a direct effect on ripple current. The inductor ripple current $\Delta I_L$ decreases with higher inductance or frequency and increases with higher $V_{IN}$ : $$\Delta I_{L} = \frac{1}{f \cdot L} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ Accepting larger values of $\Delta I_L$ allows the use of low inductances, but results in higher output voltage ripple and greater core losses. A reasonable starting point for setting ripple current is $\Delta I_L = 0.3(I_{MAX})$ . The maximum $\Delta I_L$ occurs at the maximum input voltage. The inductor value also has secondary effects. The transition to Burst Mode operation begins when the average inductor current required results in a peak current below ${\approx}10\%$ of the current limit determined by $R_{SENSE}.$ Lower inductor values (higher $\Delta l_L)$ will cause this to occur at lower load currents, which can cause a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to increase. #### **Inductor Core Selection** Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite or molypermalloy cores. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate! ## Power MOSFET and Schottky Diode (Optional) Selection Two external power MOSFETs must be selected for the LTC3851 controller: one N-channel MOSFET for the top (main) switch, and one N-channel MOSFET for the bottom (synchronous) switch. The peak-to-peak drive levels are set by the INTV<sub>CC</sub> voltage. This voltage is typically 5V during start-up. Consequently, logic-level threshold MOSFETs must be used in most applications. The only exception is if low input voltage is expected (V<sub>IN</sub> < 5V); then, sub-logic level threshold MOSFETs (V<sub>GS(TH)</sub> < 3V) should be used. Pay close attention to the BV<sub>DSS</sub> specification for the MOSFETs as well; most of the logic-level MOSFETs are limited to 30V or less. Selection criteria for the power MOSFETs include the onresistance, $R_{DS(ON)}$ , Miller capacitance, $C_{MILLER}$ , input voltage and maximum output current. Miller capacitance, $C_{MILLER}$ , can be approximated from the gate charge curve usually provided on the MOSFET manufacturers' data sheet. $C_{MILLER}$ is equal to the increase in gate charge along the horizontal axis while the curve is approximately flat divided by the specified change in $V_{DS}$ . This result is then multiplied by the ratio of the application applied $V_{DS}$ to the gate charge curve specified $V_{DS}$ . When the IC is operating in continuous mode, the duty cycles for the top and bottom MOSFETs are given by: Main Switch Duty Cycle = $$\frac{V_{OUT}}{V_{IN}}$$ Synchronous Switch Duty Cycle = $\frac{V_{IN} - V_{OUT}}{V_{IN}}$ The MOSFET power dissipations at maximum output current are given by: $$\begin{split} P_{MAIN} = & \frac{V_{OUT}}{V_{IN}} \big(I_{MAX}\big)^2 \big(1 + \delta\big) R_{DS(ON)} + \\ & \big(V_{IN}\big)^2 \bigg(\frac{I_{MAX}}{2}\bigg) \big(R_{DR}\big) \big(C_{MILLER}\big) \bullet \\ & \bigg[\frac{1}{V_{INTVCC} - V_{TH(MIN)}} + \frac{1}{V_{TH(MIN)}} \bigg] (f) \\ P_{SYNC} = & \frac{V_{IN} - V_{OUT}}{V_{IN}} \big(I_{MAX}\big)^2 \big(1 + \delta\big) R_{DS(ON)} \end{split}$$ where $\delta$ is the temperature dependency of $R_{DS(ON)}$ and $R_{DR}$ (approximately $2\Omega$ ) is the effective driver resistance at the MOSFET's Miller threshold voltage. $V_{TH(MIN)}$ is the typical MOSFET minimum threshold voltage. Both MOSFETs have I $^2$ R losses while the topside N-channel equation includes an additional term for transition losses, which are highest at high input voltages. For $V_{IN} < 20V$ , the high current efficiency generally improves with larger MOSFETs, while for $V_{IN} > 20V$ , the transition losses rapidly increase to the point that the use of a higher $R_{DS(ON)}$ device with lower $C_{MILLER}$ actually provides higher efficiency. The synchronous MOSFET losses are greatest at high input voltage when the top switch duty factor is low or during short-circuit when the synchronous switch is on close to 100% of the period. The term $(1 + \delta)$ is generally given for a MOSFET in the form of a normalized $R_{DS(0N)}$ vs Temperature curve, but $\delta = 0.005/^{\circ}C$ can be used as an approximation for low voltage MOSFETs. The optional Schottky diode conducts during the dead time between the conduction of the two power MOSFETs. This prevents the body diode of the bottom MOSFET from turning on, storing charge during the dead time and requiring a reverse recovery period that could cost as much as 3% in efficiency at high $V_{IN}.$ A 1A to 3A Schottky is generally a good size due to the relatively small average current. Larger diodes result in additional transition losses due to their larger junction capacitance. ### **Soft-Start and Tracking** The LTC3851 has the ability to either soft-start by itself with a capacitor or track the output of another channel or external supply. When the LTC3851 is configured to soft-start by itself, a capacitor should be connected to the TK/SS pin. The LTC3851 is in the shutdown state if the RUN pin voltage is below 1.25V. TK/SS pin is actively pulled to ground in this shutdown state. Once the RUN pin voltage is above 1.25V, the LTC3851 powers up. A soft-start current of 1µA then starts to charge its soft-start capacitor. Note that soft-start or tracking is achieved not by limiting the maximum output current of the controller but by controlling the output ramp voltage according to the ramp rate on the TK/SS pin. Current foldback is disabled during this phase to ensure smooth soft-start or tracking. The soft-start or tracking range is LINEAD OV to 0.8V on the TK/SS pin. The total soft-start time can be calculated as: $$t_{SOFT-START} = 0.8 \cdot \frac{C_{SS}}{1.0 \mu A}$$ Regardless of the mode selected by the MODE/PLLIN pin, the regulator will always start in pulse-skipping mode up to TK/SS = 0.64V. Between TK/SS = 0.64V and 0.72V, it will operate in forced continuous mode and revert to the selected mode once TK/SS > 0.72V. The output ripple is minimized during the 80mV forced continuous mode window. When the regulator is configured to track another supply, the feedback voltage of the other supply is duplicated by a resistor divider and applied to the TK/SS pin. Therefore, the voltage ramp rate on this pin is determined by the ramp rate of the other supply's voltage. Note that the small soft-start capacitor charging current is always flowing, producing a small offset error. To minimize this error, one can select the tracking resistive divider value to be small enough to make this error negligible. In order to track down another supply after the soft-start phase expires, the LTC3851 must be configured for forced continuous operation by connecting MODE/PLLIN to INTV $_{\rm CC}$ . ### **Output Voltage Tracking** The LTC3851 allows the user to program how its output ramps up and down by means of the TK/SS pins. Through this pin, the output can be set up to either coincidentally or ratiometrically track with another supply's output, as shown in Figure 3. In the following discussions, $V_{MASTER}$ refers to a master supply and $V_{OUT}$ refers to the LTC3851's output as a slave supply. To implement the coincident tracking in Figure 3a, connect a resistor divider to $V_{MASTER}$ and connect its midpoint to the TK/SS pin of the LTC3851. The ratio of this divider should be selected the same as that of the LTC3851's feedback divider as shown in Figure 4a. In this tracking mode, $V_{MASTER}$ must be higher than $V_{OUT}$ . To implement ratiometric tracking, the ratio of the resistor divider connected to $V_{MASTER}$ is determined by: $$\frac{V_{OUT}}{V_{MASTER}} = \frac{R2}{R4} \left( \frac{R3 + R4}{R1 + R2} \right)$$ So which mode should be programmed? While either mode in Figure 4 satisfies most practical applications, the coincident mode offers better output regulation. This concept can be better understood with the help of Figure 5. At the input stage of the error amplifier, two common anode diodes are used to clamp the equivalent reference voltage and an additional diode is used to match the shifted common mode voltage. The top two current sources are of the same amplitude. In the coincident Figure 3. Two Different Modes of Output Voltage Tracking (4a) Coincident Tracking Setup (4b) Ratiometric Tracking Setup Figure 4. Setup for Coincident and Ratiometric Tracking Figure 5. Equivalent Input Circuit of Error Amplifier mode, the TK/SS voltage is substantially higher than 0.8V at steady-state and effectively turns off D1. D2 and D3 will therefore conduct the same current and offer tight matching between $V_{FB}$ and the internal precision 0.8V reference. In the ratiometric mode, however, TK/SS equals 0.8V at steady-state. D1 will divert part of the bias current to make $V_{FB}$ slightly lower than 0.8V. Although this error is minimized by the exponential I-V characteristic of the diode, it does impose a finite amount of output voltage deviation. Furthermore, when the master supply's output experiences dynamic excursion (under load transient, for example), the slave channel output will be affected as well. For better output regulation, use the coincident tracking mode instead of ratiometric. ### INTV<sub>CC</sub> Regulator The LTC3851 features a PMOS low dropout linear regulator (LDO) that supplies power to INTV $_{\rm CC}$ from the V $_{\rm IN}$ supply. INTV $_{\rm CC}$ powers the gate drivers and much of the LTC3851's internal circuitry. The LDO regulates the voltage at the INTV $_{\rm CC}$ pin to 5V. The LDO can supply a peak current of 50mA and must be bypassed to ground with a minimum of 2.2µF ceramic capacitor or low ESR electrolytic capacitor. No matter what type of bulk capacitor is used, an additional $0.1\mu F$ ceramic capacitor placed directly adjacent to the INTV<sub>CC</sub> and GND pins is highly recommended. Good bypassing is needed to supply the high transient currents required by the MOSFET gate drivers. High input voltage applications in which large MOSFETs are being driven at high frequencies may cause the maximum junction temperature rating for the LTC3851 to be exceeded. The $INTV_{CC}$ current, which is dominated by the gate charge current, is supplied by the 5V LDO. Power dissipation for the IC in this case is highest and is approximately equal to $V_{IN} \bullet I_{INTVCC}$ . The gate charge current is dependent on operating frequency as discussed in the Efficiency Considerations section. The junction temperature can be estimated by using the equations given in Note 3 of the Electrical Characteristics. For example, the LTC3851 INTV<sub>CC</sub> current is limited to less than 14mA from a 36V supply in the GN package: $$T_J = 70^{\circ}C + (14\text{mA})(36\text{V})(110^{\circ}C/\text{W}) = 125^{\circ}C$$ To prevent the maximum junction temperature from being exceeded, the input supply current must be checked while operating in continuous conduction mode (MODE/PLLIN = INTV<sub>CC</sub>) at maximum $V_{IN}$ . ## Topside MOSFET Driver Supply (CB, DB) An external bootstrap capacitor $C_B$ connected to the BOOST pin supplies the gate drive voltage for the topside MOSFET. Capacitor $C_B$ in the Functional Diagram is charged though external diode $D_B$ from INTV $_{CC}$ when the SW pin is low. When the topside MOSFET is to be turned on, the driver places the $C_B$ voltage across the gate source of the MOSFET. This enhances the MOSFET and turns on the topside switch. The switch node voltage, SW, rises to $V_{IN}$ and the BOOST pin follows. With the topside MOSFET on, the boost voltage is above the input supply: $$V_{BOOST} = V_{IN} + V_{INTVCC}$$ The value of the boost capacitor $C_B$ needs to be 100 times that of the total input capacitance of the topside MOSFET. The reverse breakdown of the external Schottky diode must be greater than $V_{\text{IN}(\text{MAX})}$ . ### **Undervoltage Lockout** The LTC3851 has two functions that help protect the controller in case of undervoltage conditions. A precision UVLO comparator constantly monitors the $\rm INTV_{CC}$ voltage to ensure that an adequate gate-drive voltage is present. It locks out the switching action when $\rm INTV_{CC}$ is below 3.2V. To prevent oscillation when there is a disturbance on the $\rm INTV_{CC}$ , the UVLO comparator has 400mV of precision hysteresis. Another way to detect an undervoltage condition is to monitor the $V_{IN}$ supply. Because the RUN pin has a precision turn-on reference of 1.25V, one can use a resistor divider to $V_{IN}$ to turn on the IC when $V_{IN}$ is high enough. ### **CIN Selection** In continuous mode, the source current of the top N-channel MOSFET is a square wave of duty cycle $V_{OUT}/V_{IN}$ . To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by: $$I_{RMS} \cong I_{O(MAX)} \frac{V_{OUT}}{V_{IN}} \left( \frac{V_{IN}}{V_{OUT}} - 1 \right)^{1/2}$$ This formula has a maximum at $V_{IN} = 2V_{OUT}$ , where $I_{RMS} = I_{O(MAX)}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturers' ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. Always consult the manufacturer if there is any question. ### **COUT Selection** The selection of $C_{OUT}$ is primarily determined by the effective series resistance, ESR, to minimize voltage ripple. The output ripple, $\Delta V_{OUT}$ , in continuous mode is determined by: $$\Delta V_{OUT} \approx \Delta I_{L} \left( ESR + \frac{1}{8fC_{OUT}} \right)$$ where f = operating frequency, $C_{OUT}$ = output capacitance and $\Delta I_L$ = ripple current in the inductor. The output ripple is highest at maximum input voltage since $\Delta I_L$ increases with input voltage. Typically, once the ESR requirement for $C_{OUT}$ has been met, the RMS current rating generally far exceeds the $I_{RIPPLE(P-P)}$ requirement. With $\Delta I_L = 0.3I_{OUT(MAX)}$ and allowing 2/3 of the ripple to be due to ESR, the output ripple will be less than 50mV at maximum $V_{IN}$ if the $I_{LIM}$ pin is configured to float and: $$C_{OUT}$$ Required ESR < 2.2R<sub>SENSE</sub> $$C_{OUT} > \frac{1}{8fR_{SENSE}}$$ The first condition relates to the ripple current into the ESR of the output capacitance while the second term guarantees that the output capacitance does not significantly discharge during the operating frequency period due to ripple current. The choice of using smaller output capacitance increases the ripple voltage due to the discharging term but can be compensated for by using capacitors of very low ESR to maintain the ripple voltage at or below 50mV. The $I_{TH}$ pin OPTI-LOOP compensation components can be optimized to provide stable, high performance transient response regardless of the output capacitors selected. The selection of output capacitors for applications with large load current transients is primarily determined by the voltage tolerance specifications of the load. The resistive component of the capacitor, ESR, multiplied by the load current change, plus any output voltage ripple must be within the voltage tolerance of the load. The required ESR due to a load current step is: $$R_{ESR} \le \frac{\Delta V}{\Delta I}$$ where $\Delta I$ is the change in current from full load to zero load (or minimum load) and $\Delta V$ is the allowed voltage deviation (not including any droop due to finite capacitance). The amount of capacitance needed is determined by the maximum energy stored in the inductor. The capacitance must be sufficient to absorb the change in inductor current when a high current to low current transition occurs. The opposite load current transition is generally determined by the control loop OPTI-LOOP components, so make sure not to over compensate and slow down the response. The minimum capacitance to assure the inductors' energy is adequately absorbed is: $$C_{OUT} > \frac{L(\Delta I)^2}{2(\Delta V)V_{OUT}}$$ where $\Delta I$ is the change in load current. Manufacturers such as Nichicon, United Chemi-Con and Sanyo can be considered for high performance throughhole capacitors. The OS-CON semiconductor electrolyte capacitor available from Sanyo has the lowest (ESR)(size) product of any aluminum electrolytic at a somewhat higher price. An additional ceramic capacitor in parallel with OS-CON capacitors is recommended to reduce the inductance effects. In surface mount applications, ESR, RMS current handling and load step specifications may require multiple capacitors in parallel. Aluminum electrolytic, dry tantalum and special polymer capacitors are available in surface mount packages. Special polymer surface mount capacitors offer very low ESR but have much lower capacitive density per unit volume than other capacitor types. These capacitors offer a very cost-effective output capacitor solution and are an ideal choice when combined with a controller having high loop bandwidth. Tantalum capacitors offer the highest capacitance density and are often used as output capacitors for switching regulators having controlled soft-start. Several excellent surge-tested choices are the AVX TPS, AVX TPSV or the KEMET T510 series of surface mount tantalums, available in case heights ranging from 1.5mm to 4.1mm. Aluminum electrolytic capacitors can be used in cost-driven applications, provided that consideration is given to ripple current ratings, temperature and long-term reliability. A typical application will require several to many aluminum electrolytic capacitors in parallel. A combination of the above mentioned capacitors will often result in maximizing performance and minimizing overall cost. Other capacitor types include Nichicon PL series, NEC Neocap, Panasonic SP and Sprague 595D series. Consult manufacturers for other specific recommendations. Like all components, capacitors are not ideal. Each capacitor has its own benefits and limitations. Combinations of different capacitor types have proven to be a very cost effective solution. Remember also to include high frequency decoupling capacitors. They should be placed as close as possible to the power pins of the load. Any inductance present in the circuit board traces negates their usefulness. ### **Setting Output Voltage** The LTC3851 output voltage is set by an external feedback resistive divider carefully placed across the output, as shown in Figure 6. The regulated output voltage is determined by: $$V_{OUT} = 0.8V \left( 1 + \frac{R_B}{R_A} \right)$$ To improve the transient response, a feed-forward capacitor, $C_{FF}$ , may be used. Great care should be taken to route the $V_{FB}$ line away from noise sources, such as the inductor or the SW line. Figure 6. Settling Output Voltage TECHNOLOGY TECHNOLOGY #### Fault Conditions: Current Limit and Current Foldback The LTC3851 includes current foldback to help limit load current when the output is shorted to ground. If the output falls below 40% of its nominal output level, the maximum sense voltage is progressively lowered from its maximum programmed value to about 25% of the that value. Foldback current limiting is disabled during soft-start or tracking. Under short-circuit conditions with very low duty cycles, the LTC3851 will begin cycle skipping in order to limit the short-circuit current. In this situation the bottom MOSFET will be dissipating most of the power but less than in normal operation. The short-circuit ripple current is determined by the minimum on-time $t_{\text{ON}(\text{MIN})}$ of the LTC3851 ( $\approx 90\text{ns}$ ), the input voltage and inductor value: $$\Delta I_{L(SC)} = t_{ON(MIN)} \bullet \frac{V_{IN}}{I}$$ The resulting short-circuit current is: $$I_{SC} = \frac{1/4 Max V_{SENSE}}{R_{SENSE}} - \frac{1}{2} \Delta I_{L(SC)}$$ ### **Programming Switching Frequency** To set the switching frequency of the LTC3851, connect a resistor, $R_{FREQ}$ , between FREQ/PLLFLTR and GND. The relationship between the oscillator frequency and $R_{FREQ}$ is shown in Figure 7. A 0.1µF bypass capacitor should be connected in parallel with $R_{FREQ}$ . Figure 7. Relationship Between Oscillator Frequency and Resistor Connected Between FREQ/PLLFLTR and GND ### Phase-Locked Loop and Frequency Synchronization The LTC3851 has a phase-locked loop (PLL) comprised of an internal voltage-controlled oscillator ( $V_{CO}$ ) and a phase detector. This allows the turn-on of the top MOSFET to be locked to the rising edge of an external clock signal applied to the MODE/PLLIN pin. This phase detector is an edge sensitive digital type that provides zero degrees phase shift between the external and internal oscillators. This type of phase detector does not exhibit false lock to harmonics of the external clock. The output of the phase detector is a pair of complementary current sources that charge or discharge the external filter network connected to the FREQ/PLLFLTR pin. Note that the LTC3851 can only be synchronized to an external clock whose frequency is within range of the LTC3851's internal $V_{CO}$ . This is guaranteed to be between 250kHz and 750kHz. A simplified block diagram is shown in Figure 8. If the external clock frequency is greater than the internal oscillator's frequency, $f_{OSC}$ , then current is sunk continuously from the phase detector output, pulling down the FREQ/PLLFLTR pin. When the external clock frequency is less than $f_{OSC}$ , current is sourced continuously, pulling up the FREQ/PLLFLTR pin. If the external and internal frequencies are the same but exhibit a phase difference, the current sources turn on for an amount of time corresponding to the phase difference. The voltage on the FREQ/PLLFLTR pin is adjusted until the phase and frequency of the internal and external oscillators are identical. At the stable operating point, the phase detector output is high impedance and the filter capacitor $C_{\rm LP}$ holds the voltage. Figure 8. Phase-Locked Loop Block Diagram The loop filter components, $C_{LP}$ and $R_{LP}$ , smooth out the current pulses from the phase detector and provide a stable input to the voltage-controlled oscillator. The filter components $C_{LP}$ and $R_{LP}$ determine how fast the loop acquires lock. Typically $R_{LP}$ is 1k to 10k and $C_{LP}$ is 2200pF to $0.01\mu F$ . When the external oscillator is active before the LTC3851 is enabled, the internal oscillator frequency will track the external oscillator frequency as described in the preceding paragraphs. In situations where the LTC3851 is enabled before the external oscillator is active, a low free-running oscillator frequency of approximately 50kHz will result. It is possible to increase the free-running, pre-synchronization frequency by adding a second resistor in parallel with $R_{LP}$ and $C_{LP}$ . The second resistor will also cause a phase difference between the internal and external oscillator signals. The magnitude of the phase difference is inversely proportional to the value of the second resistor. The external clock (on MODE/PLLIN pin) input high threshold is nominally 1.6V, while the input low threshold is nominally 1.2V. ### **Minimum On-Time Considerations** Minimum on-time $t_{ON(MIN)}$ is the smallest time duration that the LTC3851 is capable of turning on the top MOSFET. It is determined by internal timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that: $$t_{ON(MIN)} < \frac{V_{OUT}}{V_{IN}(f)}$$ If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the ripple voltage and current will increase. The minimum on-time for the LTC3851 is approximately 90ns. However, as the peak sense voltage decreases the minimum on-time gradually increases. This is of particular concern in forced continuous applications with low ripple current at light loads. If the duty cycle drops below the minimum on-time limit in this situation, a significant amount of cycle skipping can occur with correspondingly larger current and voltage ripple. ### **Efficiency Considerations** The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as: $$\%$$ Efficiency = $100\% - (L1 + L2 + L3 + ...)$ where L1, L2, etc. are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC3851 circuits: 1) IC $V_{IN}$ current, 2) INTV<sub>CC</sub> regulator current, 3) $I^2R$ losses, 4) topside MOSFET transition losses. - 1. The $V_{\text{IN}}$ current is the DC supply current given in the Electrical Characteristics table, which excludes MOSFET driver current. $V_{\text{IN}}$ current typically results in a small (<0.1%) loss. - 2. $INTV_{CC}$ current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge dQ moves from $INTV_{CC}$ to ground. The resulting dQ/dt is a current out of $INTV_{CC}$ that is typically much larger than the control circuit current. In continuous mode, $I_{GATECHG} = f(Q_T + Q_B)$ , where $Q_T$ and $Q_B$ are the gate charges of the topside and bottom side MOSFETs. - 3. I<sup>2</sup>R losses are predicted from the DC resistances of the fuse (if used), MOSFET, inductor and current sense resistor. In continuous mode, the average output current flows through L and R<sub>SENSE</sub>, but is "chopped" between the topside MOSFET and the synchronous MOSFET. If the two MOSFETs have approximately the same R<sub>DS(ON)</sub>, then the resistance of one MOSFET can simply be summed with the resistances of L and R<sub>SENSE</sub> to obtain I<sup>2</sup>R losses. For example, if each R<sub>DS(ON)</sub> = $10m\Omega$ , DCR = $10m\Omega$ and R<sub>SENSE</sub> = $5m\Omega$ , then the total resistance 3851f is $25m\Omega$ . This results in losses ranging from 2% to 8% as the output current increases from 3A to 15A for a 5V output, or a 3% to 12% loss for a 3.3V output. Efficiency varies as the inverse square of $V_{OUT}$ for the same external components and output power level. The combined effects of increasingly lower output voltages and higher currents required by high performance digital systems is not doubling but quadrupling the importance of loss terms in the switching regulator system! 4. Transition losses apply only to the topside MOSFET(s), and become significant only when operating at high input voltages (typically 15V or greater). Transition losses can be estimated from: Transition Loss = $$(1.7)V_{IN}^2 \cdot I_{O(MAX)} \cdot C_{RSS} \cdot f$$ Other "hidden" losses such as copper trace and the battery internal resistance can account for an additional 5% to 10% efficiency degradation in portable systems. It is very important to include these "system" level losses during the design phase. The internal battery and fuse resistance losses can be minimized by making sure that $C_{IN}$ has adequate charge storage and very low ESR at the switching frequency. A 25W supply will typically require a minimum of $20\mu F$ to $40\mu F$ of capacitance having a maximum of $20m\Omega$ to $50m\Omega$ of ESR. Other losses including Schottky conduction losses during dead time and inductor core losses generally account for less than 2% total additional loss. ### **Checking Transient Response** The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs, $V_{OUT}$ shifts by an amount equal to $\Delta I_{LOAD}$ (ESR), where ESR is the effective series resistance of $C_{OUT}$ . $\Delta I_{LOAD}$ also begins to charge or discharge $C_{OUT}$ generating the feedback error signal that forces the regulator to adapt to the current change and return $V_{OUT}$ to its steady-state value. During this recovery time $V_{OUT}$ can be monitored for excessive overshoot or ringing, which would indicate a stability problem. The availability of the $I_{TH}$ pin not only allows optimization of control loop behavior but also provides a DC coupled and AC filtered closed-loop response test point. The DC step, rise time and settling at this test point truly reflects the closed-loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The $I_{TH}$ external components shown in the Typical Application circuit will provide an adequate starting point for most applications. The I<sub>TH</sub> series R<sub>C</sub>-C<sub>C</sub> filter sets the dominant pole-zero loop compensation. The values can be modified slightly (from 0.5 to 2 times their suggested values) to optimize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be selected because the various types and values determine the loop gain and phase. An output current pulse of 20% to 80% of full-load current having a rise time of 1µs to 10µs will produce output voltage and I<sub>TH</sub> pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop. Placing a power MOSFET directly across the output capacitor and driving the gate with an appropriate signal generator is a practical way to produce a realistic load step condition. The initial output voltage step resulting from the step change in output current may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the I<sub>TH</sub> pin signal which is in the feedback loop and is the filtered and compensated control loop response. The midband gain of the loop will be increased by increasing R<sub>C</sub> and the bandwidth of the loop will be increased by decreasing $C_C$ . If $R_C$ is increased by the same factor that $C_C$ is decreased, the zero frequency will be kept the same, thereby keeping the phase shift the same in the most critical frequency range of the feedback loop. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. A second, more severe transient is caused by switching in loads with large (>1µF) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with $C_{OUT}$ , causing a rapid drop in $V_{OUT}$ . No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If the ratio of $C_{LOAD}$ to $C_{OUT}$ is greater than 1:50, the switch rise time should be controlled so that the load rise time is limited to approximately $25 \cdot C_{LOAD}$ . Thus a $10\mu F$ capacitor would require a 250 $\mu S$ rise time, limiting the charging current to about 200mA. ### **PC Board Layout Checklist** When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3851. These items are also illustrated graphically in the layout diagram of Figure 9. Check the following in your layout: - Are the board signal and power grounds segregated? The LTC3851 GND pin should tie to the ground plane close to the input capacitor(s). The low current or signal ground lines should make a single point tie directly to the GND pin. The synchronous MOSFET source pins should connect to the input capacitor(s) ground. - 2. Does the $V_{FB}$ pin connect directly to the feedback resistors? The resistive divider R1, R2 must be connected between the (+) plate of $C_{OUT}$ and signal ground. The 47pF to 100pF capacitor should be as close as possible to the LTC3851. Be careful locating the feedback resistors too far away from the LTC3851. The $V_{FB}$ line should not be routed close to any other nodes with high slew rates. - 3. Are the SENSE<sup>-</sup> and SENSE<sup>+</sup> leads routed together with minimum PC trace spacing? The filter capacitor between SENSE<sup>+</sup> and SENSE<sup>-</sup> should be as close as possible to the LTC3851. Ensure accurate current sensing with Kelvin connections as shown in Figure 10. Series resistance can be added to the SENSE lines to increase noise rejection and to compensate for the ESL of R<sub>SENSE</sub>. Figure 9. LTC3851 Layout Diagram LINEAR TECHNOLOGY Figure 10. Kelvin Sensing R<sub>SENSE</sub> - 4. Does the (+) terminal of C<sub>IN</sub> connect to the drain of the topside MOSFET(s) as closely as possible? This capacitor provides the AC current to the MOSFET(s). - 5. Is the INTV<sub>CC</sub> decoupling capacitor connected closely between INTV<sub>CC</sub> and GND? This capacitor carries the MOSFET driver peak currents. An additional 1µF ceramic capacitor placed immediately next to the INTV<sub>CC</sub> and GND pins can help improve noise performance. - 6. Keep the switching node (SW), top gate node (TG) and boost node (BOOST) away from sensitive small-signal nodes, especially from the voltage and current sensing feedback pins. All of these nodes have very large and fast moving signals and therefore should be kept on the "output side" (Pin 9 to Pin 16) of the LTC3851EGN and occupy minimum PC trace area. ## **PC Board Layout Debugging** It is helpful to use a DC-50MHz current probe to monitor the current in the inductor while testing the circuit. Monitor the output switching node (SW pin) to synchronize the oscilloscope to the internal oscillator and probe the actual output voltage as well. Check for proper performance over the operating voltage and current range expected in the application. The frequency of operation should be maintained over the input voltage range down to dropout and until the output load drops below the low current operation threshold—typically 10% of the maximum designed current level in Burst Mode operation. The duty cycle percentage should be maintained from cycle to cycle in a well designed, low noise PCB implementation. Variation in the duty cycle at a subharmonic rate can sug- gest noise pick-up at the current or voltage sensing inputs or inadequate loop compensation. Overcompensation of the loop can be used to tame a poor PC layout if regulator bandwidth optimization is not required. Reduce $V_{\text{IN}}$ from its nominal level to verify operation of the regulator in dropout. Check the operation of the undervoltage lockout circuit by further lowering $V_{\text{IN}}$ while monitoring the outputs to verify operation. Investigate whether any problems exist only at higher output currents or only at higher input voltages. If problems coincide with high input voltages and low output currents, look for capacitive coupling between the BOOST, SW, TG and possibly BG connections and the sensitive voltage and current pins. The capacitor placed across the current sensing pins needs to be placed immediately adjacent to the pins of the IC. This capacitor helps to minimize the effects of differential noise injection due to high frequency capacitive coupling. If problems are encountered with high current output loading at lower input voltages, look for inductive coupling between C<sub>IN</sub>, the Schottky and the top MOSFET to the sensitive current and voltage sensing traces. In addition, investigate common ground path voltage pickup between these components and the GND pin of the IC. #### **Design Example** As a design example, assume $V_{IN}$ = 12V (nominal), $V_{IN}$ = 22V (maximum), $V_{OUT}$ = 1.8V, $I_{MAX}$ = 5A, and f = 250kHz. Refer to Figure 13. The inductance value is chosen first based on a 30% ripple current assumption. The highest value of ripple current occurs at the maximum input voltage. Connect a 160k resistor between the FREQ/PLLFLTR and GND pins, generating 250kHz operation. The minimum inductance for 30% ripple current is: $$\Delta I_{L} = \frac{1}{(f)(L)} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ A $4.7\mu H$ inductor will produce 28% ripple current and a $3.3\mu H$ will result in 40%. The peak inductor current will be the maximum DC value plus one-half the ripple current, or 6A, for the $3.3\mu H$ value. Increasing the ripple current will also help ensure that the minimum on-time of 90ns is not violated. The minimum on-time occurs at maximum $V_{\text{IN}}$ : $$t_{ON(MIN)} = \frac{V_{OUT}}{V_{IN(MAX)}(f)} = \frac{1.8V}{22V(250kHz)} = 327ns$$ The $R_{SENSE}$ resistor value can be calculated by connecting $I_{LIM}$ to $INTV_{CC}$ and using the maximum current sense voltage specification with some accommodation for tolerances. Tie $I_{LIM}$ to $INTV_{CC}$ . $$R_{SENSE} \le \frac{75mV}{6A} = 0.0125\Omega$$ , so $0.01\Omega$ is selected Choosing 1% resistors: R1 = 25.5k and R2 = 32.4k yields an output voltage of 1.816V. The power dissipation on the topside MOSFET can be easily estimated. Choosing a Fairchild FDS6982S dual MOSFET results in: $R_{DS(ON)} = 0.035\Omega/0.022\Omega$ , $C_{MILLER} = 215$ pF. At maximum input voltage with T (estimated) = 50°C: $$P_{MAIN} = \frac{1.8V}{22V} (5)^{2} \left[ 1 + (0.005)(50^{\circ}\text{C} - 25^{\circ}\text{C}) \right] \bullet$$ $$(0.035\Omega) + (22V)^{2} \left( \frac{5A}{2} \right) (2\Omega)(215\text{pF}) \bullet$$ $$\left[ \frac{1}{5 - 2.3} + \frac{1}{2.3} \right] (250\text{kHz}) = 185\text{mW}$$ A short-circuit to ground will result in a folded back current of: $$I_{SC} = \frac{29mV}{0.0125\Omega} - \frac{1}{2} \left( \frac{90ns(22V)}{3.3\mu H} \right) = 2.02A$$ with a typical value of $R_{DS(ON)}$ and $\delta = (0.005/^{\circ}C)(25^{\circ}C) = 0.125$ . The resulting power dissipated in the bottom MOSFET is: $$P_{SYNC} = \frac{22V}{22V} (2.02A)^2 (1.125) (0.022\Omega)$$ = 101.0mW which is less than under full-load conditions. $C_{IN}$ is chosen for an RMS current rating of at least 3A at temperature. $C_{OUT}$ is chosen with an ESR of $0.02\Omega$ for low output ripple. The output ripple in continuous mode will be highest at the maximum input voltage. The output voltage ripple due to ESR is approximately: $$V_{ORIPPIF} = R_{FSR} (\Delta I_I) = 0.02\Omega (2A) = 40 \text{mV}_{P-P}$$ ## TYPICAL APPLICATIONS Figure 11. High Efficiency 3.3V/15A Step-Down Converter Figure 12. 1.5V/15A Synchronized at 350kHz ## PACKAGE DESCRIPTION ### **GN Package** 16-Lead Plastic SSOP (Narrow .150 Inch) (Reference LTC DWG # 05-08-1641) - 1. CONTROLLING DIMENSION: INCHES - 2. DIMENSIONS ARE IN $\frac{\text{INCHES}}{\text{(MILLIMETERS)}}$ - 3. DRAWING NOT TO SCALE - \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE - \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE ## PACKAGE DESCRIPTION #### **MSE Package** 16-Lead Plastic MSOP, Exposed Die Pad (Reference LTC DWG # 05-08-1667 Rev A) - MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006') PER SIDE 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006') PER SIDE - 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX ### **UD Package** 16-Lead Plastic QFN (3mm × 3mm) (Reference LTC DWG # 05-08-1691) RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS - NOTE: 1. DRAWING CONFORMS TO JEDEC PACKAGE OUTLINE MO-220 VARIATION (WEED-2) - 2. DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS - 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE - 5 EXPOSED PAD SHALL BE SOLDER PLATED - 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE ## TYPICAL APPLICATION Figure 13. 1.8V/5A Converter from Design Example with Pulse Skip Operation ## RELATED PARTS | PART NUMBER | DESCRIPTION | COMMENTS | |---------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | LTC3727A-1 | Dual, 2-Phase Synchronous Controller | Very Low Dropout, V <sub>OUT</sub> ≤ 14V | | LTC3728 | 2-Phase 550kHz, Dual Synchronous Step-Down Controller | QFN and SSOP Packages | | LTC3729/<br>LTC3729L-6 | 20A to 200A PolyPhase® Synchronous Controllers | Expandable from 2-Phase to 12-Phase, Uses All Surface<br>Mount Components, No Heat Sink | | LTC3731 | 3-Phase, 600kHz Synchronous Step-Down Controller | $0.6V \le V_{OUT} \le 6V$ , $4.5V \le V_{IN} \le 32V$ , $I_{OUT} \le 60A$ , Integrated MOSFET Drivers | | LTC3810 | 100V Current Mode Synchronous Nonisolated Switching<br>Regulator Controller | $6.2V \leq V_{IN} \leq 100V, 0.8V \leq V_{OUT} \leq 0.9V_{IN}, No R_{SENSE},$ Tracking and Synchronizable | | LTC3811 | Dual, PolyPhase Synchronous Step-Down Controller, 20A to 200A | Differential Remote Sense Amplifier, R <sub>SENSE</sub> or DCR Current Sense | | LTC3826/LTC3826-1 | Low I <sub>Q</sub> Dual Synchronous Step-Down Controllers | $4V \le V_{IN} \le 36V$ , $0.8V \le V_{OUT} \le 10V$ , $30\mu A$ Quiescent Current | | LTC3834/LTC3834-1 | Low I <sub>Q</sub> Synchronous Step-Down Controllers | Single Channel LTC3826/LTC3826-1 | | LT®3845 | Low I <sub>Q</sub> Synchronous Step-Down Controller | $4V \le V_{IN} \le 60V$ , $1.23V \le V_{OUT} \le 36V$ , $120\mu A$ Quiescent Current | | LTC3850/LTC3850-1/<br>LTC3850-2 | Dual, 2-Phase Synchronous Step-Down Controller | R <sub>SENSE</sub> or DCR Current Sensing, Tracking and Synchronizable | | LTC3853 | Triple Output, Multiphase Synchronous Step-Down Controller | R <sub>SENSE</sub> or DCR Current Sensing, Tracking and Synchronizable | | LTC3878 | No R <sub>SENSE</sub> Wide Input Range Constant On-Time Synchronous<br>Step-Down Controller | Up to 97% Efficiency, $4V \le V_{IN} \le 38V$ , $0.8V \le V_{OUT} \le (0.9)(V_{IN})$ , $I_{OUT}$ Up to 20A | | LTM4600HV | 10A Complete Switch Mode Power Supply | 92% Efficiency, V <sub>IN</sub> : 4.5V to 28V, True Current Mode Control, Ultrafast™ Transient Response | | LTM4601AHV | 12A Complete Switch Mode Power Supply | 92% Efficiency, V <sub>IN</sub> : 4.5V to 28V, True Current Mode Control, Ultrafast Transient Response | PolyPhase is a registered trademark of Linear Technology Corporation. No R<sub>SENSE</sub> and Ultrafast are trademarks of Linear Technology Corporation. LT 0409 REV B · PRINTED IN USA LINEAR TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2008